1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015, 2016 Cavium, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/ioport.h>
9*4882a593Smuzhiyun #include <linux/of_pci.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/pci-ecam.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #if defined(CONFIG_PCI_HOST_THUNDER_ECAM) || (defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS))
15*4882a593Smuzhiyun
set_val(u32 v,int where,int size,u32 * val)16*4882a593Smuzhiyun static void set_val(u32 v, int where, int size, u32 *val)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun int shift = (where & 3) * 8;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun pr_debug("set_val %04x: %08x\n", (unsigned)(where & ~3), v);
21*4882a593Smuzhiyun v >>= shift;
22*4882a593Smuzhiyun if (size == 1)
23*4882a593Smuzhiyun v &= 0xff;
24*4882a593Smuzhiyun else if (size == 2)
25*4882a593Smuzhiyun v &= 0xffff;
26*4882a593Smuzhiyun *val = v;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
handle_ea_bar(u32 e0,int bar,struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)29*4882a593Smuzhiyun static int handle_ea_bar(u32 e0, int bar, struct pci_bus *bus,
30*4882a593Smuzhiyun unsigned int devfn, int where, int size, u32 *val)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun void __iomem *addr;
33*4882a593Smuzhiyun u32 v;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Entries are 16-byte aligned; bits[2,3] select word in entry */
36*4882a593Smuzhiyun int where_a = where & 0xc;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun if (where_a == 0) {
39*4882a593Smuzhiyun set_val(e0, where, size, val);
40*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun if (where_a == 0x4) {
43*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, bar); /* BAR 0 */
44*4882a593Smuzhiyun if (!addr) {
45*4882a593Smuzhiyun *val = ~0;
46*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun v = readl(addr);
49*4882a593Smuzhiyun v &= ~0xf;
50*4882a593Smuzhiyun v |= 2; /* EA entry-1. Base-L */
51*4882a593Smuzhiyun set_val(v, where, size, val);
52*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun if (where_a == 0x8) {
55*4882a593Smuzhiyun u32 barl_orig;
56*4882a593Smuzhiyun u32 barl_rb;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, bar); /* BAR 0 */
59*4882a593Smuzhiyun if (!addr) {
60*4882a593Smuzhiyun *val = ~0;
61*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun barl_orig = readl(addr + 0);
64*4882a593Smuzhiyun writel(0xffffffff, addr + 0);
65*4882a593Smuzhiyun barl_rb = readl(addr + 0);
66*4882a593Smuzhiyun writel(barl_orig, addr + 0);
67*4882a593Smuzhiyun /* zeros in unsettable bits */
68*4882a593Smuzhiyun v = ~barl_rb & ~3;
69*4882a593Smuzhiyun v |= 0xc; /* EA entry-2. Offset-L */
70*4882a593Smuzhiyun set_val(v, where, size, val);
71*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun if (where_a == 0xc) {
74*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, bar + 4); /* BAR 1 */
75*4882a593Smuzhiyun if (!addr) {
76*4882a593Smuzhiyun *val = ~0;
77*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun v = readl(addr); /* EA entry-3. Base-H */
80*4882a593Smuzhiyun set_val(v, where, size, val);
81*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
thunder_ecam_p2_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)86*4882a593Smuzhiyun static int thunder_ecam_p2_config_read(struct pci_bus *bus, unsigned int devfn,
87*4882a593Smuzhiyun int where, int size, u32 *val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct pci_config_window *cfg = bus->sysdata;
90*4882a593Smuzhiyun int where_a = where & ~3;
91*4882a593Smuzhiyun void __iomem *addr;
92*4882a593Smuzhiyun u32 node_bits;
93*4882a593Smuzhiyun u32 v;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* EA Base[63:32] may be missing some bits ... */
96*4882a593Smuzhiyun switch (where_a) {
97*4882a593Smuzhiyun case 0xa8:
98*4882a593Smuzhiyun case 0xbc:
99*4882a593Smuzhiyun case 0xd0:
100*4882a593Smuzhiyun case 0xe4:
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun default:
103*4882a593Smuzhiyun return pci_generic_config_read(bus, devfn, where, size, val);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, where_a);
107*4882a593Smuzhiyun if (!addr) {
108*4882a593Smuzhiyun *val = ~0;
109*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun v = readl(addr);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun * Bit 44 of the 64-bit Base must match the same bit in
116*4882a593Smuzhiyun * the config space access window. Since we are working with
117*4882a593Smuzhiyun * the high-order 32 bits, shift everything down by 32 bits.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun node_bits = upper_32_bits(cfg->res.start) & (1 << 12);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun v |= node_bits;
122*4882a593Smuzhiyun set_val(v, where, size, val);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
thunder_ecam_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)127*4882a593Smuzhiyun static int thunder_ecam_config_read(struct pci_bus *bus, unsigned int devfn,
128*4882a593Smuzhiyun int where, int size, u32 *val)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u32 v;
131*4882a593Smuzhiyun u32 vendor_device;
132*4882a593Smuzhiyun u32 class_rev;
133*4882a593Smuzhiyun void __iomem *addr;
134*4882a593Smuzhiyun int cfg_type;
135*4882a593Smuzhiyun int where_a = where & ~3;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, 0xc);
138*4882a593Smuzhiyun if (!addr) {
139*4882a593Smuzhiyun *val = ~0;
140*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun v = readl(addr);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Check for non type-00 header */
146*4882a593Smuzhiyun cfg_type = (v >> 16) & 0x7f;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, 8);
149*4882a593Smuzhiyun if (!addr) {
150*4882a593Smuzhiyun *val = ~0;
151*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun class_rev = readl(addr);
155*4882a593Smuzhiyun if (class_rev == 0xffffffff)
156*4882a593Smuzhiyun goto no_emulation;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if ((class_rev & 0xff) >= 8) {
159*4882a593Smuzhiyun /* Pass-2 handling */
160*4882a593Smuzhiyun if (cfg_type)
161*4882a593Smuzhiyun goto no_emulation;
162*4882a593Smuzhiyun return thunder_ecam_p2_config_read(bus, devfn, where,
163*4882a593Smuzhiyun size, val);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun * All BARs have fixed addresses specified by the EA
168*4882a593Smuzhiyun * capability; they must return zero on read.
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun if (cfg_type == 0 &&
171*4882a593Smuzhiyun ((where >= 0x10 && where < 0x2c) ||
172*4882a593Smuzhiyun (where >= 0x1a4 && where < 0x1bc))) {
173*4882a593Smuzhiyun /* BAR or SR-IOV BAR */
174*4882a593Smuzhiyun *val = 0;
175*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, 0);
179*4882a593Smuzhiyun if (!addr) {
180*4882a593Smuzhiyun *val = ~0;
181*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun vendor_device = readl(addr);
185*4882a593Smuzhiyun if (vendor_device == 0xffffffff)
186*4882a593Smuzhiyun goto no_emulation;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun pr_debug("%04x:%04x - Fix pass#: %08x, where: %03x, devfn: %03x\n",
189*4882a593Smuzhiyun vendor_device & 0xffff, vendor_device >> 16, class_rev,
190*4882a593Smuzhiyun (unsigned) where, devfn);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Check for non type-00 header */
193*4882a593Smuzhiyun if (cfg_type == 0) {
194*4882a593Smuzhiyun bool has_msix;
195*4882a593Smuzhiyun bool is_nic = (vendor_device == 0xa01e177d);
196*4882a593Smuzhiyun bool is_tns = (vendor_device == 0xa01f177d);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, 0x70);
199*4882a593Smuzhiyun if (!addr) {
200*4882a593Smuzhiyun *val = ~0;
201*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun /* E_CAP */
204*4882a593Smuzhiyun v = readl(addr);
205*4882a593Smuzhiyun has_msix = (v & 0xff00) != 0;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (!has_msix && where_a == 0x70) {
208*4882a593Smuzhiyun v |= 0xbc00; /* next capability is EA at 0xbc */
209*4882a593Smuzhiyun set_val(v, where, size, val);
210*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun if (where_a == 0xb0) {
213*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, where_a);
214*4882a593Smuzhiyun if (!addr) {
215*4882a593Smuzhiyun *val = ~0;
216*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun v = readl(addr);
219*4882a593Smuzhiyun if (v & 0xff00)
220*4882a593Smuzhiyun pr_err("Bad MSIX cap header: %08x\n", v);
221*4882a593Smuzhiyun v |= 0xbc00; /* next capability is EA at 0xbc */
222*4882a593Smuzhiyun set_val(v, where, size, val);
223*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun if (where_a == 0xbc) {
226*4882a593Smuzhiyun if (is_nic)
227*4882a593Smuzhiyun v = 0x40014; /* EA last in chain, 4 entries */
228*4882a593Smuzhiyun else if (is_tns)
229*4882a593Smuzhiyun v = 0x30014; /* EA last in chain, 3 entries */
230*4882a593Smuzhiyun else if (has_msix)
231*4882a593Smuzhiyun v = 0x20014; /* EA last in chain, 2 entries */
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun v = 0x10014; /* EA last in chain, 1 entry */
234*4882a593Smuzhiyun set_val(v, where, size, val);
235*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun if (where_a >= 0xc0 && where_a < 0xd0)
238*4882a593Smuzhiyun /* EA entry-0. PP=0, BAR0 Size:3 */
239*4882a593Smuzhiyun return handle_ea_bar(0x80ff0003,
240*4882a593Smuzhiyun 0x10, bus, devfn, where,
241*4882a593Smuzhiyun size, val);
242*4882a593Smuzhiyun if (where_a >= 0xd0 && where_a < 0xe0 && has_msix)
243*4882a593Smuzhiyun /* EA entry-1. PP=0, BAR4 Size:3 */
244*4882a593Smuzhiyun return handle_ea_bar(0x80ff0043,
245*4882a593Smuzhiyun 0x20, bus, devfn, where,
246*4882a593Smuzhiyun size, val);
247*4882a593Smuzhiyun if (where_a >= 0xe0 && where_a < 0xf0 && is_tns)
248*4882a593Smuzhiyun /* EA entry-2. PP=0, BAR2, Size:3 */
249*4882a593Smuzhiyun return handle_ea_bar(0x80ff0023,
250*4882a593Smuzhiyun 0x18, bus, devfn, where,
251*4882a593Smuzhiyun size, val);
252*4882a593Smuzhiyun if (where_a >= 0xe0 && where_a < 0xf0 && is_nic)
253*4882a593Smuzhiyun /* EA entry-2. PP=4, VF_BAR0 (9), Size:3 */
254*4882a593Smuzhiyun return handle_ea_bar(0x80ff0493,
255*4882a593Smuzhiyun 0x1a4, bus, devfn, where,
256*4882a593Smuzhiyun size, val);
257*4882a593Smuzhiyun if (where_a >= 0xf0 && where_a < 0x100 && is_nic)
258*4882a593Smuzhiyun /* EA entry-3. PP=4, VF_BAR4 (d), Size:3 */
259*4882a593Smuzhiyun return handle_ea_bar(0x80ff04d3,
260*4882a593Smuzhiyun 0x1b4, bus, devfn, where,
261*4882a593Smuzhiyun size, val);
262*4882a593Smuzhiyun } else if (cfg_type == 1) {
263*4882a593Smuzhiyun bool is_rsl_bridge = devfn == 0x08;
264*4882a593Smuzhiyun bool is_rad_bridge = devfn == 0xa0;
265*4882a593Smuzhiyun bool is_zip_bridge = devfn == 0xa8;
266*4882a593Smuzhiyun bool is_dfa_bridge = devfn == 0xb0;
267*4882a593Smuzhiyun bool is_nic_bridge = devfn == 0x10;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (where_a == 0x70) {
270*4882a593Smuzhiyun addr = bus->ops->map_bus(bus, devfn, where_a);
271*4882a593Smuzhiyun if (!addr) {
272*4882a593Smuzhiyun *val = ~0;
273*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun v = readl(addr);
276*4882a593Smuzhiyun if (v & 0xff00)
277*4882a593Smuzhiyun pr_err("Bad PCIe cap header: %08x\n", v);
278*4882a593Smuzhiyun v |= 0xbc00; /* next capability is EA at 0xbc */
279*4882a593Smuzhiyun set_val(v, where, size, val);
280*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun if (where_a == 0xbc) {
283*4882a593Smuzhiyun if (is_nic_bridge)
284*4882a593Smuzhiyun v = 0x10014; /* EA last in chain, 1 entry */
285*4882a593Smuzhiyun else
286*4882a593Smuzhiyun v = 0x00014; /* EA last in chain, no entries */
287*4882a593Smuzhiyun set_val(v, where, size, val);
288*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun if (where_a == 0xc0) {
291*4882a593Smuzhiyun if (is_rsl_bridge || is_nic_bridge)
292*4882a593Smuzhiyun v = 0x0101; /* subordinate:secondary = 1:1 */
293*4882a593Smuzhiyun else if (is_rad_bridge)
294*4882a593Smuzhiyun v = 0x0202; /* subordinate:secondary = 2:2 */
295*4882a593Smuzhiyun else if (is_zip_bridge)
296*4882a593Smuzhiyun v = 0x0303; /* subordinate:secondary = 3:3 */
297*4882a593Smuzhiyun else if (is_dfa_bridge)
298*4882a593Smuzhiyun v = 0x0404; /* subordinate:secondary = 4:4 */
299*4882a593Smuzhiyun set_val(v, where, size, val);
300*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun if (where_a == 0xc4 && is_nic_bridge) {
303*4882a593Smuzhiyun /* Enabled, not-Write, SP=ff, PP=05, BEI=6, ES=4 */
304*4882a593Smuzhiyun v = 0x80ff0564;
305*4882a593Smuzhiyun set_val(v, where, size, val);
306*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun if (where_a == 0xc8 && is_nic_bridge) {
309*4882a593Smuzhiyun v = 0x00000002; /* Base-L 64-bit */
310*4882a593Smuzhiyun set_val(v, where, size, val);
311*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun if (where_a == 0xcc && is_nic_bridge) {
314*4882a593Smuzhiyun v = 0xfffffffe; /* MaxOffset-L 64-bit */
315*4882a593Smuzhiyun set_val(v, where, size, val);
316*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun if (where_a == 0xd0 && is_nic_bridge) {
319*4882a593Smuzhiyun v = 0x00008430; /* NIC Base-H */
320*4882a593Smuzhiyun set_val(v, where, size, val);
321*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun if (where_a == 0xd4 && is_nic_bridge) {
324*4882a593Smuzhiyun v = 0x0000000f; /* MaxOffset-H */
325*4882a593Smuzhiyun set_val(v, where, size, val);
326*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun no_emulation:
330*4882a593Smuzhiyun return pci_generic_config_read(bus, devfn, where, size, val);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
thunder_ecam_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)333*4882a593Smuzhiyun static int thunder_ecam_config_write(struct pci_bus *bus, unsigned int devfn,
334*4882a593Smuzhiyun int where, int size, u32 val)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * All BARs have fixed addresses; ignore BAR writes so they
338*4882a593Smuzhiyun * don't get corrupted.
339*4882a593Smuzhiyun */
340*4882a593Smuzhiyun if ((where >= 0x10 && where < 0x2c) ||
341*4882a593Smuzhiyun (where >= 0x1a4 && where < 0x1bc))
342*4882a593Smuzhiyun /* BAR or SR-IOV BAR */
343*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return pci_generic_config_write(bus, devfn, where, size, val);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun const struct pci_ecam_ops pci_thunder_ecam_ops = {
349*4882a593Smuzhiyun .bus_shift = 20,
350*4882a593Smuzhiyun .pci_ops = {
351*4882a593Smuzhiyun .map_bus = pci_ecam_map_bus,
352*4882a593Smuzhiyun .read = thunder_ecam_config_read,
353*4882a593Smuzhiyun .write = thunder_ecam_config_write,
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #ifdef CONFIG_PCI_HOST_THUNDER_ECAM
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct of_device_id thunder_ecam_of_match[] = {
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun .compatible = "cavium,pci-host-thunder-ecam",
362*4882a593Smuzhiyun .data = &pci_thunder_ecam_ops,
363*4882a593Smuzhiyun },
364*4882a593Smuzhiyun { },
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static struct platform_driver thunder_ecam_driver = {
368*4882a593Smuzhiyun .driver = {
369*4882a593Smuzhiyun .name = KBUILD_MODNAME,
370*4882a593Smuzhiyun .of_match_table = thunder_ecam_of_match,
371*4882a593Smuzhiyun .suppress_bind_attrs = true,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun .probe = pci_host_common_probe,
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun builtin_platform_driver(thunder_ecam_driver);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun #endif
379