xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/pci-tegra.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PCIe host controller driver for Tegra SoCs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2010, CompuLab, Ltd.
6*4882a593Smuzhiyun  * Author: Mike Rapoport <mike@compulab.co.il>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on NVIDIA PCIe driver
9*4882a593Smuzhiyun  * Copyright (c) 2008-2009, NVIDIA Corporation.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Bits taken from arch/arm/mach-dove/pcie.c
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * Author: Thierry Reding <treding@nvidia.com>
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/debugfs.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/export.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/iopoll.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/irqdomain.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/init.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/msi.h>
29*4882a593Smuzhiyun #include <linux/of_address.h>
30*4882a593Smuzhiyun #include <linux/of_pci.h>
31*4882a593Smuzhiyun #include <linux/of_platform.h>
32*4882a593Smuzhiyun #include <linux/pci.h>
33*4882a593Smuzhiyun #include <linux/phy/phy.h>
34*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/reset.h>
37*4882a593Smuzhiyun #include <linux/sizes.h>
38*4882a593Smuzhiyun #include <linux/slab.h>
39*4882a593Smuzhiyun #include <linux/vmalloc.h>
40*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include <soc/tegra/cpuidle.h>
43*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "../pci.h"
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define INT_PCI_MSI_NR (8 * 32)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* register definitions */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define AFI_AXI_BAR0_SZ	0x00
52*4882a593Smuzhiyun #define AFI_AXI_BAR1_SZ	0x04
53*4882a593Smuzhiyun #define AFI_AXI_BAR2_SZ	0x08
54*4882a593Smuzhiyun #define AFI_AXI_BAR3_SZ	0x0c
55*4882a593Smuzhiyun #define AFI_AXI_BAR4_SZ	0x10
56*4882a593Smuzhiyun #define AFI_AXI_BAR5_SZ	0x14
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define AFI_AXI_BAR0_START	0x18
59*4882a593Smuzhiyun #define AFI_AXI_BAR1_START	0x1c
60*4882a593Smuzhiyun #define AFI_AXI_BAR2_START	0x20
61*4882a593Smuzhiyun #define AFI_AXI_BAR3_START	0x24
62*4882a593Smuzhiyun #define AFI_AXI_BAR4_START	0x28
63*4882a593Smuzhiyun #define AFI_AXI_BAR5_START	0x2c
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define AFI_FPCI_BAR0	0x30
66*4882a593Smuzhiyun #define AFI_FPCI_BAR1	0x34
67*4882a593Smuzhiyun #define AFI_FPCI_BAR2	0x38
68*4882a593Smuzhiyun #define AFI_FPCI_BAR3	0x3c
69*4882a593Smuzhiyun #define AFI_FPCI_BAR4	0x40
70*4882a593Smuzhiyun #define AFI_FPCI_BAR5	0x44
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define AFI_CACHE_BAR0_SZ	0x48
73*4882a593Smuzhiyun #define AFI_CACHE_BAR0_ST	0x4c
74*4882a593Smuzhiyun #define AFI_CACHE_BAR1_SZ	0x50
75*4882a593Smuzhiyun #define AFI_CACHE_BAR1_ST	0x54
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define AFI_MSI_BAR_SZ		0x60
78*4882a593Smuzhiyun #define AFI_MSI_FPCI_BAR_ST	0x64
79*4882a593Smuzhiyun #define AFI_MSI_AXI_BAR_ST	0x68
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define AFI_MSI_VEC0		0x6c
82*4882a593Smuzhiyun #define AFI_MSI_VEC1		0x70
83*4882a593Smuzhiyun #define AFI_MSI_VEC2		0x74
84*4882a593Smuzhiyun #define AFI_MSI_VEC3		0x78
85*4882a593Smuzhiyun #define AFI_MSI_VEC4		0x7c
86*4882a593Smuzhiyun #define AFI_MSI_VEC5		0x80
87*4882a593Smuzhiyun #define AFI_MSI_VEC6		0x84
88*4882a593Smuzhiyun #define AFI_MSI_VEC7		0x88
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define AFI_MSI_EN_VEC0		0x8c
91*4882a593Smuzhiyun #define AFI_MSI_EN_VEC1		0x90
92*4882a593Smuzhiyun #define AFI_MSI_EN_VEC2		0x94
93*4882a593Smuzhiyun #define AFI_MSI_EN_VEC3		0x98
94*4882a593Smuzhiyun #define AFI_MSI_EN_VEC4		0x9c
95*4882a593Smuzhiyun #define AFI_MSI_EN_VEC5		0xa0
96*4882a593Smuzhiyun #define AFI_MSI_EN_VEC6		0xa4
97*4882a593Smuzhiyun #define AFI_MSI_EN_VEC7		0xa8
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define AFI_CONFIGURATION		0xac
100*4882a593Smuzhiyun #define  AFI_CONFIGURATION_EN_FPCI		(1 << 0)
101*4882a593Smuzhiyun #define  AFI_CONFIGURATION_CLKEN_OVERRIDE	(1 << 31)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define AFI_FPCI_ERROR_MASKS	0xb0
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define AFI_INTR_MASK		0xb4
106*4882a593Smuzhiyun #define  AFI_INTR_MASK_INT_MASK	(1 << 0)
107*4882a593Smuzhiyun #define  AFI_INTR_MASK_MSI_MASK	(1 << 8)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define AFI_INTR_CODE			0xb8
110*4882a593Smuzhiyun #define  AFI_INTR_CODE_MASK		0xf
111*4882a593Smuzhiyun #define  AFI_INTR_INI_SLAVE_ERROR	1
112*4882a593Smuzhiyun #define  AFI_INTR_INI_DECODE_ERROR	2
113*4882a593Smuzhiyun #define  AFI_INTR_TARGET_ABORT		3
114*4882a593Smuzhiyun #define  AFI_INTR_MASTER_ABORT		4
115*4882a593Smuzhiyun #define  AFI_INTR_INVALID_WRITE		5
116*4882a593Smuzhiyun #define  AFI_INTR_LEGACY		6
117*4882a593Smuzhiyun #define  AFI_INTR_FPCI_DECODE_ERROR	7
118*4882a593Smuzhiyun #define  AFI_INTR_AXI_DECODE_ERROR	8
119*4882a593Smuzhiyun #define  AFI_INTR_FPCI_TIMEOUT		9
120*4882a593Smuzhiyun #define  AFI_INTR_PE_PRSNT_SENSE	10
121*4882a593Smuzhiyun #define  AFI_INTR_PE_CLKREQ_SENSE	11
122*4882a593Smuzhiyun #define  AFI_INTR_CLKCLAMP_SENSE	12
123*4882a593Smuzhiyun #define  AFI_INTR_RDY4PD_SENSE		13
124*4882a593Smuzhiyun #define  AFI_INTR_P2P_ERROR		14
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define AFI_INTR_SIGNATURE	0xbc
127*4882a593Smuzhiyun #define AFI_UPPER_FPCI_ADDRESS	0xc0
128*4882a593Smuzhiyun #define AFI_SM_INTR_ENABLE	0xc4
129*4882a593Smuzhiyun #define  AFI_SM_INTR_INTA_ASSERT	(1 << 0)
130*4882a593Smuzhiyun #define  AFI_SM_INTR_INTB_ASSERT	(1 << 1)
131*4882a593Smuzhiyun #define  AFI_SM_INTR_INTC_ASSERT	(1 << 2)
132*4882a593Smuzhiyun #define  AFI_SM_INTR_INTD_ASSERT	(1 << 3)
133*4882a593Smuzhiyun #define  AFI_SM_INTR_INTA_DEASSERT	(1 << 4)
134*4882a593Smuzhiyun #define  AFI_SM_INTR_INTB_DEASSERT	(1 << 5)
135*4882a593Smuzhiyun #define  AFI_SM_INTR_INTC_DEASSERT	(1 << 6)
136*4882a593Smuzhiyun #define  AFI_SM_INTR_INTD_DEASSERT	(1 << 7)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define AFI_AFI_INTR_ENABLE		0xc8
139*4882a593Smuzhiyun #define  AFI_INTR_EN_INI_SLVERR		(1 << 0)
140*4882a593Smuzhiyun #define  AFI_INTR_EN_INI_DECERR		(1 << 1)
141*4882a593Smuzhiyun #define  AFI_INTR_EN_TGT_SLVERR		(1 << 2)
142*4882a593Smuzhiyun #define  AFI_INTR_EN_TGT_DECERR		(1 << 3)
143*4882a593Smuzhiyun #define  AFI_INTR_EN_TGT_WRERR		(1 << 4)
144*4882a593Smuzhiyun #define  AFI_INTR_EN_DFPCI_DECERR	(1 << 5)
145*4882a593Smuzhiyun #define  AFI_INTR_EN_AXI_DECERR		(1 << 6)
146*4882a593Smuzhiyun #define  AFI_INTR_EN_FPCI_TIMEOUT	(1 << 7)
147*4882a593Smuzhiyun #define  AFI_INTR_EN_PRSNT_SENSE	(1 << 8)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define AFI_PCIE_PME		0xf0
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define AFI_PCIE_CONFIG					0x0f8
152*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_PCIE_DISABLE(x)		(1 << ((x) + 1))
153*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_PCIE_DISABLE_ALL		0xe
154*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK	(0xf << 20)
155*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE	(0x0 << 20)
156*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420	(0x0 << 20)
157*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1	(0x0 << 20)
158*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_401	(0x0 << 20)
159*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL	(0x1 << 20)
160*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222	(0x1 << 20)
161*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1	(0x1 << 20)
162*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211	(0x1 << 20)
163*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411	(0x2 << 20)
164*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_111	(0x2 << 20)
165*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_PCIE_CLKREQ_GPIO(x)		(1 << ((x) + 29))
166*4882a593Smuzhiyun #define  AFI_PCIE_CONFIG_PCIE_CLKREQ_GPIO_ALL		(0x7 << 29)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define AFI_FUSE			0x104
169*4882a593Smuzhiyun #define  AFI_FUSE_PCIE_T0_GEN2_DIS	(1 << 2)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define AFI_PEX0_CTRL			0x110
172*4882a593Smuzhiyun #define AFI_PEX1_CTRL			0x118
173*4882a593Smuzhiyun #define  AFI_PEX_CTRL_RST		(1 << 0)
174*4882a593Smuzhiyun #define  AFI_PEX_CTRL_CLKREQ_EN		(1 << 1)
175*4882a593Smuzhiyun #define  AFI_PEX_CTRL_REFCLK_EN		(1 << 3)
176*4882a593Smuzhiyun #define  AFI_PEX_CTRL_OVERRIDE_EN	(1 << 4)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define AFI_PLLE_CONTROL		0x160
179*4882a593Smuzhiyun #define  AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL (1 << 9)
180*4882a593Smuzhiyun #define  AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN (1 << 1)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define AFI_PEXBIAS_CTRL_0		0x168
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define RP_ECTL_2_R1	0x00000e84
185*4882a593Smuzhiyun #define  RP_ECTL_2_R1_RX_CTLE_1C_MASK		0xffff
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define RP_ECTL_4_R1	0x00000e8c
188*4882a593Smuzhiyun #define  RP_ECTL_4_R1_RX_CDR_CTRL_1C_MASK	(0xffff << 16)
189*4882a593Smuzhiyun #define  RP_ECTL_4_R1_RX_CDR_CTRL_1C_SHIFT	16
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define RP_ECTL_5_R1	0x00000e90
192*4882a593Smuzhiyun #define  RP_ECTL_5_R1_RX_EQ_CTRL_L_1C_MASK	0xffffffff
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define RP_ECTL_6_R1	0x00000e94
195*4882a593Smuzhiyun #define  RP_ECTL_6_R1_RX_EQ_CTRL_H_1C_MASK	0xffffffff
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define RP_ECTL_2_R2	0x00000ea4
198*4882a593Smuzhiyun #define  RP_ECTL_2_R2_RX_CTLE_1C_MASK	0xffff
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define RP_ECTL_4_R2	0x00000eac
201*4882a593Smuzhiyun #define  RP_ECTL_4_R2_RX_CDR_CTRL_1C_MASK	(0xffff << 16)
202*4882a593Smuzhiyun #define  RP_ECTL_4_R2_RX_CDR_CTRL_1C_SHIFT	16
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define RP_ECTL_5_R2	0x00000eb0
205*4882a593Smuzhiyun #define  RP_ECTL_5_R2_RX_EQ_CTRL_L_1C_MASK	0xffffffff
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define RP_ECTL_6_R2	0x00000eb4
208*4882a593Smuzhiyun #define  RP_ECTL_6_R2_RX_EQ_CTRL_H_1C_MASK	0xffffffff
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define RP_VEND_XP	0x00000f00
211*4882a593Smuzhiyun #define  RP_VEND_XP_DL_UP			(1 << 30)
212*4882a593Smuzhiyun #define  RP_VEND_XP_OPPORTUNISTIC_ACK		(1 << 27)
213*4882a593Smuzhiyun #define  RP_VEND_XP_OPPORTUNISTIC_UPDATEFC	(1 << 28)
214*4882a593Smuzhiyun #define  RP_VEND_XP_UPDATE_FC_THRESHOLD_MASK	(0xff << 18)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define RP_VEND_CTL0	0x00000f44
217*4882a593Smuzhiyun #define  RP_VEND_CTL0_DSK_RST_PULSE_WIDTH_MASK	(0xf << 12)
218*4882a593Smuzhiyun #define  RP_VEND_CTL0_DSK_RST_PULSE_WIDTH	(0x9 << 12)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define RP_VEND_CTL1	0x00000f48
221*4882a593Smuzhiyun #define  RP_VEND_CTL1_ERPT	(1 << 13)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define RP_VEND_XP_BIST	0x00000f4c
224*4882a593Smuzhiyun #define  RP_VEND_XP_BIST_GOTO_L1_L2_AFTER_DLLP_DONE	(1 << 28)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define RP_VEND_CTL2 0x00000fa8
227*4882a593Smuzhiyun #define  RP_VEND_CTL2_PCA_ENABLE (1 << 7)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define RP_PRIV_MISC	0x00000fe0
230*4882a593Smuzhiyun #define  RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT		(0xe << 0)
231*4882a593Smuzhiyun #define  RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT		(0xf << 0)
232*4882a593Smuzhiyun #define  RP_PRIV_MISC_CTLR_CLK_CLAMP_THRESHOLD_MASK	(0x7f << 16)
233*4882a593Smuzhiyun #define  RP_PRIV_MISC_CTLR_CLK_CLAMP_THRESHOLD		(0xf << 16)
234*4882a593Smuzhiyun #define  RP_PRIV_MISC_CTLR_CLK_CLAMP_ENABLE		(1 << 23)
235*4882a593Smuzhiyun #define  RP_PRIV_MISC_TMS_CLK_CLAMP_THRESHOLD_MASK	(0x7f << 24)
236*4882a593Smuzhiyun #define  RP_PRIV_MISC_TMS_CLK_CLAMP_THRESHOLD		(0xf << 24)
237*4882a593Smuzhiyun #define  RP_PRIV_MISC_TMS_CLK_CLAMP_ENABLE		(1 << 31)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define RP_LINK_CONTROL_STATUS			0x00000090
240*4882a593Smuzhiyun #define  RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE	0x20000000
241*4882a593Smuzhiyun #define  RP_LINK_CONTROL_STATUS_LINKSTAT_MASK	0x3fff0000
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define RP_LINK_CONTROL_STATUS_2		0x000000b0
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define PADS_CTL_SEL		0x0000009c
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define PADS_CTL		0x000000a0
248*4882a593Smuzhiyun #define  PADS_CTL_IDDQ_1L	(1 << 0)
249*4882a593Smuzhiyun #define  PADS_CTL_TX_DATA_EN_1L	(1 << 6)
250*4882a593Smuzhiyun #define  PADS_CTL_RX_DATA_EN_1L	(1 << 10)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define PADS_PLL_CTL_TEGRA20			0x000000b8
253*4882a593Smuzhiyun #define PADS_PLL_CTL_TEGRA30			0x000000b4
254*4882a593Smuzhiyun #define  PADS_PLL_CTL_RST_B4SM			(1 << 1)
255*4882a593Smuzhiyun #define  PADS_PLL_CTL_LOCKDET			(1 << 8)
256*4882a593Smuzhiyun #define  PADS_PLL_CTL_REFCLK_MASK		(0x3 << 16)
257*4882a593Smuzhiyun #define  PADS_PLL_CTL_REFCLK_INTERNAL_CML	(0 << 16)
258*4882a593Smuzhiyun #define  PADS_PLL_CTL_REFCLK_INTERNAL_CMOS	(1 << 16)
259*4882a593Smuzhiyun #define  PADS_PLL_CTL_REFCLK_EXTERNAL		(2 << 16)
260*4882a593Smuzhiyun #define  PADS_PLL_CTL_TXCLKREF_MASK		(0x1 << 20)
261*4882a593Smuzhiyun #define  PADS_PLL_CTL_TXCLKREF_DIV10		(0 << 20)
262*4882a593Smuzhiyun #define  PADS_PLL_CTL_TXCLKREF_DIV5		(1 << 20)
263*4882a593Smuzhiyun #define  PADS_PLL_CTL_TXCLKREF_BUF_EN		(1 << 22)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define PADS_REFCLK_CFG0			0x000000c8
266*4882a593Smuzhiyun #define PADS_REFCLK_CFG1			0x000000cc
267*4882a593Smuzhiyun #define PADS_REFCLK_BIAS			0x000000d0
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun  * Fields in PADS_REFCLK_CFG*. Those registers form an array of 16-bit
271*4882a593Smuzhiyun  * entries, one entry per PCIe port. These field definitions and desired
272*4882a593Smuzhiyun  * values aren't in the TRM, but do come from NVIDIA.
273*4882a593Smuzhiyun  */
274*4882a593Smuzhiyun #define PADS_REFCLK_CFG_TERM_SHIFT		2  /* 6:2 */
275*4882a593Smuzhiyun #define PADS_REFCLK_CFG_E_TERM_SHIFT		7
276*4882a593Smuzhiyun #define PADS_REFCLK_CFG_PREDI_SHIFT		8  /* 11:8 */
277*4882a593Smuzhiyun #define PADS_REFCLK_CFG_DRVI_SHIFT		12 /* 15:12 */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define PME_ACK_TIMEOUT 10000
280*4882a593Smuzhiyun #define LINK_RETRAIN_TIMEOUT 100000 /* in usec */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun struct tegra_msi {
283*4882a593Smuzhiyun 	struct msi_controller chip;
284*4882a593Smuzhiyun 	DECLARE_BITMAP(used, INT_PCI_MSI_NR);
285*4882a593Smuzhiyun 	struct irq_domain *domain;
286*4882a593Smuzhiyun 	struct mutex lock;
287*4882a593Smuzhiyun 	void *virt;
288*4882a593Smuzhiyun 	dma_addr_t phys;
289*4882a593Smuzhiyun 	int irq;
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /* used to differentiate between Tegra SoC generations */
293*4882a593Smuzhiyun struct tegra_pcie_port_soc {
294*4882a593Smuzhiyun 	struct {
295*4882a593Smuzhiyun 		u8 turnoff_bit;
296*4882a593Smuzhiyun 		u8 ack_bit;
297*4882a593Smuzhiyun 	} pme;
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun struct tegra_pcie_soc {
301*4882a593Smuzhiyun 	unsigned int num_ports;
302*4882a593Smuzhiyun 	const struct tegra_pcie_port_soc *ports;
303*4882a593Smuzhiyun 	unsigned int msi_base_shift;
304*4882a593Smuzhiyun 	unsigned long afi_pex2_ctrl;
305*4882a593Smuzhiyun 	u32 pads_pll_ctl;
306*4882a593Smuzhiyun 	u32 tx_ref_sel;
307*4882a593Smuzhiyun 	u32 pads_refclk_cfg0;
308*4882a593Smuzhiyun 	u32 pads_refclk_cfg1;
309*4882a593Smuzhiyun 	u32 update_fc_threshold;
310*4882a593Smuzhiyun 	bool has_pex_clkreq_en;
311*4882a593Smuzhiyun 	bool has_pex_bias_ctrl;
312*4882a593Smuzhiyun 	bool has_intr_prsnt_sense;
313*4882a593Smuzhiyun 	bool has_cml_clk;
314*4882a593Smuzhiyun 	bool has_gen2;
315*4882a593Smuzhiyun 	bool force_pca_enable;
316*4882a593Smuzhiyun 	bool program_uphy;
317*4882a593Smuzhiyun 	bool update_clamp_threshold;
318*4882a593Smuzhiyun 	bool program_deskew_time;
319*4882a593Smuzhiyun 	bool update_fc_timer;
320*4882a593Smuzhiyun 	bool has_cache_bars;
321*4882a593Smuzhiyun 	struct {
322*4882a593Smuzhiyun 		struct {
323*4882a593Smuzhiyun 			u32 rp_ectl_2_r1;
324*4882a593Smuzhiyun 			u32 rp_ectl_4_r1;
325*4882a593Smuzhiyun 			u32 rp_ectl_5_r1;
326*4882a593Smuzhiyun 			u32 rp_ectl_6_r1;
327*4882a593Smuzhiyun 			u32 rp_ectl_2_r2;
328*4882a593Smuzhiyun 			u32 rp_ectl_4_r2;
329*4882a593Smuzhiyun 			u32 rp_ectl_5_r2;
330*4882a593Smuzhiyun 			u32 rp_ectl_6_r2;
331*4882a593Smuzhiyun 		} regs;
332*4882a593Smuzhiyun 		bool enable;
333*4882a593Smuzhiyun 	} ectl;
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
to_tegra_msi(struct msi_controller * chip)336*4882a593Smuzhiyun static inline struct tegra_msi *to_tegra_msi(struct msi_controller *chip)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	return container_of(chip, struct tegra_msi, chip);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun struct tegra_pcie {
342*4882a593Smuzhiyun 	struct device *dev;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	void __iomem *pads;
345*4882a593Smuzhiyun 	void __iomem *afi;
346*4882a593Smuzhiyun 	void __iomem *cfg;
347*4882a593Smuzhiyun 	int irq;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	struct resource cs;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	struct clk *pex_clk;
352*4882a593Smuzhiyun 	struct clk *afi_clk;
353*4882a593Smuzhiyun 	struct clk *pll_e;
354*4882a593Smuzhiyun 	struct clk *cml_clk;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	struct reset_control *pex_rst;
357*4882a593Smuzhiyun 	struct reset_control *afi_rst;
358*4882a593Smuzhiyun 	struct reset_control *pcie_xrst;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	bool legacy_phy;
361*4882a593Smuzhiyun 	struct phy *phy;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	struct tegra_msi msi;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	struct list_head ports;
366*4882a593Smuzhiyun 	u32 xbar_config;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	struct regulator_bulk_data *supplies;
369*4882a593Smuzhiyun 	unsigned int num_supplies;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc;
372*4882a593Smuzhiyun 	struct dentry *debugfs;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun struct tegra_pcie_port {
376*4882a593Smuzhiyun 	struct tegra_pcie *pcie;
377*4882a593Smuzhiyun 	struct device_node *np;
378*4882a593Smuzhiyun 	struct list_head list;
379*4882a593Smuzhiyun 	struct resource regs;
380*4882a593Smuzhiyun 	void __iomem *base;
381*4882a593Smuzhiyun 	unsigned int index;
382*4882a593Smuzhiyun 	unsigned int lanes;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	struct phy **phys;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun struct tegra_pcie_bus {
390*4882a593Smuzhiyun 	struct list_head list;
391*4882a593Smuzhiyun 	unsigned int nr;
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
afi_writel(struct tegra_pcie * pcie,u32 value,unsigned long offset)394*4882a593Smuzhiyun static inline void afi_writel(struct tegra_pcie *pcie, u32 value,
395*4882a593Smuzhiyun 			      unsigned long offset)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	writel(value, pcie->afi + offset);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
afi_readl(struct tegra_pcie * pcie,unsigned long offset)400*4882a593Smuzhiyun static inline u32 afi_readl(struct tegra_pcie *pcie, unsigned long offset)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	return readl(pcie->afi + offset);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
pads_writel(struct tegra_pcie * pcie,u32 value,unsigned long offset)405*4882a593Smuzhiyun static inline void pads_writel(struct tegra_pcie *pcie, u32 value,
406*4882a593Smuzhiyun 			       unsigned long offset)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	writel(value, pcie->pads + offset);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
pads_readl(struct tegra_pcie * pcie,unsigned long offset)411*4882a593Smuzhiyun static inline u32 pads_readl(struct tegra_pcie *pcie, unsigned long offset)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	return readl(pcie->pads + offset);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun  * The configuration space mapping on Tegra is somewhat similar to the ECAM
418*4882a593Smuzhiyun  * defined by PCIe. However it deviates a bit in how the 4 bits for extended
419*4882a593Smuzhiyun  * register accesses are mapped:
420*4882a593Smuzhiyun  *
421*4882a593Smuzhiyun  *    [27:24] extended register number
422*4882a593Smuzhiyun  *    [23:16] bus number
423*4882a593Smuzhiyun  *    [15:11] device number
424*4882a593Smuzhiyun  *    [10: 8] function number
425*4882a593Smuzhiyun  *    [ 7: 0] register number
426*4882a593Smuzhiyun  *
427*4882a593Smuzhiyun  * Mapping the whole extended configuration space would require 256 MiB of
428*4882a593Smuzhiyun  * virtual address space, only a small part of which will actually be used.
429*4882a593Smuzhiyun  *
430*4882a593Smuzhiyun  * To work around this, a 4 KiB region is used to generate the required
431*4882a593Smuzhiyun  * configuration transaction with relevant B:D:F and register offset values.
432*4882a593Smuzhiyun  * This is achieved by dynamically programming base address and size of
433*4882a593Smuzhiyun  * AFI_AXI_BAR used for end point config space mapping to make sure that the
434*4882a593Smuzhiyun  * address (access to which generates correct config transaction) falls in
435*4882a593Smuzhiyun  * this 4 KiB region.
436*4882a593Smuzhiyun  */
tegra_pcie_conf_offset(u8 bus,unsigned int devfn,unsigned int where)437*4882a593Smuzhiyun static unsigned int tegra_pcie_conf_offset(u8 bus, unsigned int devfn,
438*4882a593Smuzhiyun 					   unsigned int where)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	return ((where & 0xf00) << 16) | (bus << 16) | (PCI_SLOT(devfn) << 11) |
441*4882a593Smuzhiyun 	       (PCI_FUNC(devfn) << 8) | (where & 0xff);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
tegra_pcie_map_bus(struct pci_bus * bus,unsigned int devfn,int where)444*4882a593Smuzhiyun static void __iomem *tegra_pcie_map_bus(struct pci_bus *bus,
445*4882a593Smuzhiyun 					unsigned int devfn,
446*4882a593Smuzhiyun 					int where)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	struct tegra_pcie *pcie = bus->sysdata;
449*4882a593Smuzhiyun 	void __iomem *addr = NULL;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (bus->number == 0) {
452*4882a593Smuzhiyun 		unsigned int slot = PCI_SLOT(devfn);
453*4882a593Smuzhiyun 		struct tegra_pcie_port *port;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		list_for_each_entry(port, &pcie->ports, list) {
456*4882a593Smuzhiyun 			if (port->index + 1 == slot) {
457*4882a593Smuzhiyun 				addr = port->base + (where & ~3);
458*4882a593Smuzhiyun 				break;
459*4882a593Smuzhiyun 			}
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 	} else {
462*4882a593Smuzhiyun 		unsigned int offset;
463*4882a593Smuzhiyun 		u32 base;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		offset = tegra_pcie_conf_offset(bus->number, devfn, where);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		/* move 4 KiB window to offset within the FPCI region */
468*4882a593Smuzhiyun 		base = 0xfe100000 + ((offset & ~(SZ_4K - 1)) >> 8);
469*4882a593Smuzhiyun 		afi_writel(pcie, base, AFI_FPCI_BAR0);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		/* move to correct offset within the 4 KiB page */
472*4882a593Smuzhiyun 		addr = pcie->cfg + (offset & (SZ_4K - 1));
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return addr;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
tegra_pcie_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * value)478*4882a593Smuzhiyun static int tegra_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
479*4882a593Smuzhiyun 				  int where, int size, u32 *value)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	if (bus->number == 0)
482*4882a593Smuzhiyun 		return pci_generic_config_read32(bus, devfn, where, size,
483*4882a593Smuzhiyun 						 value);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return pci_generic_config_read(bus, devfn, where, size, value);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
tegra_pcie_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 value)488*4882a593Smuzhiyun static int tegra_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
489*4882a593Smuzhiyun 				   int where, int size, u32 value)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	if (bus->number == 0)
492*4882a593Smuzhiyun 		return pci_generic_config_write32(bus, devfn, where, size,
493*4882a593Smuzhiyun 						  value);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	return pci_generic_config_write(bus, devfn, where, size, value);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static struct pci_ops tegra_pcie_ops = {
499*4882a593Smuzhiyun 	.map_bus = tegra_pcie_map_bus,
500*4882a593Smuzhiyun 	.read = tegra_pcie_config_read,
501*4882a593Smuzhiyun 	.write = tegra_pcie_config_write,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
tegra_pcie_port_get_pex_ctrl(struct tegra_pcie_port * port)504*4882a593Smuzhiyun static unsigned long tegra_pcie_port_get_pex_ctrl(struct tegra_pcie_port *port)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
507*4882a593Smuzhiyun 	unsigned long ret = 0;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	switch (port->index) {
510*4882a593Smuzhiyun 	case 0:
511*4882a593Smuzhiyun 		ret = AFI_PEX0_CTRL;
512*4882a593Smuzhiyun 		break;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	case 1:
515*4882a593Smuzhiyun 		ret = AFI_PEX1_CTRL;
516*4882a593Smuzhiyun 		break;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	case 2:
519*4882a593Smuzhiyun 		ret = soc->afi_pex2_ctrl;
520*4882a593Smuzhiyun 		break;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
tegra_pcie_port_reset(struct tegra_pcie_port * port)526*4882a593Smuzhiyun static void tegra_pcie_port_reset(struct tegra_pcie_port *port)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
529*4882a593Smuzhiyun 	unsigned long value;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* pulse reset signal */
532*4882a593Smuzhiyun 	if (port->reset_gpio) {
533*4882a593Smuzhiyun 		gpiod_set_value(port->reset_gpio, 1);
534*4882a593Smuzhiyun 	} else {
535*4882a593Smuzhiyun 		value = afi_readl(port->pcie, ctrl);
536*4882a593Smuzhiyun 		value &= ~AFI_PEX_CTRL_RST;
537*4882a593Smuzhiyun 		afi_writel(port->pcie, value, ctrl);
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	usleep_range(1000, 2000);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (port->reset_gpio) {
543*4882a593Smuzhiyun 		gpiod_set_value(port->reset_gpio, 0);
544*4882a593Smuzhiyun 	} else {
545*4882a593Smuzhiyun 		value = afi_readl(port->pcie, ctrl);
546*4882a593Smuzhiyun 		value |= AFI_PEX_CTRL_RST;
547*4882a593Smuzhiyun 		afi_writel(port->pcie, value, ctrl);
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
tegra_pcie_enable_rp_features(struct tegra_pcie_port * port)551*4882a593Smuzhiyun static void tegra_pcie_enable_rp_features(struct tegra_pcie_port *port)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
554*4882a593Smuzhiyun 	u32 value;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	/* Enable AER capability */
557*4882a593Smuzhiyun 	value = readl(port->base + RP_VEND_CTL1);
558*4882a593Smuzhiyun 	value |= RP_VEND_CTL1_ERPT;
559*4882a593Smuzhiyun 	writel(value, port->base + RP_VEND_CTL1);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Optimal settings to enhance bandwidth */
562*4882a593Smuzhiyun 	value = readl(port->base + RP_VEND_XP);
563*4882a593Smuzhiyun 	value |= RP_VEND_XP_OPPORTUNISTIC_ACK;
564*4882a593Smuzhiyun 	value |= RP_VEND_XP_OPPORTUNISTIC_UPDATEFC;
565*4882a593Smuzhiyun 	writel(value, port->base + RP_VEND_XP);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/*
568*4882a593Smuzhiyun 	 * LTSSM will wait for DLLP to finish before entering L1 or L2,
569*4882a593Smuzhiyun 	 * to avoid truncation of PM messages which results in receiver errors
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	value = readl(port->base + RP_VEND_XP_BIST);
572*4882a593Smuzhiyun 	value |= RP_VEND_XP_BIST_GOTO_L1_L2_AFTER_DLLP_DONE;
573*4882a593Smuzhiyun 	writel(value, port->base + RP_VEND_XP_BIST);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	value = readl(port->base + RP_PRIV_MISC);
576*4882a593Smuzhiyun 	value |= RP_PRIV_MISC_CTLR_CLK_CLAMP_ENABLE;
577*4882a593Smuzhiyun 	value |= RP_PRIV_MISC_TMS_CLK_CLAMP_ENABLE;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (soc->update_clamp_threshold) {
580*4882a593Smuzhiyun 		value &= ~(RP_PRIV_MISC_CTLR_CLK_CLAMP_THRESHOLD_MASK |
581*4882a593Smuzhiyun 				RP_PRIV_MISC_TMS_CLK_CLAMP_THRESHOLD_MASK);
582*4882a593Smuzhiyun 		value |= RP_PRIV_MISC_CTLR_CLK_CLAMP_THRESHOLD |
583*4882a593Smuzhiyun 			RP_PRIV_MISC_TMS_CLK_CLAMP_THRESHOLD;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	writel(value, port->base + RP_PRIV_MISC);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
tegra_pcie_program_ectl_settings(struct tegra_pcie_port * port)589*4882a593Smuzhiyun static void tegra_pcie_program_ectl_settings(struct tegra_pcie_port *port)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
592*4882a593Smuzhiyun 	u32 value;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_2_R1);
595*4882a593Smuzhiyun 	value &= ~RP_ECTL_2_R1_RX_CTLE_1C_MASK;
596*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_2_r1;
597*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_2_R1);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_4_R1);
600*4882a593Smuzhiyun 	value &= ~RP_ECTL_4_R1_RX_CDR_CTRL_1C_MASK;
601*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_4_r1 <<
602*4882a593Smuzhiyun 				RP_ECTL_4_R1_RX_CDR_CTRL_1C_SHIFT;
603*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_4_R1);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_5_R1);
606*4882a593Smuzhiyun 	value &= ~RP_ECTL_5_R1_RX_EQ_CTRL_L_1C_MASK;
607*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_5_r1;
608*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_5_R1);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_6_R1);
611*4882a593Smuzhiyun 	value &= ~RP_ECTL_6_R1_RX_EQ_CTRL_H_1C_MASK;
612*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_6_r1;
613*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_6_R1);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_2_R2);
616*4882a593Smuzhiyun 	value &= ~RP_ECTL_2_R2_RX_CTLE_1C_MASK;
617*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_2_r2;
618*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_2_R2);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_4_R2);
621*4882a593Smuzhiyun 	value &= ~RP_ECTL_4_R2_RX_CDR_CTRL_1C_MASK;
622*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_4_r2 <<
623*4882a593Smuzhiyun 				RP_ECTL_4_R2_RX_CDR_CTRL_1C_SHIFT;
624*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_4_R2);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_5_R2);
627*4882a593Smuzhiyun 	value &= ~RP_ECTL_5_R2_RX_EQ_CTRL_L_1C_MASK;
628*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_5_r2;
629*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_5_R2);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	value = readl(port->base + RP_ECTL_6_R2);
632*4882a593Smuzhiyun 	value &= ~RP_ECTL_6_R2_RX_EQ_CTRL_H_1C_MASK;
633*4882a593Smuzhiyun 	value |= soc->ectl.regs.rp_ectl_6_r2;
634*4882a593Smuzhiyun 	writel(value, port->base + RP_ECTL_6_R2);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
tegra_pcie_apply_sw_fixup(struct tegra_pcie_port * port)637*4882a593Smuzhiyun static void tegra_pcie_apply_sw_fixup(struct tegra_pcie_port *port)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
640*4882a593Smuzhiyun 	u32 value;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/*
643*4882a593Smuzhiyun 	 * Sometimes link speed change from Gen2 to Gen1 fails due to
644*4882a593Smuzhiyun 	 * instability in deskew logic on lane-0. Increase the deskew
645*4882a593Smuzhiyun 	 * retry time to resolve this issue.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	if (soc->program_deskew_time) {
648*4882a593Smuzhiyun 		value = readl(port->base + RP_VEND_CTL0);
649*4882a593Smuzhiyun 		value &= ~RP_VEND_CTL0_DSK_RST_PULSE_WIDTH_MASK;
650*4882a593Smuzhiyun 		value |= RP_VEND_CTL0_DSK_RST_PULSE_WIDTH;
651*4882a593Smuzhiyun 		writel(value, port->base + RP_VEND_CTL0);
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (soc->update_fc_timer) {
655*4882a593Smuzhiyun 		value = readl(port->base + RP_VEND_XP);
656*4882a593Smuzhiyun 		value &= ~RP_VEND_XP_UPDATE_FC_THRESHOLD_MASK;
657*4882a593Smuzhiyun 		value |= soc->update_fc_threshold;
658*4882a593Smuzhiyun 		writel(value, port->base + RP_VEND_XP);
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/*
662*4882a593Smuzhiyun 	 * PCIe link doesn't come up with few legacy PCIe endpoints if
663*4882a593Smuzhiyun 	 * root port advertises both Gen-1 and Gen-2 speeds in Tegra.
664*4882a593Smuzhiyun 	 * Hence, the strategy followed here is to initially advertise
665*4882a593Smuzhiyun 	 * only Gen-1 and after link is up, retrain link to Gen-2 speed
666*4882a593Smuzhiyun 	 */
667*4882a593Smuzhiyun 	value = readl(port->base + RP_LINK_CONTROL_STATUS_2);
668*4882a593Smuzhiyun 	value &= ~PCI_EXP_LNKSTA_CLS;
669*4882a593Smuzhiyun 	value |= PCI_EXP_LNKSTA_CLS_2_5GB;
670*4882a593Smuzhiyun 	writel(value, port->base + RP_LINK_CONTROL_STATUS_2);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
tegra_pcie_port_enable(struct tegra_pcie_port * port)673*4882a593Smuzhiyun static void tegra_pcie_port_enable(struct tegra_pcie_port *port)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
676*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
677*4882a593Smuzhiyun 	unsigned long value;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* enable reference clock */
680*4882a593Smuzhiyun 	value = afi_readl(port->pcie, ctrl);
681*4882a593Smuzhiyun 	value |= AFI_PEX_CTRL_REFCLK_EN;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (soc->has_pex_clkreq_en)
684*4882a593Smuzhiyun 		value |= AFI_PEX_CTRL_CLKREQ_EN;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	value |= AFI_PEX_CTRL_OVERRIDE_EN;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	afi_writel(port->pcie, value, ctrl);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	tegra_pcie_port_reset(port);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	if (soc->force_pca_enable) {
693*4882a593Smuzhiyun 		value = readl(port->base + RP_VEND_CTL2);
694*4882a593Smuzhiyun 		value |= RP_VEND_CTL2_PCA_ENABLE;
695*4882a593Smuzhiyun 		writel(value, port->base + RP_VEND_CTL2);
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	tegra_pcie_enable_rp_features(port);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (soc->ectl.enable)
701*4882a593Smuzhiyun 		tegra_pcie_program_ectl_settings(port);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	tegra_pcie_apply_sw_fixup(port);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
tegra_pcie_port_disable(struct tegra_pcie_port * port)706*4882a593Smuzhiyun static void tegra_pcie_port_disable(struct tegra_pcie_port *port)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
709*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = port->pcie->soc;
710*4882a593Smuzhiyun 	unsigned long value;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* assert port reset */
713*4882a593Smuzhiyun 	value = afi_readl(port->pcie, ctrl);
714*4882a593Smuzhiyun 	value &= ~AFI_PEX_CTRL_RST;
715*4882a593Smuzhiyun 	afi_writel(port->pcie, value, ctrl);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* disable reference clock */
718*4882a593Smuzhiyun 	value = afi_readl(port->pcie, ctrl);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (soc->has_pex_clkreq_en)
721*4882a593Smuzhiyun 		value &= ~AFI_PEX_CTRL_CLKREQ_EN;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	value &= ~AFI_PEX_CTRL_REFCLK_EN;
724*4882a593Smuzhiyun 	afi_writel(port->pcie, value, ctrl);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* disable PCIe port and set CLKREQ# as GPIO to allow PLLE power down */
727*4882a593Smuzhiyun 	value = afi_readl(port->pcie, AFI_PCIE_CONFIG);
728*4882a593Smuzhiyun 	value |= AFI_PCIE_CONFIG_PCIE_DISABLE(port->index);
729*4882a593Smuzhiyun 	value |= AFI_PCIE_CONFIG_PCIE_CLKREQ_GPIO(port->index);
730*4882a593Smuzhiyun 	afi_writel(port->pcie, value, AFI_PCIE_CONFIG);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
tegra_pcie_port_free(struct tegra_pcie_port * port)733*4882a593Smuzhiyun static void tegra_pcie_port_free(struct tegra_pcie_port *port)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct tegra_pcie *pcie = port->pcie;
736*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	devm_iounmap(dev, port->base);
739*4882a593Smuzhiyun 	devm_release_mem_region(dev, port->regs.start,
740*4882a593Smuzhiyun 				resource_size(&port->regs));
741*4882a593Smuzhiyun 	list_del(&port->list);
742*4882a593Smuzhiyun 	devm_kfree(dev, port);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun /* Tegra PCIE root complex wrongly reports device class */
tegra_pcie_fixup_class(struct pci_dev * dev)746*4882a593Smuzhiyun static void tegra_pcie_fixup_class(struct pci_dev *dev)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	dev->class = PCI_CLASS_BRIDGE_PCI << 8;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, tegra_pcie_fixup_class);
751*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, tegra_pcie_fixup_class);
752*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c, tegra_pcie_fixup_class);
753*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d, tegra_pcie_fixup_class);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* Tegra20 and Tegra30 PCIE requires relaxed ordering */
tegra_pcie_relax_enable(struct pci_dev * dev)756*4882a593Smuzhiyun static void tegra_pcie_relax_enable(struct pci_dev *dev)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0bf0, tegra_pcie_relax_enable);
761*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0bf1, tegra_pcie_relax_enable);
762*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0e1c, tegra_pcie_relax_enable);
763*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0e1d, tegra_pcie_relax_enable);
764*4882a593Smuzhiyun 
tegra_pcie_map_irq(const struct pci_dev * pdev,u8 slot,u8 pin)765*4882a593Smuzhiyun static int tegra_pcie_map_irq(const struct pci_dev *pdev, u8 slot, u8 pin)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct tegra_pcie *pcie = pdev->bus->sysdata;
768*4882a593Smuzhiyun 	int irq;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	tegra_cpuidle_pcie_irqs_in_use();
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	irq = of_irq_parse_and_map_pci(pdev, slot, pin);
773*4882a593Smuzhiyun 	if (!irq)
774*4882a593Smuzhiyun 		irq = pcie->irq;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return irq;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
tegra_pcie_isr(int irq,void * arg)779*4882a593Smuzhiyun static irqreturn_t tegra_pcie_isr(int irq, void *arg)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	const char *err_msg[] = {
782*4882a593Smuzhiyun 		"Unknown",
783*4882a593Smuzhiyun 		"AXI slave error",
784*4882a593Smuzhiyun 		"AXI decode error",
785*4882a593Smuzhiyun 		"Target abort",
786*4882a593Smuzhiyun 		"Master abort",
787*4882a593Smuzhiyun 		"Invalid write",
788*4882a593Smuzhiyun 		"Legacy interrupt",
789*4882a593Smuzhiyun 		"Response decoding error",
790*4882a593Smuzhiyun 		"AXI response decoding error",
791*4882a593Smuzhiyun 		"Transaction timeout",
792*4882a593Smuzhiyun 		"Slot present pin change",
793*4882a593Smuzhiyun 		"Slot clock request change",
794*4882a593Smuzhiyun 		"TMS clock ramp change",
795*4882a593Smuzhiyun 		"TMS ready for power down",
796*4882a593Smuzhiyun 		"Peer2Peer error",
797*4882a593Smuzhiyun 	};
798*4882a593Smuzhiyun 	struct tegra_pcie *pcie = arg;
799*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
800*4882a593Smuzhiyun 	u32 code, signature;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	code = afi_readl(pcie, AFI_INTR_CODE) & AFI_INTR_CODE_MASK;
803*4882a593Smuzhiyun 	signature = afi_readl(pcie, AFI_INTR_SIGNATURE);
804*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_INTR_CODE);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	if (code == AFI_INTR_LEGACY)
807*4882a593Smuzhiyun 		return IRQ_NONE;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (code >= ARRAY_SIZE(err_msg))
810*4882a593Smuzhiyun 		code = 0;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/*
813*4882a593Smuzhiyun 	 * do not pollute kernel log with master abort reports since they
814*4882a593Smuzhiyun 	 * happen a lot during enumeration
815*4882a593Smuzhiyun 	 */
816*4882a593Smuzhiyun 	if (code == AFI_INTR_MASTER_ABORT || code == AFI_INTR_PE_PRSNT_SENSE)
817*4882a593Smuzhiyun 		dev_dbg(dev, "%s, signature: %08x\n", err_msg[code], signature);
818*4882a593Smuzhiyun 	else
819*4882a593Smuzhiyun 		dev_err(dev, "%s, signature: %08x\n", err_msg[code], signature);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	if (code == AFI_INTR_TARGET_ABORT || code == AFI_INTR_MASTER_ABORT ||
822*4882a593Smuzhiyun 	    code == AFI_INTR_FPCI_DECODE_ERROR) {
823*4882a593Smuzhiyun 		u32 fpci = afi_readl(pcie, AFI_UPPER_FPCI_ADDRESS) & 0xff;
824*4882a593Smuzhiyun 		u64 address = (u64)fpci << 32 | (signature & 0xfffffffc);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 		if (code == AFI_INTR_MASTER_ABORT)
827*4882a593Smuzhiyun 			dev_dbg(dev, "  FPCI address: %10llx\n", address);
828*4882a593Smuzhiyun 		else
829*4882a593Smuzhiyun 			dev_err(dev, "  FPCI address: %10llx\n", address);
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return IRQ_HANDLED;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun /*
836*4882a593Smuzhiyun  * FPCI map is as follows:
837*4882a593Smuzhiyun  * - 0xfdfc000000: I/O space
838*4882a593Smuzhiyun  * - 0xfdfe000000: type 0 configuration space
839*4882a593Smuzhiyun  * - 0xfdff000000: type 1 configuration space
840*4882a593Smuzhiyun  * - 0xfe00000000: type 0 extended configuration space
841*4882a593Smuzhiyun  * - 0xfe10000000: type 1 extended configuration space
842*4882a593Smuzhiyun  */
tegra_pcie_setup_translations(struct tegra_pcie * pcie)843*4882a593Smuzhiyun static void tegra_pcie_setup_translations(struct tegra_pcie *pcie)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	u32 size;
846*4882a593Smuzhiyun 	struct resource_entry *entry;
847*4882a593Smuzhiyun 	struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* Bar 0: type 1 extended configuration space */
850*4882a593Smuzhiyun 	size = resource_size(&pcie->cs);
851*4882a593Smuzhiyun 	afi_writel(pcie, pcie->cs.start, AFI_AXI_BAR0_START);
852*4882a593Smuzhiyun 	afi_writel(pcie, size >> 12, AFI_AXI_BAR0_SZ);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	resource_list_for_each_entry(entry, &bridge->windows) {
855*4882a593Smuzhiyun 		u32 fpci_bar, axi_address;
856*4882a593Smuzhiyun 		struct resource *res = entry->res;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 		size = resource_size(res);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		switch (resource_type(res)) {
861*4882a593Smuzhiyun 		case IORESOURCE_IO:
862*4882a593Smuzhiyun 			/* Bar 1: downstream IO bar */
863*4882a593Smuzhiyun 			fpci_bar = 0xfdfc0000;
864*4882a593Smuzhiyun 			axi_address = pci_pio_to_address(res->start);
865*4882a593Smuzhiyun 			afi_writel(pcie, axi_address, AFI_AXI_BAR1_START);
866*4882a593Smuzhiyun 			afi_writel(pcie, size >> 12, AFI_AXI_BAR1_SZ);
867*4882a593Smuzhiyun 			afi_writel(pcie, fpci_bar, AFI_FPCI_BAR1);
868*4882a593Smuzhiyun 			break;
869*4882a593Smuzhiyun 		case IORESOURCE_MEM:
870*4882a593Smuzhiyun 			fpci_bar = (((res->start >> 12) & 0x0fffffff) << 4) | 0x1;
871*4882a593Smuzhiyun 			axi_address = res->start;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 			if (res->flags & IORESOURCE_PREFETCH) {
874*4882a593Smuzhiyun 				/* Bar 2: prefetchable memory BAR */
875*4882a593Smuzhiyun 				afi_writel(pcie, axi_address, AFI_AXI_BAR2_START);
876*4882a593Smuzhiyun 				afi_writel(pcie, size >> 12, AFI_AXI_BAR2_SZ);
877*4882a593Smuzhiyun 				afi_writel(pcie, fpci_bar, AFI_FPCI_BAR2);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 			} else {
880*4882a593Smuzhiyun 				/* Bar 3: non prefetchable memory BAR */
881*4882a593Smuzhiyun 				afi_writel(pcie, axi_address, AFI_AXI_BAR3_START);
882*4882a593Smuzhiyun 				afi_writel(pcie, size >> 12, AFI_AXI_BAR3_SZ);
883*4882a593Smuzhiyun 				afi_writel(pcie, fpci_bar, AFI_FPCI_BAR3);
884*4882a593Smuzhiyun 			}
885*4882a593Smuzhiyun 			break;
886*4882a593Smuzhiyun 		}
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* NULL out the remaining BARs as they are not used */
890*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_AXI_BAR4_START);
891*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_AXI_BAR4_SZ);
892*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_FPCI_BAR4);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_AXI_BAR5_START);
895*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_AXI_BAR5_SZ);
896*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_FPCI_BAR5);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (pcie->soc->has_cache_bars) {
899*4882a593Smuzhiyun 		/* map all upstream transactions as uncached */
900*4882a593Smuzhiyun 		afi_writel(pcie, 0, AFI_CACHE_BAR0_ST);
901*4882a593Smuzhiyun 		afi_writel(pcie, 0, AFI_CACHE_BAR0_SZ);
902*4882a593Smuzhiyun 		afi_writel(pcie, 0, AFI_CACHE_BAR1_ST);
903*4882a593Smuzhiyun 		afi_writel(pcie, 0, AFI_CACHE_BAR1_SZ);
904*4882a593Smuzhiyun 	}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	/* MSI translations are setup only when needed */
907*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_FPCI_BAR_ST);
908*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
909*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_AXI_BAR_ST);
910*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
tegra_pcie_pll_wait(struct tegra_pcie * pcie,unsigned long timeout)913*4882a593Smuzhiyun static int tegra_pcie_pll_wait(struct tegra_pcie *pcie, unsigned long timeout)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
916*4882a593Smuzhiyun 	u32 value;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(timeout);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
921*4882a593Smuzhiyun 		value = pads_readl(pcie, soc->pads_pll_ctl);
922*4882a593Smuzhiyun 		if (value & PADS_PLL_CTL_LOCKDET)
923*4882a593Smuzhiyun 			return 0;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	return -ETIMEDOUT;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
tegra_pcie_phy_enable(struct tegra_pcie * pcie)929*4882a593Smuzhiyun static int tegra_pcie_phy_enable(struct tegra_pcie *pcie)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
932*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
933*4882a593Smuzhiyun 	u32 value;
934*4882a593Smuzhiyun 	int err;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* initialize internal PHY, enable up to 16 PCIE lanes */
937*4882a593Smuzhiyun 	pads_writel(pcie, 0x0, PADS_CTL_SEL);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* override IDDQ to 1 on all 4 lanes */
940*4882a593Smuzhiyun 	value = pads_readl(pcie, PADS_CTL);
941*4882a593Smuzhiyun 	value |= PADS_CTL_IDDQ_1L;
942*4882a593Smuzhiyun 	pads_writel(pcie, value, PADS_CTL);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	/*
945*4882a593Smuzhiyun 	 * Set up PHY PLL inputs select PLLE output as refclock,
946*4882a593Smuzhiyun 	 * set TX ref sel to div10 (not div5).
947*4882a593Smuzhiyun 	 */
948*4882a593Smuzhiyun 	value = pads_readl(pcie, soc->pads_pll_ctl);
949*4882a593Smuzhiyun 	value &= ~(PADS_PLL_CTL_REFCLK_MASK | PADS_PLL_CTL_TXCLKREF_MASK);
950*4882a593Smuzhiyun 	value |= PADS_PLL_CTL_REFCLK_INTERNAL_CML | soc->tx_ref_sel;
951*4882a593Smuzhiyun 	pads_writel(pcie, value, soc->pads_pll_ctl);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* reset PLL */
954*4882a593Smuzhiyun 	value = pads_readl(pcie, soc->pads_pll_ctl);
955*4882a593Smuzhiyun 	value &= ~PADS_PLL_CTL_RST_B4SM;
956*4882a593Smuzhiyun 	pads_writel(pcie, value, soc->pads_pll_ctl);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	usleep_range(20, 100);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* take PLL out of reset  */
961*4882a593Smuzhiyun 	value = pads_readl(pcie, soc->pads_pll_ctl);
962*4882a593Smuzhiyun 	value |= PADS_PLL_CTL_RST_B4SM;
963*4882a593Smuzhiyun 	pads_writel(pcie, value, soc->pads_pll_ctl);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	/* wait for the PLL to lock */
966*4882a593Smuzhiyun 	err = tegra_pcie_pll_wait(pcie, 500);
967*4882a593Smuzhiyun 	if (err < 0) {
968*4882a593Smuzhiyun 		dev_err(dev, "PLL failed to lock: %d\n", err);
969*4882a593Smuzhiyun 		return err;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* turn off IDDQ override */
973*4882a593Smuzhiyun 	value = pads_readl(pcie, PADS_CTL);
974*4882a593Smuzhiyun 	value &= ~PADS_CTL_IDDQ_1L;
975*4882a593Smuzhiyun 	pads_writel(pcie, value, PADS_CTL);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	/* enable TX/RX data */
978*4882a593Smuzhiyun 	value = pads_readl(pcie, PADS_CTL);
979*4882a593Smuzhiyun 	value |= PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L;
980*4882a593Smuzhiyun 	pads_writel(pcie, value, PADS_CTL);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
tegra_pcie_phy_disable(struct tegra_pcie * pcie)985*4882a593Smuzhiyun static int tegra_pcie_phy_disable(struct tegra_pcie *pcie)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
988*4882a593Smuzhiyun 	u32 value;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	/* disable TX/RX data */
991*4882a593Smuzhiyun 	value = pads_readl(pcie, PADS_CTL);
992*4882a593Smuzhiyun 	value &= ~(PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L);
993*4882a593Smuzhiyun 	pads_writel(pcie, value, PADS_CTL);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/* override IDDQ */
996*4882a593Smuzhiyun 	value = pads_readl(pcie, PADS_CTL);
997*4882a593Smuzhiyun 	value |= PADS_CTL_IDDQ_1L;
998*4882a593Smuzhiyun 	pads_writel(pcie, value, PADS_CTL);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* reset PLL */
1001*4882a593Smuzhiyun 	value = pads_readl(pcie, soc->pads_pll_ctl);
1002*4882a593Smuzhiyun 	value &= ~PADS_PLL_CTL_RST_B4SM;
1003*4882a593Smuzhiyun 	pads_writel(pcie, value, soc->pads_pll_ctl);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	usleep_range(20, 100);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	return 0;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
tegra_pcie_port_phy_power_on(struct tegra_pcie_port * port)1010*4882a593Smuzhiyun static int tegra_pcie_port_phy_power_on(struct tegra_pcie_port *port)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct device *dev = port->pcie->dev;
1013*4882a593Smuzhiyun 	unsigned int i;
1014*4882a593Smuzhiyun 	int err;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	for (i = 0; i < port->lanes; i++) {
1017*4882a593Smuzhiyun 		err = phy_power_on(port->phys[i]);
1018*4882a593Smuzhiyun 		if (err < 0) {
1019*4882a593Smuzhiyun 			dev_err(dev, "failed to power on PHY#%u: %d\n", i, err);
1020*4882a593Smuzhiyun 			return err;
1021*4882a593Smuzhiyun 		}
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	return 0;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
tegra_pcie_port_phy_power_off(struct tegra_pcie_port * port)1027*4882a593Smuzhiyun static int tegra_pcie_port_phy_power_off(struct tegra_pcie_port *port)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	struct device *dev = port->pcie->dev;
1030*4882a593Smuzhiyun 	unsigned int i;
1031*4882a593Smuzhiyun 	int err;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	for (i = 0; i < port->lanes; i++) {
1034*4882a593Smuzhiyun 		err = phy_power_off(port->phys[i]);
1035*4882a593Smuzhiyun 		if (err < 0) {
1036*4882a593Smuzhiyun 			dev_err(dev, "failed to power off PHY#%u: %d\n", i,
1037*4882a593Smuzhiyun 				err);
1038*4882a593Smuzhiyun 			return err;
1039*4882a593Smuzhiyun 		}
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
tegra_pcie_phy_power_on(struct tegra_pcie * pcie)1045*4882a593Smuzhiyun static int tegra_pcie_phy_power_on(struct tegra_pcie *pcie)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1048*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
1049*4882a593Smuzhiyun 	int err;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (pcie->legacy_phy) {
1052*4882a593Smuzhiyun 		if (pcie->phy)
1053*4882a593Smuzhiyun 			err = phy_power_on(pcie->phy);
1054*4882a593Smuzhiyun 		else
1055*4882a593Smuzhiyun 			err = tegra_pcie_phy_enable(pcie);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 		if (err < 0)
1058*4882a593Smuzhiyun 			dev_err(dev, "failed to power on PHY: %d\n", err);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 		return err;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
1064*4882a593Smuzhiyun 		err = tegra_pcie_port_phy_power_on(port);
1065*4882a593Smuzhiyun 		if (err < 0) {
1066*4882a593Smuzhiyun 			dev_err(dev,
1067*4882a593Smuzhiyun 				"failed to power on PCIe port %u PHY: %d\n",
1068*4882a593Smuzhiyun 				port->index, err);
1069*4882a593Smuzhiyun 			return err;
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 	}
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
tegra_pcie_phy_power_off(struct tegra_pcie * pcie)1076*4882a593Smuzhiyun static int tegra_pcie_phy_power_off(struct tegra_pcie *pcie)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1079*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
1080*4882a593Smuzhiyun 	int err;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (pcie->legacy_phy) {
1083*4882a593Smuzhiyun 		if (pcie->phy)
1084*4882a593Smuzhiyun 			err = phy_power_off(pcie->phy);
1085*4882a593Smuzhiyun 		else
1086*4882a593Smuzhiyun 			err = tegra_pcie_phy_disable(pcie);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		if (err < 0)
1089*4882a593Smuzhiyun 			dev_err(dev, "failed to power off PHY: %d\n", err);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 		return err;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
1095*4882a593Smuzhiyun 		err = tegra_pcie_port_phy_power_off(port);
1096*4882a593Smuzhiyun 		if (err < 0) {
1097*4882a593Smuzhiyun 			dev_err(dev,
1098*4882a593Smuzhiyun 				"failed to power off PCIe port %u PHY: %d\n",
1099*4882a593Smuzhiyun 				port->index, err);
1100*4882a593Smuzhiyun 			return err;
1101*4882a593Smuzhiyun 		}
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	return 0;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
tegra_pcie_enable_controller(struct tegra_pcie * pcie)1107*4882a593Smuzhiyun static void tegra_pcie_enable_controller(struct tegra_pcie *pcie)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1110*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
1111*4882a593Smuzhiyun 	unsigned long value;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* enable PLL power down */
1114*4882a593Smuzhiyun 	if (pcie->phy) {
1115*4882a593Smuzhiyun 		value = afi_readl(pcie, AFI_PLLE_CONTROL);
1116*4882a593Smuzhiyun 		value &= ~AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL;
1117*4882a593Smuzhiyun 		value |= AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN;
1118*4882a593Smuzhiyun 		afi_writel(pcie, value, AFI_PLLE_CONTROL);
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* power down PCIe slot clock bias pad */
1122*4882a593Smuzhiyun 	if (soc->has_pex_bias_ctrl)
1123*4882a593Smuzhiyun 		afi_writel(pcie, 0, AFI_PEXBIAS_CTRL_0);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/* configure mode and disable all ports */
1126*4882a593Smuzhiyun 	value = afi_readl(pcie, AFI_PCIE_CONFIG);
1127*4882a593Smuzhiyun 	value &= ~AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK;
1128*4882a593Smuzhiyun 	value |= AFI_PCIE_CONFIG_PCIE_DISABLE_ALL | pcie->xbar_config;
1129*4882a593Smuzhiyun 	value |= AFI_PCIE_CONFIG_PCIE_CLKREQ_GPIO_ALL;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
1132*4882a593Smuzhiyun 		value &= ~AFI_PCIE_CONFIG_PCIE_DISABLE(port->index);
1133*4882a593Smuzhiyun 		value &= ~AFI_PCIE_CONFIG_PCIE_CLKREQ_GPIO(port->index);
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	afi_writel(pcie, value, AFI_PCIE_CONFIG);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	if (soc->has_gen2) {
1139*4882a593Smuzhiyun 		value = afi_readl(pcie, AFI_FUSE);
1140*4882a593Smuzhiyun 		value &= ~AFI_FUSE_PCIE_T0_GEN2_DIS;
1141*4882a593Smuzhiyun 		afi_writel(pcie, value, AFI_FUSE);
1142*4882a593Smuzhiyun 	} else {
1143*4882a593Smuzhiyun 		value = afi_readl(pcie, AFI_FUSE);
1144*4882a593Smuzhiyun 		value |= AFI_FUSE_PCIE_T0_GEN2_DIS;
1145*4882a593Smuzhiyun 		afi_writel(pcie, value, AFI_FUSE);
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	/* Disable AFI dynamic clock gating and enable PCIe */
1149*4882a593Smuzhiyun 	value = afi_readl(pcie, AFI_CONFIGURATION);
1150*4882a593Smuzhiyun 	value |= AFI_CONFIGURATION_EN_FPCI;
1151*4882a593Smuzhiyun 	value |= AFI_CONFIGURATION_CLKEN_OVERRIDE;
1152*4882a593Smuzhiyun 	afi_writel(pcie, value, AFI_CONFIGURATION);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	value = AFI_INTR_EN_INI_SLVERR | AFI_INTR_EN_INI_DECERR |
1155*4882a593Smuzhiyun 		AFI_INTR_EN_TGT_SLVERR | AFI_INTR_EN_TGT_DECERR |
1156*4882a593Smuzhiyun 		AFI_INTR_EN_TGT_WRERR | AFI_INTR_EN_DFPCI_DECERR;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	if (soc->has_intr_prsnt_sense)
1159*4882a593Smuzhiyun 		value |= AFI_INTR_EN_PRSNT_SENSE;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	afi_writel(pcie, value, AFI_AFI_INTR_ENABLE);
1162*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_SM_INTR_ENABLE);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	/* don't enable MSI for now, only when needed */
1165*4882a593Smuzhiyun 	afi_writel(pcie, AFI_INTR_MASK_INT_MASK, AFI_INTR_MASK);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/* disable all exceptions */
1168*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_FPCI_ERROR_MASKS);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
tegra_pcie_power_off(struct tegra_pcie * pcie)1171*4882a593Smuzhiyun static void tegra_pcie_power_off(struct tegra_pcie *pcie)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1174*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1175*4882a593Smuzhiyun 	int err;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	reset_control_assert(pcie->afi_rst);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->pll_e);
1180*4882a593Smuzhiyun 	if (soc->has_cml_clk)
1181*4882a593Smuzhiyun 		clk_disable_unprepare(pcie->cml_clk);
1182*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->afi_clk);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	if (!dev->pm_domain)
1185*4882a593Smuzhiyun 		tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	err = regulator_bulk_disable(pcie->num_supplies, pcie->supplies);
1188*4882a593Smuzhiyun 	if (err < 0)
1189*4882a593Smuzhiyun 		dev_warn(dev, "failed to disable regulators: %d\n", err);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
tegra_pcie_power_on(struct tegra_pcie * pcie)1192*4882a593Smuzhiyun static int tegra_pcie_power_on(struct tegra_pcie *pcie)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1195*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1196*4882a593Smuzhiyun 	int err;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	reset_control_assert(pcie->pcie_xrst);
1199*4882a593Smuzhiyun 	reset_control_assert(pcie->afi_rst);
1200*4882a593Smuzhiyun 	reset_control_assert(pcie->pex_rst);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	if (!dev->pm_domain)
1203*4882a593Smuzhiyun 		tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/* enable regulators */
1206*4882a593Smuzhiyun 	err = regulator_bulk_enable(pcie->num_supplies, pcie->supplies);
1207*4882a593Smuzhiyun 	if (err < 0)
1208*4882a593Smuzhiyun 		dev_err(dev, "failed to enable regulators: %d\n", err);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (!dev->pm_domain) {
1211*4882a593Smuzhiyun 		err = tegra_powergate_power_on(TEGRA_POWERGATE_PCIE);
1212*4882a593Smuzhiyun 		if (err) {
1213*4882a593Smuzhiyun 			dev_err(dev, "failed to power ungate: %d\n", err);
1214*4882a593Smuzhiyun 			goto regulator_disable;
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 		err = tegra_powergate_remove_clamping(TEGRA_POWERGATE_PCIE);
1217*4882a593Smuzhiyun 		if (err) {
1218*4882a593Smuzhiyun 			dev_err(dev, "failed to remove clamp: %d\n", err);
1219*4882a593Smuzhiyun 			goto powergate;
1220*4882a593Smuzhiyun 		}
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	err = clk_prepare_enable(pcie->afi_clk);
1224*4882a593Smuzhiyun 	if (err < 0) {
1225*4882a593Smuzhiyun 		dev_err(dev, "failed to enable AFI clock: %d\n", err);
1226*4882a593Smuzhiyun 		goto powergate;
1227*4882a593Smuzhiyun 	}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	if (soc->has_cml_clk) {
1230*4882a593Smuzhiyun 		err = clk_prepare_enable(pcie->cml_clk);
1231*4882a593Smuzhiyun 		if (err < 0) {
1232*4882a593Smuzhiyun 			dev_err(dev, "failed to enable CML clock: %d\n", err);
1233*4882a593Smuzhiyun 			goto disable_afi_clk;
1234*4882a593Smuzhiyun 		}
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	err = clk_prepare_enable(pcie->pll_e);
1238*4882a593Smuzhiyun 	if (err < 0) {
1239*4882a593Smuzhiyun 		dev_err(dev, "failed to enable PLLE clock: %d\n", err);
1240*4882a593Smuzhiyun 		goto disable_cml_clk;
1241*4882a593Smuzhiyun 	}
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	reset_control_deassert(pcie->afi_rst);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	return 0;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun disable_cml_clk:
1248*4882a593Smuzhiyun 	if (soc->has_cml_clk)
1249*4882a593Smuzhiyun 		clk_disable_unprepare(pcie->cml_clk);
1250*4882a593Smuzhiyun disable_afi_clk:
1251*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->afi_clk);
1252*4882a593Smuzhiyun powergate:
1253*4882a593Smuzhiyun 	if (!dev->pm_domain)
1254*4882a593Smuzhiyun 		tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
1255*4882a593Smuzhiyun regulator_disable:
1256*4882a593Smuzhiyun 	regulator_bulk_disable(pcie->num_supplies, pcie->supplies);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	return err;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
tegra_pcie_apply_pad_settings(struct tegra_pcie * pcie)1261*4882a593Smuzhiyun static void tegra_pcie_apply_pad_settings(struct tegra_pcie *pcie)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* Configure the reference clock driver */
1266*4882a593Smuzhiyun 	pads_writel(pcie, soc->pads_refclk_cfg0, PADS_REFCLK_CFG0);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (soc->num_ports > 2)
1269*4882a593Smuzhiyun 		pads_writel(pcie, soc->pads_refclk_cfg1, PADS_REFCLK_CFG1);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
tegra_pcie_clocks_get(struct tegra_pcie * pcie)1272*4882a593Smuzhiyun static int tegra_pcie_clocks_get(struct tegra_pcie *pcie)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1275*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	pcie->pex_clk = devm_clk_get(dev, "pex");
1278*4882a593Smuzhiyun 	if (IS_ERR(pcie->pex_clk))
1279*4882a593Smuzhiyun 		return PTR_ERR(pcie->pex_clk);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	pcie->afi_clk = devm_clk_get(dev, "afi");
1282*4882a593Smuzhiyun 	if (IS_ERR(pcie->afi_clk))
1283*4882a593Smuzhiyun 		return PTR_ERR(pcie->afi_clk);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	pcie->pll_e = devm_clk_get(dev, "pll_e");
1286*4882a593Smuzhiyun 	if (IS_ERR(pcie->pll_e))
1287*4882a593Smuzhiyun 		return PTR_ERR(pcie->pll_e);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (soc->has_cml_clk) {
1290*4882a593Smuzhiyun 		pcie->cml_clk = devm_clk_get(dev, "cml");
1291*4882a593Smuzhiyun 		if (IS_ERR(pcie->cml_clk))
1292*4882a593Smuzhiyun 			return PTR_ERR(pcie->cml_clk);
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
tegra_pcie_resets_get(struct tegra_pcie * pcie)1298*4882a593Smuzhiyun static int tegra_pcie_resets_get(struct tegra_pcie *pcie)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	pcie->pex_rst = devm_reset_control_get_exclusive(dev, "pex");
1303*4882a593Smuzhiyun 	if (IS_ERR(pcie->pex_rst))
1304*4882a593Smuzhiyun 		return PTR_ERR(pcie->pex_rst);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	pcie->afi_rst = devm_reset_control_get_exclusive(dev, "afi");
1307*4882a593Smuzhiyun 	if (IS_ERR(pcie->afi_rst))
1308*4882a593Smuzhiyun 		return PTR_ERR(pcie->afi_rst);
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	pcie->pcie_xrst = devm_reset_control_get_exclusive(dev, "pcie_x");
1311*4882a593Smuzhiyun 	if (IS_ERR(pcie->pcie_xrst))
1312*4882a593Smuzhiyun 		return PTR_ERR(pcie->pcie_xrst);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	return 0;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun 
tegra_pcie_phys_get_legacy(struct tegra_pcie * pcie)1317*4882a593Smuzhiyun static int tegra_pcie_phys_get_legacy(struct tegra_pcie *pcie)
1318*4882a593Smuzhiyun {
1319*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1320*4882a593Smuzhiyun 	int err;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	pcie->phy = devm_phy_optional_get(dev, "pcie");
1323*4882a593Smuzhiyun 	if (IS_ERR(pcie->phy)) {
1324*4882a593Smuzhiyun 		err = PTR_ERR(pcie->phy);
1325*4882a593Smuzhiyun 		dev_err(dev, "failed to get PHY: %d\n", err);
1326*4882a593Smuzhiyun 		return err;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	err = phy_init(pcie->phy);
1330*4882a593Smuzhiyun 	if (err < 0) {
1331*4882a593Smuzhiyun 		dev_err(dev, "failed to initialize PHY: %d\n", err);
1332*4882a593Smuzhiyun 		return err;
1333*4882a593Smuzhiyun 	}
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	pcie->legacy_phy = true;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun 
devm_of_phy_optional_get_index(struct device * dev,struct device_node * np,const char * consumer,unsigned int index)1340*4882a593Smuzhiyun static struct phy *devm_of_phy_optional_get_index(struct device *dev,
1341*4882a593Smuzhiyun 						  struct device_node *np,
1342*4882a593Smuzhiyun 						  const char *consumer,
1343*4882a593Smuzhiyun 						  unsigned int index)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	struct phy *phy;
1346*4882a593Smuzhiyun 	char *name;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	name = kasprintf(GFP_KERNEL, "%s-%u", consumer, index);
1349*4882a593Smuzhiyun 	if (!name)
1350*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	phy = devm_of_phy_get(dev, np, name);
1353*4882a593Smuzhiyun 	kfree(name);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	if (PTR_ERR(phy) == -ENODEV)
1356*4882a593Smuzhiyun 		phy = NULL;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	return phy;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
tegra_pcie_port_get_phys(struct tegra_pcie_port * port)1361*4882a593Smuzhiyun static int tegra_pcie_port_get_phys(struct tegra_pcie_port *port)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun 	struct device *dev = port->pcie->dev;
1364*4882a593Smuzhiyun 	struct phy *phy;
1365*4882a593Smuzhiyun 	unsigned int i;
1366*4882a593Smuzhiyun 	int err;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	port->phys = devm_kcalloc(dev, sizeof(phy), port->lanes, GFP_KERNEL);
1369*4882a593Smuzhiyun 	if (!port->phys)
1370*4882a593Smuzhiyun 		return -ENOMEM;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	for (i = 0; i < port->lanes; i++) {
1373*4882a593Smuzhiyun 		phy = devm_of_phy_optional_get_index(dev, port->np, "pcie", i);
1374*4882a593Smuzhiyun 		if (IS_ERR(phy)) {
1375*4882a593Smuzhiyun 			dev_err(dev, "failed to get PHY#%u: %ld\n", i,
1376*4882a593Smuzhiyun 				PTR_ERR(phy));
1377*4882a593Smuzhiyun 			return PTR_ERR(phy);
1378*4882a593Smuzhiyun 		}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 		err = phy_init(phy);
1381*4882a593Smuzhiyun 		if (err < 0) {
1382*4882a593Smuzhiyun 			dev_err(dev, "failed to initialize PHY#%u: %d\n", i,
1383*4882a593Smuzhiyun 				err);
1384*4882a593Smuzhiyun 			return err;
1385*4882a593Smuzhiyun 		}
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 		port->phys[i] = phy;
1388*4882a593Smuzhiyun 	}
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	return 0;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun 
tegra_pcie_phys_get(struct tegra_pcie * pcie)1393*4882a593Smuzhiyun static int tegra_pcie_phys_get(struct tegra_pcie *pcie)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1396*4882a593Smuzhiyun 	struct device_node *np = pcie->dev->of_node;
1397*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
1398*4882a593Smuzhiyun 	int err;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	if (!soc->has_gen2 || of_find_property(np, "phys", NULL) != NULL)
1401*4882a593Smuzhiyun 		return tegra_pcie_phys_get_legacy(pcie);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
1404*4882a593Smuzhiyun 		err = tegra_pcie_port_get_phys(port);
1405*4882a593Smuzhiyun 		if (err < 0)
1406*4882a593Smuzhiyun 			return err;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	return 0;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
tegra_pcie_phys_put(struct tegra_pcie * pcie)1412*4882a593Smuzhiyun static void tegra_pcie_phys_put(struct tegra_pcie *pcie)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
1415*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1416*4882a593Smuzhiyun 	int err, i;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	if (pcie->legacy_phy) {
1419*4882a593Smuzhiyun 		err = phy_exit(pcie->phy);
1420*4882a593Smuzhiyun 		if (err < 0)
1421*4882a593Smuzhiyun 			dev_err(dev, "failed to teardown PHY: %d\n", err);
1422*4882a593Smuzhiyun 		return;
1423*4882a593Smuzhiyun 	}
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
1426*4882a593Smuzhiyun 		for (i = 0; i < port->lanes; i++) {
1427*4882a593Smuzhiyun 			err = phy_exit(port->phys[i]);
1428*4882a593Smuzhiyun 			if (err < 0)
1429*4882a593Smuzhiyun 				dev_err(dev, "failed to teardown PHY#%u: %d\n",
1430*4882a593Smuzhiyun 					i, err);
1431*4882a593Smuzhiyun 		}
1432*4882a593Smuzhiyun 	}
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 
tegra_pcie_get_resources(struct tegra_pcie * pcie)1436*4882a593Smuzhiyun static int tegra_pcie_get_resources(struct tegra_pcie *pcie)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1439*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
1440*4882a593Smuzhiyun 	struct resource *res;
1441*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1442*4882a593Smuzhiyun 	int err;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	err = tegra_pcie_clocks_get(pcie);
1445*4882a593Smuzhiyun 	if (err) {
1446*4882a593Smuzhiyun 		dev_err(dev, "failed to get clocks: %d\n", err);
1447*4882a593Smuzhiyun 		return err;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	err = tegra_pcie_resets_get(pcie);
1451*4882a593Smuzhiyun 	if (err) {
1452*4882a593Smuzhiyun 		dev_err(dev, "failed to get resets: %d\n", err);
1453*4882a593Smuzhiyun 		return err;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (soc->program_uphy) {
1457*4882a593Smuzhiyun 		err = tegra_pcie_phys_get(pcie);
1458*4882a593Smuzhiyun 		if (err < 0) {
1459*4882a593Smuzhiyun 			dev_err(dev, "failed to get PHYs: %d\n", err);
1460*4882a593Smuzhiyun 			return err;
1461*4882a593Smuzhiyun 		}
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	pcie->pads = devm_platform_ioremap_resource_byname(pdev, "pads");
1465*4882a593Smuzhiyun 	if (IS_ERR(pcie->pads)) {
1466*4882a593Smuzhiyun 		err = PTR_ERR(pcie->pads);
1467*4882a593Smuzhiyun 		goto phys_put;
1468*4882a593Smuzhiyun 	}
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	pcie->afi = devm_platform_ioremap_resource_byname(pdev, "afi");
1471*4882a593Smuzhiyun 	if (IS_ERR(pcie->afi)) {
1472*4882a593Smuzhiyun 		err = PTR_ERR(pcie->afi);
1473*4882a593Smuzhiyun 		goto phys_put;
1474*4882a593Smuzhiyun 	}
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	/* request configuration space, but remap later, on demand */
1477*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cs");
1478*4882a593Smuzhiyun 	if (!res) {
1479*4882a593Smuzhiyun 		err = -EADDRNOTAVAIL;
1480*4882a593Smuzhiyun 		goto phys_put;
1481*4882a593Smuzhiyun 	}
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	pcie->cs = *res;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	/* constrain configuration space to 4 KiB */
1486*4882a593Smuzhiyun 	pcie->cs.end = pcie->cs.start + SZ_4K - 1;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	pcie->cfg = devm_ioremap_resource(dev, &pcie->cs);
1489*4882a593Smuzhiyun 	if (IS_ERR(pcie->cfg)) {
1490*4882a593Smuzhiyun 		err = PTR_ERR(pcie->cfg);
1491*4882a593Smuzhiyun 		goto phys_put;
1492*4882a593Smuzhiyun 	}
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* request interrupt */
1495*4882a593Smuzhiyun 	err = platform_get_irq_byname(pdev, "intr");
1496*4882a593Smuzhiyun 	if (err < 0)
1497*4882a593Smuzhiyun 		goto phys_put;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	pcie->irq = err;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	err = request_irq(pcie->irq, tegra_pcie_isr, IRQF_SHARED, "PCIE", pcie);
1502*4882a593Smuzhiyun 	if (err) {
1503*4882a593Smuzhiyun 		dev_err(dev, "failed to register IRQ: %d\n", err);
1504*4882a593Smuzhiyun 		goto phys_put;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	return 0;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun phys_put:
1510*4882a593Smuzhiyun 	if (soc->program_uphy)
1511*4882a593Smuzhiyun 		tegra_pcie_phys_put(pcie);
1512*4882a593Smuzhiyun 	return err;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
tegra_pcie_put_resources(struct tegra_pcie * pcie)1515*4882a593Smuzhiyun static int tegra_pcie_put_resources(struct tegra_pcie *pcie)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	if (pcie->irq > 0)
1520*4882a593Smuzhiyun 		free_irq(pcie->irq, pcie);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	if (soc->program_uphy)
1523*4882a593Smuzhiyun 		tegra_pcie_phys_put(pcie);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	return 0;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
tegra_pcie_pme_turnoff(struct tegra_pcie_port * port)1528*4882a593Smuzhiyun static void tegra_pcie_pme_turnoff(struct tegra_pcie_port *port)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	struct tegra_pcie *pcie = port->pcie;
1531*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1532*4882a593Smuzhiyun 	int err;
1533*4882a593Smuzhiyun 	u32 val;
1534*4882a593Smuzhiyun 	u8 ack_bit;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	val = afi_readl(pcie, AFI_PCIE_PME);
1537*4882a593Smuzhiyun 	val |= (0x1 << soc->ports[port->index].pme.turnoff_bit);
1538*4882a593Smuzhiyun 	afi_writel(pcie, val, AFI_PCIE_PME);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	ack_bit = soc->ports[port->index].pme.ack_bit;
1541*4882a593Smuzhiyun 	err = readl_poll_timeout(pcie->afi + AFI_PCIE_PME, val,
1542*4882a593Smuzhiyun 				 val & (0x1 << ack_bit), 1, PME_ACK_TIMEOUT);
1543*4882a593Smuzhiyun 	if (err)
1544*4882a593Smuzhiyun 		dev_err(pcie->dev, "PME Ack is not received on port: %d\n",
1545*4882a593Smuzhiyun 			port->index);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	usleep_range(10000, 11000);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	val = afi_readl(pcie, AFI_PCIE_PME);
1550*4882a593Smuzhiyun 	val &= ~(0x1 << soc->ports[port->index].pme.turnoff_bit);
1551*4882a593Smuzhiyun 	afi_writel(pcie, val, AFI_PCIE_PME);
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun 
tegra_msi_alloc(struct tegra_msi * chip)1554*4882a593Smuzhiyun static int tegra_msi_alloc(struct tegra_msi *chip)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	int msi;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	mutex_lock(&chip->lock);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
1561*4882a593Smuzhiyun 	if (msi < INT_PCI_MSI_NR)
1562*4882a593Smuzhiyun 		set_bit(msi, chip->used);
1563*4882a593Smuzhiyun 	else
1564*4882a593Smuzhiyun 		msi = -ENOSPC;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	mutex_unlock(&chip->lock);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	return msi;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
tegra_msi_free(struct tegra_msi * chip,unsigned long irq)1571*4882a593Smuzhiyun static void tegra_msi_free(struct tegra_msi *chip, unsigned long irq)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	struct device *dev = chip->chip.dev;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	mutex_lock(&chip->lock);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (!test_bit(irq, chip->used))
1578*4882a593Smuzhiyun 		dev_err(dev, "trying to free unused MSI#%lu\n", irq);
1579*4882a593Smuzhiyun 	else
1580*4882a593Smuzhiyun 		clear_bit(irq, chip->used);
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	mutex_unlock(&chip->lock);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun 
tegra_pcie_msi_irq(int irq,void * data)1585*4882a593Smuzhiyun static irqreturn_t tegra_pcie_msi_irq(int irq, void *data)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun 	struct tegra_pcie *pcie = data;
1588*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1589*4882a593Smuzhiyun 	struct tegra_msi *msi = &pcie->msi;
1590*4882a593Smuzhiyun 	unsigned int i, processed = 0;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1593*4882a593Smuzhiyun 		unsigned long reg = afi_readl(pcie, AFI_MSI_VEC0 + i * 4);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		while (reg) {
1596*4882a593Smuzhiyun 			unsigned int offset = find_first_bit(&reg, 32);
1597*4882a593Smuzhiyun 			unsigned int index = i * 32 + offset;
1598*4882a593Smuzhiyun 			unsigned int irq;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 			/* clear the interrupt */
1601*4882a593Smuzhiyun 			afi_writel(pcie, 1 << offset, AFI_MSI_VEC0 + i * 4);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 			irq = irq_find_mapping(msi->domain, index);
1604*4882a593Smuzhiyun 			if (irq) {
1605*4882a593Smuzhiyun 				if (test_bit(index, msi->used))
1606*4882a593Smuzhiyun 					generic_handle_irq(irq);
1607*4882a593Smuzhiyun 				else
1608*4882a593Smuzhiyun 					dev_info(dev, "unhandled MSI\n");
1609*4882a593Smuzhiyun 			} else {
1610*4882a593Smuzhiyun 				/*
1611*4882a593Smuzhiyun 				 * that's weird who triggered this?
1612*4882a593Smuzhiyun 				 * just clear it
1613*4882a593Smuzhiyun 				 */
1614*4882a593Smuzhiyun 				dev_info(dev, "unexpected MSI\n");
1615*4882a593Smuzhiyun 			}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 			/* see if there's any more pending in this vector */
1618*4882a593Smuzhiyun 			reg = afi_readl(pcie, AFI_MSI_VEC0 + i * 4);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 			processed++;
1621*4882a593Smuzhiyun 		}
1622*4882a593Smuzhiyun 	}
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	return processed > 0 ? IRQ_HANDLED : IRQ_NONE;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
tegra_msi_setup_irq(struct msi_controller * chip,struct pci_dev * pdev,struct msi_desc * desc)1627*4882a593Smuzhiyun static int tegra_msi_setup_irq(struct msi_controller *chip,
1628*4882a593Smuzhiyun 			       struct pci_dev *pdev, struct msi_desc *desc)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun 	struct tegra_msi *msi = to_tegra_msi(chip);
1631*4882a593Smuzhiyun 	struct msi_msg msg;
1632*4882a593Smuzhiyun 	unsigned int irq;
1633*4882a593Smuzhiyun 	int hwirq;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	hwirq = tegra_msi_alloc(msi);
1636*4882a593Smuzhiyun 	if (hwirq < 0)
1637*4882a593Smuzhiyun 		return hwirq;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	irq = irq_create_mapping(msi->domain, hwirq);
1640*4882a593Smuzhiyun 	if (!irq) {
1641*4882a593Smuzhiyun 		tegra_msi_free(msi, hwirq);
1642*4882a593Smuzhiyun 		return -EINVAL;
1643*4882a593Smuzhiyun 	}
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	irq_set_msi_desc(irq, desc);
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	msg.address_lo = lower_32_bits(msi->phys);
1648*4882a593Smuzhiyun 	msg.address_hi = upper_32_bits(msi->phys);
1649*4882a593Smuzhiyun 	msg.data = hwirq;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	pci_write_msi_msg(irq, &msg);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	return 0;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
tegra_msi_teardown_irq(struct msi_controller * chip,unsigned int irq)1656*4882a593Smuzhiyun static void tegra_msi_teardown_irq(struct msi_controller *chip,
1657*4882a593Smuzhiyun 				   unsigned int irq)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	struct tegra_msi *msi = to_tegra_msi(chip);
1660*4882a593Smuzhiyun 	struct irq_data *d = irq_get_irq_data(irq);
1661*4882a593Smuzhiyun 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	irq_dispose_mapping(irq);
1664*4882a593Smuzhiyun 	tegra_msi_free(msi, hwirq);
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun static struct irq_chip tegra_msi_irq_chip = {
1668*4882a593Smuzhiyun 	.name = "Tegra PCIe MSI",
1669*4882a593Smuzhiyun 	.irq_enable = pci_msi_unmask_irq,
1670*4882a593Smuzhiyun 	.irq_disable = pci_msi_mask_irq,
1671*4882a593Smuzhiyun 	.irq_mask = pci_msi_mask_irq,
1672*4882a593Smuzhiyun 	.irq_unmask = pci_msi_unmask_irq,
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun 
tegra_msi_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)1675*4882a593Smuzhiyun static int tegra_msi_map(struct irq_domain *domain, unsigned int irq,
1676*4882a593Smuzhiyun 			 irq_hw_number_t hwirq)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &tegra_msi_irq_chip, handle_simple_irq);
1679*4882a593Smuzhiyun 	irq_set_chip_data(irq, domain->host_data);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	tegra_cpuidle_pcie_irqs_in_use();
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	return 0;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static const struct irq_domain_ops msi_domain_ops = {
1687*4882a593Smuzhiyun 	.map = tegra_msi_map,
1688*4882a593Smuzhiyun };
1689*4882a593Smuzhiyun 
tegra_pcie_msi_setup(struct tegra_pcie * pcie)1690*4882a593Smuzhiyun static int tegra_pcie_msi_setup(struct tegra_pcie *pcie)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1693*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(pcie->dev);
1694*4882a593Smuzhiyun 	struct tegra_msi *msi = &pcie->msi;
1695*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1696*4882a593Smuzhiyun 	int err;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	mutex_init(&msi->lock);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	msi->chip.dev = dev;
1701*4882a593Smuzhiyun 	msi->chip.setup_irq = tegra_msi_setup_irq;
1702*4882a593Smuzhiyun 	msi->chip.teardown_irq = tegra_msi_teardown_irq;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
1705*4882a593Smuzhiyun 					    &msi_domain_ops, &msi->chip);
1706*4882a593Smuzhiyun 	if (!msi->domain) {
1707*4882a593Smuzhiyun 		dev_err(dev, "failed to create IRQ domain\n");
1708*4882a593Smuzhiyun 		return -ENOMEM;
1709*4882a593Smuzhiyun 	}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	err = platform_get_irq_byname(pdev, "msi");
1712*4882a593Smuzhiyun 	if (err < 0)
1713*4882a593Smuzhiyun 		goto free_irq_domain;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	msi->irq = err;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	err = request_irq(msi->irq, tegra_pcie_msi_irq, IRQF_NO_THREAD,
1718*4882a593Smuzhiyun 			  tegra_msi_irq_chip.name, pcie);
1719*4882a593Smuzhiyun 	if (err < 0) {
1720*4882a593Smuzhiyun 		dev_err(dev, "failed to request IRQ: %d\n", err);
1721*4882a593Smuzhiyun 		goto free_irq_domain;
1722*4882a593Smuzhiyun 	}
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	/* Though the PCIe controller can address >32-bit address space, to
1725*4882a593Smuzhiyun 	 * facilitate endpoints that support only 32-bit MSI target address,
1726*4882a593Smuzhiyun 	 * the mask is set to 32-bit to make sure that MSI target address is
1727*4882a593Smuzhiyun 	 * always a 32-bit address
1728*4882a593Smuzhiyun 	 */
1729*4882a593Smuzhiyun 	err = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
1730*4882a593Smuzhiyun 	if (err < 0) {
1731*4882a593Smuzhiyun 		dev_err(dev, "failed to set DMA coherent mask: %d\n", err);
1732*4882a593Smuzhiyun 		goto free_irq;
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	msi->virt = dma_alloc_attrs(dev, PAGE_SIZE, &msi->phys, GFP_KERNEL,
1736*4882a593Smuzhiyun 				    DMA_ATTR_NO_KERNEL_MAPPING);
1737*4882a593Smuzhiyun 	if (!msi->virt) {
1738*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate DMA memory for MSI\n");
1739*4882a593Smuzhiyun 		err = -ENOMEM;
1740*4882a593Smuzhiyun 		goto free_irq;
1741*4882a593Smuzhiyun 	}
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	host->msi = &msi->chip;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	return 0;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun free_irq:
1748*4882a593Smuzhiyun 	free_irq(msi->irq, pcie);
1749*4882a593Smuzhiyun free_irq_domain:
1750*4882a593Smuzhiyun 	irq_domain_remove(msi->domain);
1751*4882a593Smuzhiyun 	return err;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun 
tegra_pcie_enable_msi(struct tegra_pcie * pcie)1754*4882a593Smuzhiyun static void tegra_pcie_enable_msi(struct tegra_pcie *pcie)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
1757*4882a593Smuzhiyun 	struct tegra_msi *msi = &pcie->msi;
1758*4882a593Smuzhiyun 	u32 reg;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	afi_writel(pcie, msi->phys >> soc->msi_base_shift, AFI_MSI_FPCI_BAR_ST);
1761*4882a593Smuzhiyun 	afi_writel(pcie, msi->phys, AFI_MSI_AXI_BAR_ST);
1762*4882a593Smuzhiyun 	/* this register is in 4K increments */
1763*4882a593Smuzhiyun 	afi_writel(pcie, 1, AFI_MSI_BAR_SZ);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	/* enable all MSI vectors */
1766*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC0);
1767*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC1);
1768*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC2);
1769*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC3);
1770*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC4);
1771*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC5);
1772*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC6);
1773*4882a593Smuzhiyun 	afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC7);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/* and unmask the MSI interrupt */
1776*4882a593Smuzhiyun 	reg = afi_readl(pcie, AFI_INTR_MASK);
1777*4882a593Smuzhiyun 	reg |= AFI_INTR_MASK_MSI_MASK;
1778*4882a593Smuzhiyun 	afi_writel(pcie, reg, AFI_INTR_MASK);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
tegra_pcie_msi_teardown(struct tegra_pcie * pcie)1781*4882a593Smuzhiyun static void tegra_pcie_msi_teardown(struct tegra_pcie *pcie)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun 	struct tegra_msi *msi = &pcie->msi;
1784*4882a593Smuzhiyun 	unsigned int i, irq;
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	dma_free_attrs(pcie->dev, PAGE_SIZE, msi->virt, msi->phys,
1787*4882a593Smuzhiyun 		       DMA_ATTR_NO_KERNEL_MAPPING);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (msi->irq > 0)
1790*4882a593Smuzhiyun 		free_irq(msi->irq, pcie);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	for (i = 0; i < INT_PCI_MSI_NR; i++) {
1793*4882a593Smuzhiyun 		irq = irq_find_mapping(msi->domain, i);
1794*4882a593Smuzhiyun 		if (irq > 0)
1795*4882a593Smuzhiyun 			irq_dispose_mapping(irq);
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	irq_domain_remove(msi->domain);
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun 
tegra_pcie_disable_msi(struct tegra_pcie * pcie)1801*4882a593Smuzhiyun static int tegra_pcie_disable_msi(struct tegra_pcie *pcie)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	u32 value;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	/* mask the MSI interrupt */
1806*4882a593Smuzhiyun 	value = afi_readl(pcie, AFI_INTR_MASK);
1807*4882a593Smuzhiyun 	value &= ~AFI_INTR_MASK_MSI_MASK;
1808*4882a593Smuzhiyun 	afi_writel(pcie, value, AFI_INTR_MASK);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	/* disable all MSI vectors */
1811*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC0);
1812*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC1);
1813*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC2);
1814*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC3);
1815*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC4);
1816*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC5);
1817*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC6);
1818*4882a593Smuzhiyun 	afi_writel(pcie, 0, AFI_MSI_EN_VEC7);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	return 0;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun 
tegra_pcie_disable_interrupts(struct tegra_pcie * pcie)1823*4882a593Smuzhiyun static void tegra_pcie_disable_interrupts(struct tegra_pcie *pcie)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun 	u32 value;
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	value = afi_readl(pcie, AFI_INTR_MASK);
1828*4882a593Smuzhiyun 	value &= ~AFI_INTR_MASK_INT_MASK;
1829*4882a593Smuzhiyun 	afi_writel(pcie, value, AFI_INTR_MASK);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun 
tegra_pcie_get_xbar_config(struct tegra_pcie * pcie,u32 lanes,u32 * xbar)1832*4882a593Smuzhiyun static int tegra_pcie_get_xbar_config(struct tegra_pcie *pcie, u32 lanes,
1833*4882a593Smuzhiyun 				      u32 *xbar)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1836*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "nvidia,tegra186-pcie")) {
1839*4882a593Smuzhiyun 		switch (lanes) {
1840*4882a593Smuzhiyun 		case 0x010004:
1841*4882a593Smuzhiyun 			dev_info(dev, "4x1, 1x1 configuration\n");
1842*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_401;
1843*4882a593Smuzhiyun 			return 0;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 		case 0x010102:
1846*4882a593Smuzhiyun 			dev_info(dev, "2x1, 1X1, 1x1 configuration\n");
1847*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211;
1848*4882a593Smuzhiyun 			return 0;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 		case 0x010101:
1851*4882a593Smuzhiyun 			dev_info(dev, "1x1, 1x1, 1x1 configuration\n");
1852*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_111;
1853*4882a593Smuzhiyun 			return 0;
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 		default:
1856*4882a593Smuzhiyun 			dev_info(dev, "wrong configuration updated in DT, "
1857*4882a593Smuzhiyun 				 "switching to default 2x1, 1x1, 1x1 "
1858*4882a593Smuzhiyun 				 "configuration\n");
1859*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211;
1860*4882a593Smuzhiyun 			return 0;
1861*4882a593Smuzhiyun 		}
1862*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra124-pcie") ||
1863*4882a593Smuzhiyun 		   of_device_is_compatible(np, "nvidia,tegra210-pcie")) {
1864*4882a593Smuzhiyun 		switch (lanes) {
1865*4882a593Smuzhiyun 		case 0x0000104:
1866*4882a593Smuzhiyun 			dev_info(dev, "4x1, 1x1 configuration\n");
1867*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1;
1868*4882a593Smuzhiyun 			return 0;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 		case 0x0000102:
1871*4882a593Smuzhiyun 			dev_info(dev, "2x1, 1x1 configuration\n");
1872*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1;
1873*4882a593Smuzhiyun 			return 0;
1874*4882a593Smuzhiyun 		}
1875*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra30-pcie")) {
1876*4882a593Smuzhiyun 		switch (lanes) {
1877*4882a593Smuzhiyun 		case 0x00000204:
1878*4882a593Smuzhiyun 			dev_info(dev, "4x1, 2x1 configuration\n");
1879*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420;
1880*4882a593Smuzhiyun 			return 0;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 		case 0x00020202:
1883*4882a593Smuzhiyun 			dev_info(dev, "2x3 configuration\n");
1884*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222;
1885*4882a593Smuzhiyun 			return 0;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 		case 0x00010104:
1888*4882a593Smuzhiyun 			dev_info(dev, "4x1, 1x2 configuration\n");
1889*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411;
1890*4882a593Smuzhiyun 			return 0;
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra20-pcie")) {
1893*4882a593Smuzhiyun 		switch (lanes) {
1894*4882a593Smuzhiyun 		case 0x00000004:
1895*4882a593Smuzhiyun 			dev_info(dev, "single-mode configuration\n");
1896*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE;
1897*4882a593Smuzhiyun 			return 0;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		case 0x00000202:
1900*4882a593Smuzhiyun 			dev_info(dev, "dual-mode configuration\n");
1901*4882a593Smuzhiyun 			*xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL;
1902*4882a593Smuzhiyun 			return 0;
1903*4882a593Smuzhiyun 		}
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	return -EINVAL;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun /*
1910*4882a593Smuzhiyun  * Check whether a given set of supplies is available in a device tree node.
1911*4882a593Smuzhiyun  * This is used to check whether the new or the legacy device tree bindings
1912*4882a593Smuzhiyun  * should be used.
1913*4882a593Smuzhiyun  */
of_regulator_bulk_available(struct device_node * np,struct regulator_bulk_data * supplies,unsigned int num_supplies)1914*4882a593Smuzhiyun static bool of_regulator_bulk_available(struct device_node *np,
1915*4882a593Smuzhiyun 					struct regulator_bulk_data *supplies,
1916*4882a593Smuzhiyun 					unsigned int num_supplies)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun 	char property[32];
1919*4882a593Smuzhiyun 	unsigned int i;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	for (i = 0; i < num_supplies; i++) {
1922*4882a593Smuzhiyun 		snprintf(property, 32, "%s-supply", supplies[i].supply);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 		if (of_find_property(np, property, NULL) == NULL)
1925*4882a593Smuzhiyun 			return false;
1926*4882a593Smuzhiyun 	}
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	return true;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun /*
1932*4882a593Smuzhiyun  * Old versions of the device tree binding for this device used a set of power
1933*4882a593Smuzhiyun  * supplies that didn't match the hardware inputs. This happened to work for a
1934*4882a593Smuzhiyun  * number of cases but is not future proof. However to preserve backwards-
1935*4882a593Smuzhiyun  * compatibility with old device trees, this function will try to use the old
1936*4882a593Smuzhiyun  * set of supplies.
1937*4882a593Smuzhiyun  */
tegra_pcie_get_legacy_regulators(struct tegra_pcie * pcie)1938*4882a593Smuzhiyun static int tegra_pcie_get_legacy_regulators(struct tegra_pcie *pcie)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1941*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "nvidia,tegra30-pcie"))
1944*4882a593Smuzhiyun 		pcie->num_supplies = 3;
1945*4882a593Smuzhiyun 	else if (of_device_is_compatible(np, "nvidia,tegra20-pcie"))
1946*4882a593Smuzhiyun 		pcie->num_supplies = 2;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	if (pcie->num_supplies == 0) {
1949*4882a593Smuzhiyun 		dev_err(dev, "device %pOF not supported in legacy mode\n", np);
1950*4882a593Smuzhiyun 		return -ENODEV;
1951*4882a593Smuzhiyun 	}
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
1954*4882a593Smuzhiyun 				      sizeof(*pcie->supplies),
1955*4882a593Smuzhiyun 				      GFP_KERNEL);
1956*4882a593Smuzhiyun 	if (!pcie->supplies)
1957*4882a593Smuzhiyun 		return -ENOMEM;
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 	pcie->supplies[0].supply = "pex-clk";
1960*4882a593Smuzhiyun 	pcie->supplies[1].supply = "vdd";
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	if (pcie->num_supplies > 2)
1963*4882a593Smuzhiyun 		pcie->supplies[2].supply = "avdd";
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	return devm_regulator_bulk_get(dev, pcie->num_supplies, pcie->supplies);
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun /*
1969*4882a593Smuzhiyun  * Obtains the list of regulators required for a particular generation of the
1970*4882a593Smuzhiyun  * IP block.
1971*4882a593Smuzhiyun  *
1972*4882a593Smuzhiyun  * This would've been nice to do simply by providing static tables for use
1973*4882a593Smuzhiyun  * with the regulator_bulk_*() API, but unfortunately Tegra30 is a bit quirky
1974*4882a593Smuzhiyun  * in that it has two pairs or AVDD_PEX and VDD_PEX supplies (PEXA and PEXB)
1975*4882a593Smuzhiyun  * and either seems to be optional depending on which ports are being used.
1976*4882a593Smuzhiyun  */
tegra_pcie_get_regulators(struct tegra_pcie * pcie,u32 lane_mask)1977*4882a593Smuzhiyun static int tegra_pcie_get_regulators(struct tegra_pcie *pcie, u32 lane_mask)
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1980*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1981*4882a593Smuzhiyun 	unsigned int i = 0;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "nvidia,tegra186-pcie")) {
1984*4882a593Smuzhiyun 		pcie->num_supplies = 4;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 		pcie->supplies = devm_kcalloc(pcie->dev, pcie->num_supplies,
1987*4882a593Smuzhiyun 					      sizeof(*pcie->supplies),
1988*4882a593Smuzhiyun 					      GFP_KERNEL);
1989*4882a593Smuzhiyun 		if (!pcie->supplies)
1990*4882a593Smuzhiyun 			return -ENOMEM;
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "dvdd-pex";
1993*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "hvdd-pex-pll";
1994*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "hvdd-pex";
1995*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "vddio-pexctl-aud";
1996*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra210-pcie")) {
1997*4882a593Smuzhiyun 		pcie->num_supplies = 3;
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 		pcie->supplies = devm_kcalloc(pcie->dev, pcie->num_supplies,
2000*4882a593Smuzhiyun 					      sizeof(*pcie->supplies),
2001*4882a593Smuzhiyun 					      GFP_KERNEL);
2002*4882a593Smuzhiyun 		if (!pcie->supplies)
2003*4882a593Smuzhiyun 			return -ENOMEM;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "hvddio-pex";
2006*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "dvddio-pex";
2007*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "vddio-pex-ctl";
2008*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra124-pcie")) {
2009*4882a593Smuzhiyun 		pcie->num_supplies = 4;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 		pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
2012*4882a593Smuzhiyun 					      sizeof(*pcie->supplies),
2013*4882a593Smuzhiyun 					      GFP_KERNEL);
2014*4882a593Smuzhiyun 		if (!pcie->supplies)
2015*4882a593Smuzhiyun 			return -ENOMEM;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "avddio-pex";
2018*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "dvddio-pex";
2019*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "hvdd-pex";
2020*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "vddio-pex-ctl";
2021*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra30-pcie")) {
2022*4882a593Smuzhiyun 		bool need_pexa = false, need_pexb = false;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 		/* VDD_PEXA and AVDD_PEXA supply lanes 0 to 3 */
2025*4882a593Smuzhiyun 		if (lane_mask & 0x0f)
2026*4882a593Smuzhiyun 			need_pexa = true;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 		/* VDD_PEXB and AVDD_PEXB supply lanes 4 to 5 */
2029*4882a593Smuzhiyun 		if (lane_mask & 0x30)
2030*4882a593Smuzhiyun 			need_pexb = true;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 		pcie->num_supplies = 4 + (need_pexa ? 2 : 0) +
2033*4882a593Smuzhiyun 					 (need_pexb ? 2 : 0);
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 		pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
2036*4882a593Smuzhiyun 					      sizeof(*pcie->supplies),
2037*4882a593Smuzhiyun 					      GFP_KERNEL);
2038*4882a593Smuzhiyun 		if (!pcie->supplies)
2039*4882a593Smuzhiyun 			return -ENOMEM;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "avdd-pex-pll";
2042*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "hvdd-pex";
2043*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "vddio-pex-ctl";
2044*4882a593Smuzhiyun 		pcie->supplies[i++].supply = "avdd-plle";
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 		if (need_pexa) {
2047*4882a593Smuzhiyun 			pcie->supplies[i++].supply = "avdd-pexa";
2048*4882a593Smuzhiyun 			pcie->supplies[i++].supply = "vdd-pexa";
2049*4882a593Smuzhiyun 		}
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 		if (need_pexb) {
2052*4882a593Smuzhiyun 			pcie->supplies[i++].supply = "avdd-pexb";
2053*4882a593Smuzhiyun 			pcie->supplies[i++].supply = "vdd-pexb";
2054*4882a593Smuzhiyun 		}
2055*4882a593Smuzhiyun 	} else if (of_device_is_compatible(np, "nvidia,tegra20-pcie")) {
2056*4882a593Smuzhiyun 		pcie->num_supplies = 5;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 		pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
2059*4882a593Smuzhiyun 					      sizeof(*pcie->supplies),
2060*4882a593Smuzhiyun 					      GFP_KERNEL);
2061*4882a593Smuzhiyun 		if (!pcie->supplies)
2062*4882a593Smuzhiyun 			return -ENOMEM;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 		pcie->supplies[0].supply = "avdd-pex";
2065*4882a593Smuzhiyun 		pcie->supplies[1].supply = "vdd-pex";
2066*4882a593Smuzhiyun 		pcie->supplies[2].supply = "avdd-pex-pll";
2067*4882a593Smuzhiyun 		pcie->supplies[3].supply = "avdd-plle";
2068*4882a593Smuzhiyun 		pcie->supplies[4].supply = "vddio-pex-clk";
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (of_regulator_bulk_available(dev->of_node, pcie->supplies,
2072*4882a593Smuzhiyun 					pcie->num_supplies))
2073*4882a593Smuzhiyun 		return devm_regulator_bulk_get(dev, pcie->num_supplies,
2074*4882a593Smuzhiyun 					       pcie->supplies);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	/*
2077*4882a593Smuzhiyun 	 * If not all regulators are available for this new scheme, assume
2078*4882a593Smuzhiyun 	 * that the device tree complies with an older version of the device
2079*4882a593Smuzhiyun 	 * tree binding.
2080*4882a593Smuzhiyun 	 */
2081*4882a593Smuzhiyun 	dev_info(dev, "using legacy DT binding for power supplies\n");
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	devm_kfree(dev, pcie->supplies);
2084*4882a593Smuzhiyun 	pcie->num_supplies = 0;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	return tegra_pcie_get_legacy_regulators(pcie);
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun 
tegra_pcie_parse_dt(struct tegra_pcie * pcie)2089*4882a593Smuzhiyun static int tegra_pcie_parse_dt(struct tegra_pcie *pcie)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
2092*4882a593Smuzhiyun 	struct device_node *np = dev->of_node, *port;
2093*4882a593Smuzhiyun 	const struct tegra_pcie_soc *soc = pcie->soc;
2094*4882a593Smuzhiyun 	u32 lanes = 0, mask = 0;
2095*4882a593Smuzhiyun 	unsigned int lane = 0;
2096*4882a593Smuzhiyun 	int err;
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	/* parse root ports */
2099*4882a593Smuzhiyun 	for_each_child_of_node(np, port) {
2100*4882a593Smuzhiyun 		struct tegra_pcie_port *rp;
2101*4882a593Smuzhiyun 		unsigned int index;
2102*4882a593Smuzhiyun 		u32 value;
2103*4882a593Smuzhiyun 		char *label;
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 		err = of_pci_get_devfn(port);
2106*4882a593Smuzhiyun 		if (err < 0) {
2107*4882a593Smuzhiyun 			dev_err(dev, "failed to parse address: %d\n", err);
2108*4882a593Smuzhiyun 			goto err_node_put;
2109*4882a593Smuzhiyun 		}
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 		index = PCI_SLOT(err);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 		if (index < 1 || index > soc->num_ports) {
2114*4882a593Smuzhiyun 			dev_err(dev, "invalid port number: %d\n", index);
2115*4882a593Smuzhiyun 			err = -EINVAL;
2116*4882a593Smuzhiyun 			goto err_node_put;
2117*4882a593Smuzhiyun 		}
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 		index--;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 		err = of_property_read_u32(port, "nvidia,num-lanes", &value);
2122*4882a593Smuzhiyun 		if (err < 0) {
2123*4882a593Smuzhiyun 			dev_err(dev, "failed to parse # of lanes: %d\n",
2124*4882a593Smuzhiyun 				err);
2125*4882a593Smuzhiyun 			goto err_node_put;
2126*4882a593Smuzhiyun 		}
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 		if (value > 16) {
2129*4882a593Smuzhiyun 			dev_err(dev, "invalid # of lanes: %u\n", value);
2130*4882a593Smuzhiyun 			err = -EINVAL;
2131*4882a593Smuzhiyun 			goto err_node_put;
2132*4882a593Smuzhiyun 		}
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 		lanes |= value << (index << 3);
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 		if (!of_device_is_available(port)) {
2137*4882a593Smuzhiyun 			lane += value;
2138*4882a593Smuzhiyun 			continue;
2139*4882a593Smuzhiyun 		}
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 		mask |= ((1 << value) - 1) << lane;
2142*4882a593Smuzhiyun 		lane += value;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 		rp = devm_kzalloc(dev, sizeof(*rp), GFP_KERNEL);
2145*4882a593Smuzhiyun 		if (!rp) {
2146*4882a593Smuzhiyun 			err = -ENOMEM;
2147*4882a593Smuzhiyun 			goto err_node_put;
2148*4882a593Smuzhiyun 		}
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 		err = of_address_to_resource(port, 0, &rp->regs);
2151*4882a593Smuzhiyun 		if (err < 0) {
2152*4882a593Smuzhiyun 			dev_err(dev, "failed to parse address: %d\n", err);
2153*4882a593Smuzhiyun 			goto err_node_put;
2154*4882a593Smuzhiyun 		}
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 		INIT_LIST_HEAD(&rp->list);
2157*4882a593Smuzhiyun 		rp->index = index;
2158*4882a593Smuzhiyun 		rp->lanes = value;
2159*4882a593Smuzhiyun 		rp->pcie = pcie;
2160*4882a593Smuzhiyun 		rp->np = port;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 		rp->base = devm_pci_remap_cfg_resource(dev, &rp->regs);
2163*4882a593Smuzhiyun 		if (IS_ERR(rp->base)) {
2164*4882a593Smuzhiyun 			err = PTR_ERR(rp->base);
2165*4882a593Smuzhiyun 			goto err_node_put;
2166*4882a593Smuzhiyun 		}
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 		label = devm_kasprintf(dev, GFP_KERNEL, "pex-reset-%u", index);
2169*4882a593Smuzhiyun 		if (!label) {
2170*4882a593Smuzhiyun 			err = -ENOMEM;
2171*4882a593Smuzhiyun 			goto err_node_put;
2172*4882a593Smuzhiyun 		}
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 		/*
2175*4882a593Smuzhiyun 		 * Returns -ENOENT if reset-gpios property is not populated
2176*4882a593Smuzhiyun 		 * and in this case fall back to using AFI per port register
2177*4882a593Smuzhiyun 		 * to toggle PERST# SFIO line.
2178*4882a593Smuzhiyun 		 */
2179*4882a593Smuzhiyun 		rp->reset_gpio = devm_gpiod_get_from_of_node(dev, port,
2180*4882a593Smuzhiyun 							     "reset-gpios", 0,
2181*4882a593Smuzhiyun 							     GPIOD_OUT_LOW,
2182*4882a593Smuzhiyun 							     label);
2183*4882a593Smuzhiyun 		if (IS_ERR(rp->reset_gpio)) {
2184*4882a593Smuzhiyun 			if (PTR_ERR(rp->reset_gpio) == -ENOENT) {
2185*4882a593Smuzhiyun 				rp->reset_gpio = NULL;
2186*4882a593Smuzhiyun 			} else {
2187*4882a593Smuzhiyun 				dev_err(dev, "failed to get reset GPIO: %ld\n",
2188*4882a593Smuzhiyun 					PTR_ERR(rp->reset_gpio));
2189*4882a593Smuzhiyun 				err = PTR_ERR(rp->reset_gpio);
2190*4882a593Smuzhiyun 				goto err_node_put;
2191*4882a593Smuzhiyun 			}
2192*4882a593Smuzhiyun 		}
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 		list_add_tail(&rp->list, &pcie->ports);
2195*4882a593Smuzhiyun 	}
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	err = tegra_pcie_get_xbar_config(pcie, lanes, &pcie->xbar_config);
2198*4882a593Smuzhiyun 	if (err < 0) {
2199*4882a593Smuzhiyun 		dev_err(dev, "invalid lane configuration\n");
2200*4882a593Smuzhiyun 		return err;
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	err = tegra_pcie_get_regulators(pcie, mask);
2204*4882a593Smuzhiyun 	if (err < 0)
2205*4882a593Smuzhiyun 		return err;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	return 0;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun err_node_put:
2210*4882a593Smuzhiyun 	of_node_put(port);
2211*4882a593Smuzhiyun 	return err;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun /*
2215*4882a593Smuzhiyun  * FIXME: If there are no PCIe cards attached, then calling this function
2216*4882a593Smuzhiyun  * can result in the increase of the bootup time as there are big timeout
2217*4882a593Smuzhiyun  * loops.
2218*4882a593Smuzhiyun  */
2219*4882a593Smuzhiyun #define TEGRA_PCIE_LINKUP_TIMEOUT	200	/* up to 1.2 seconds */
tegra_pcie_port_check_link(struct tegra_pcie_port * port)2220*4882a593Smuzhiyun static bool tegra_pcie_port_check_link(struct tegra_pcie_port *port)
2221*4882a593Smuzhiyun {
2222*4882a593Smuzhiyun 	struct device *dev = port->pcie->dev;
2223*4882a593Smuzhiyun 	unsigned int retries = 3;
2224*4882a593Smuzhiyun 	unsigned long value;
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	/* override presence detection */
2227*4882a593Smuzhiyun 	value = readl(port->base + RP_PRIV_MISC);
2228*4882a593Smuzhiyun 	value &= ~RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT;
2229*4882a593Smuzhiyun 	value |= RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT;
2230*4882a593Smuzhiyun 	writel(value, port->base + RP_PRIV_MISC);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	do {
2233*4882a593Smuzhiyun 		unsigned int timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 		do {
2236*4882a593Smuzhiyun 			value = readl(port->base + RP_VEND_XP);
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 			if (value & RP_VEND_XP_DL_UP)
2239*4882a593Smuzhiyun 				break;
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 			usleep_range(1000, 2000);
2242*4882a593Smuzhiyun 		} while (--timeout);
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 		if (!timeout) {
2245*4882a593Smuzhiyun 			dev_dbg(dev, "link %u down, retrying\n", port->index);
2246*4882a593Smuzhiyun 			goto retry;
2247*4882a593Smuzhiyun 		}
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 		timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		do {
2252*4882a593Smuzhiyun 			value = readl(port->base + RP_LINK_CONTROL_STATUS);
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 			if (value & RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE)
2255*4882a593Smuzhiyun 				return true;
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 			usleep_range(1000, 2000);
2258*4882a593Smuzhiyun 		} while (--timeout);
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun retry:
2261*4882a593Smuzhiyun 		tegra_pcie_port_reset(port);
2262*4882a593Smuzhiyun 	} while (--retries);
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	return false;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
tegra_pcie_change_link_speed(struct tegra_pcie * pcie)2267*4882a593Smuzhiyun static void tegra_pcie_change_link_speed(struct tegra_pcie *pcie)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
2270*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
2271*4882a593Smuzhiyun 	ktime_t deadline;
2272*4882a593Smuzhiyun 	u32 value;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list) {
2275*4882a593Smuzhiyun 		/*
2276*4882a593Smuzhiyun 		 * "Supported Link Speeds Vector" in "Link Capabilities 2"
2277*4882a593Smuzhiyun 		 * is not supported by Tegra. tegra_pcie_change_link_speed()
2278*4882a593Smuzhiyun 		 * is called only for Tegra chips which support Gen2.
2279*4882a593Smuzhiyun 		 * So there no harm if supported link speed is not verified.
2280*4882a593Smuzhiyun 		 */
2281*4882a593Smuzhiyun 		value = readl(port->base + RP_LINK_CONTROL_STATUS_2);
2282*4882a593Smuzhiyun 		value &= ~PCI_EXP_LNKSTA_CLS;
2283*4882a593Smuzhiyun 		value |= PCI_EXP_LNKSTA_CLS_5_0GB;
2284*4882a593Smuzhiyun 		writel(value, port->base + RP_LINK_CONTROL_STATUS_2);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 		/*
2287*4882a593Smuzhiyun 		 * Poll until link comes back from recovery to avoid race
2288*4882a593Smuzhiyun 		 * condition.
2289*4882a593Smuzhiyun 		 */
2290*4882a593Smuzhiyun 		deadline = ktime_add_us(ktime_get(), LINK_RETRAIN_TIMEOUT);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 		while (ktime_before(ktime_get(), deadline)) {
2293*4882a593Smuzhiyun 			value = readl(port->base + RP_LINK_CONTROL_STATUS);
2294*4882a593Smuzhiyun 			if ((value & PCI_EXP_LNKSTA_LT) == 0)
2295*4882a593Smuzhiyun 				break;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 			usleep_range(2000, 3000);
2298*4882a593Smuzhiyun 		}
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 		if (value & PCI_EXP_LNKSTA_LT)
2301*4882a593Smuzhiyun 			dev_warn(dev, "PCIe port %u link is in recovery\n",
2302*4882a593Smuzhiyun 				 port->index);
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 		/* Retrain the link */
2305*4882a593Smuzhiyun 		value = readl(port->base + RP_LINK_CONTROL_STATUS);
2306*4882a593Smuzhiyun 		value |= PCI_EXP_LNKCTL_RL;
2307*4882a593Smuzhiyun 		writel(value, port->base + RP_LINK_CONTROL_STATUS);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 		deadline = ktime_add_us(ktime_get(), LINK_RETRAIN_TIMEOUT);
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 		while (ktime_before(ktime_get(), deadline)) {
2312*4882a593Smuzhiyun 			value = readl(port->base + RP_LINK_CONTROL_STATUS);
2313*4882a593Smuzhiyun 			if ((value & PCI_EXP_LNKSTA_LT) == 0)
2314*4882a593Smuzhiyun 				break;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 			usleep_range(2000, 3000);
2317*4882a593Smuzhiyun 		}
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 		if (value & PCI_EXP_LNKSTA_LT)
2320*4882a593Smuzhiyun 			dev_err(dev, "failed to retrain link of port %u\n",
2321*4882a593Smuzhiyun 				port->index);
2322*4882a593Smuzhiyun 	}
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun 
tegra_pcie_enable_ports(struct tegra_pcie * pcie)2325*4882a593Smuzhiyun static void tegra_pcie_enable_ports(struct tegra_pcie *pcie)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
2328*4882a593Smuzhiyun 	struct tegra_pcie_port *port, *tmp;
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
2331*4882a593Smuzhiyun 		dev_info(dev, "probing port %u, using %u lanes\n",
2332*4882a593Smuzhiyun 			 port->index, port->lanes);
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 		tegra_pcie_port_enable(port);
2335*4882a593Smuzhiyun 	}
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	/* Start LTSSM from Tegra side */
2338*4882a593Smuzhiyun 	reset_control_deassert(pcie->pcie_xrst);
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
2341*4882a593Smuzhiyun 		if (tegra_pcie_port_check_link(port))
2342*4882a593Smuzhiyun 			continue;
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 		dev_info(dev, "link %u down, ignoring\n", port->index);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 		tegra_pcie_port_disable(port);
2347*4882a593Smuzhiyun 		tegra_pcie_port_free(port);
2348*4882a593Smuzhiyun 	}
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	if (pcie->soc->has_gen2)
2351*4882a593Smuzhiyun 		tegra_pcie_change_link_speed(pcie);
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun 
tegra_pcie_disable_ports(struct tegra_pcie * pcie)2354*4882a593Smuzhiyun static void tegra_pcie_disable_ports(struct tegra_pcie *pcie)
2355*4882a593Smuzhiyun {
2356*4882a593Smuzhiyun 	struct tegra_pcie_port *port, *tmp;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	reset_control_assert(pcie->pcie_xrst);
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 	list_for_each_entry_safe(port, tmp, &pcie->ports, list)
2361*4882a593Smuzhiyun 		tegra_pcie_port_disable(port);
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun static const struct tegra_pcie_port_soc tegra20_pcie_ports[] = {
2365*4882a593Smuzhiyun 	{ .pme.turnoff_bit = 0, .pme.ack_bit =  5 },
2366*4882a593Smuzhiyun 	{ .pme.turnoff_bit = 8, .pme.ack_bit = 10 },
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun static const struct tegra_pcie_soc tegra20_pcie = {
2370*4882a593Smuzhiyun 	.num_ports = 2,
2371*4882a593Smuzhiyun 	.ports = tegra20_pcie_ports,
2372*4882a593Smuzhiyun 	.msi_base_shift = 0,
2373*4882a593Smuzhiyun 	.pads_pll_ctl = PADS_PLL_CTL_TEGRA20,
2374*4882a593Smuzhiyun 	.tx_ref_sel = PADS_PLL_CTL_TXCLKREF_DIV10,
2375*4882a593Smuzhiyun 	.pads_refclk_cfg0 = 0xfa5cfa5c,
2376*4882a593Smuzhiyun 	.has_pex_clkreq_en = false,
2377*4882a593Smuzhiyun 	.has_pex_bias_ctrl = false,
2378*4882a593Smuzhiyun 	.has_intr_prsnt_sense = false,
2379*4882a593Smuzhiyun 	.has_cml_clk = false,
2380*4882a593Smuzhiyun 	.has_gen2 = false,
2381*4882a593Smuzhiyun 	.force_pca_enable = false,
2382*4882a593Smuzhiyun 	.program_uphy = true,
2383*4882a593Smuzhiyun 	.update_clamp_threshold = false,
2384*4882a593Smuzhiyun 	.program_deskew_time = false,
2385*4882a593Smuzhiyun 	.update_fc_timer = false,
2386*4882a593Smuzhiyun 	.has_cache_bars = true,
2387*4882a593Smuzhiyun 	.ectl.enable = false,
2388*4882a593Smuzhiyun };
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun static const struct tegra_pcie_port_soc tegra30_pcie_ports[] = {
2391*4882a593Smuzhiyun 	{ .pme.turnoff_bit =  0, .pme.ack_bit =  5 },
2392*4882a593Smuzhiyun 	{ .pme.turnoff_bit =  8, .pme.ack_bit = 10 },
2393*4882a593Smuzhiyun 	{ .pme.turnoff_bit = 16, .pme.ack_bit = 18 },
2394*4882a593Smuzhiyun };
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun static const struct tegra_pcie_soc tegra30_pcie = {
2397*4882a593Smuzhiyun 	.num_ports = 3,
2398*4882a593Smuzhiyun 	.ports = tegra30_pcie_ports,
2399*4882a593Smuzhiyun 	.msi_base_shift = 8,
2400*4882a593Smuzhiyun 	.afi_pex2_ctrl = 0x128,
2401*4882a593Smuzhiyun 	.pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2402*4882a593Smuzhiyun 	.tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2403*4882a593Smuzhiyun 	.pads_refclk_cfg0 = 0xfa5cfa5c,
2404*4882a593Smuzhiyun 	.pads_refclk_cfg1 = 0xfa5cfa5c,
2405*4882a593Smuzhiyun 	.has_pex_clkreq_en = true,
2406*4882a593Smuzhiyun 	.has_pex_bias_ctrl = true,
2407*4882a593Smuzhiyun 	.has_intr_prsnt_sense = true,
2408*4882a593Smuzhiyun 	.has_cml_clk = true,
2409*4882a593Smuzhiyun 	.has_gen2 = false,
2410*4882a593Smuzhiyun 	.force_pca_enable = false,
2411*4882a593Smuzhiyun 	.program_uphy = true,
2412*4882a593Smuzhiyun 	.update_clamp_threshold = false,
2413*4882a593Smuzhiyun 	.program_deskew_time = false,
2414*4882a593Smuzhiyun 	.update_fc_timer = false,
2415*4882a593Smuzhiyun 	.has_cache_bars = false,
2416*4882a593Smuzhiyun 	.ectl.enable = false,
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun static const struct tegra_pcie_soc tegra124_pcie = {
2420*4882a593Smuzhiyun 	.num_ports = 2,
2421*4882a593Smuzhiyun 	.ports = tegra20_pcie_ports,
2422*4882a593Smuzhiyun 	.msi_base_shift = 8,
2423*4882a593Smuzhiyun 	.pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2424*4882a593Smuzhiyun 	.tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2425*4882a593Smuzhiyun 	.pads_refclk_cfg0 = 0x44ac44ac,
2426*4882a593Smuzhiyun 	.has_pex_clkreq_en = true,
2427*4882a593Smuzhiyun 	.has_pex_bias_ctrl = true,
2428*4882a593Smuzhiyun 	.has_intr_prsnt_sense = true,
2429*4882a593Smuzhiyun 	.has_cml_clk = true,
2430*4882a593Smuzhiyun 	.has_gen2 = true,
2431*4882a593Smuzhiyun 	.force_pca_enable = false,
2432*4882a593Smuzhiyun 	.program_uphy = true,
2433*4882a593Smuzhiyun 	.update_clamp_threshold = true,
2434*4882a593Smuzhiyun 	.program_deskew_time = false,
2435*4882a593Smuzhiyun 	.update_fc_timer = false,
2436*4882a593Smuzhiyun 	.has_cache_bars = false,
2437*4882a593Smuzhiyun 	.ectl.enable = false,
2438*4882a593Smuzhiyun };
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun static const struct tegra_pcie_soc tegra210_pcie = {
2441*4882a593Smuzhiyun 	.num_ports = 2,
2442*4882a593Smuzhiyun 	.ports = tegra20_pcie_ports,
2443*4882a593Smuzhiyun 	.msi_base_shift = 8,
2444*4882a593Smuzhiyun 	.pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2445*4882a593Smuzhiyun 	.tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2446*4882a593Smuzhiyun 	.pads_refclk_cfg0 = 0x90b890b8,
2447*4882a593Smuzhiyun 	/* FC threshold is bit[25:18] */
2448*4882a593Smuzhiyun 	.update_fc_threshold = 0x01800000,
2449*4882a593Smuzhiyun 	.has_pex_clkreq_en = true,
2450*4882a593Smuzhiyun 	.has_pex_bias_ctrl = true,
2451*4882a593Smuzhiyun 	.has_intr_prsnt_sense = true,
2452*4882a593Smuzhiyun 	.has_cml_clk = true,
2453*4882a593Smuzhiyun 	.has_gen2 = true,
2454*4882a593Smuzhiyun 	.force_pca_enable = true,
2455*4882a593Smuzhiyun 	.program_uphy = true,
2456*4882a593Smuzhiyun 	.update_clamp_threshold = true,
2457*4882a593Smuzhiyun 	.program_deskew_time = true,
2458*4882a593Smuzhiyun 	.update_fc_timer = true,
2459*4882a593Smuzhiyun 	.has_cache_bars = false,
2460*4882a593Smuzhiyun 	.ectl = {
2461*4882a593Smuzhiyun 		.regs = {
2462*4882a593Smuzhiyun 			.rp_ectl_2_r1 = 0x0000000f,
2463*4882a593Smuzhiyun 			.rp_ectl_4_r1 = 0x00000067,
2464*4882a593Smuzhiyun 			.rp_ectl_5_r1 = 0x55010000,
2465*4882a593Smuzhiyun 			.rp_ectl_6_r1 = 0x00000001,
2466*4882a593Smuzhiyun 			.rp_ectl_2_r2 = 0x0000008f,
2467*4882a593Smuzhiyun 			.rp_ectl_4_r2 = 0x000000c7,
2468*4882a593Smuzhiyun 			.rp_ectl_5_r2 = 0x55010000,
2469*4882a593Smuzhiyun 			.rp_ectl_6_r2 = 0x00000001,
2470*4882a593Smuzhiyun 		},
2471*4882a593Smuzhiyun 		.enable = true,
2472*4882a593Smuzhiyun 	},
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun static const struct tegra_pcie_port_soc tegra186_pcie_ports[] = {
2476*4882a593Smuzhiyun 	{ .pme.turnoff_bit =  0, .pme.ack_bit =  5 },
2477*4882a593Smuzhiyun 	{ .pme.turnoff_bit =  8, .pme.ack_bit = 10 },
2478*4882a593Smuzhiyun 	{ .pme.turnoff_bit = 12, .pme.ack_bit = 14 },
2479*4882a593Smuzhiyun };
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun static const struct tegra_pcie_soc tegra186_pcie = {
2482*4882a593Smuzhiyun 	.num_ports = 3,
2483*4882a593Smuzhiyun 	.ports = tegra186_pcie_ports,
2484*4882a593Smuzhiyun 	.msi_base_shift = 8,
2485*4882a593Smuzhiyun 	.afi_pex2_ctrl = 0x19c,
2486*4882a593Smuzhiyun 	.pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2487*4882a593Smuzhiyun 	.tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2488*4882a593Smuzhiyun 	.pads_refclk_cfg0 = 0x80b880b8,
2489*4882a593Smuzhiyun 	.pads_refclk_cfg1 = 0x000480b8,
2490*4882a593Smuzhiyun 	.has_pex_clkreq_en = true,
2491*4882a593Smuzhiyun 	.has_pex_bias_ctrl = true,
2492*4882a593Smuzhiyun 	.has_intr_prsnt_sense = true,
2493*4882a593Smuzhiyun 	.has_cml_clk = false,
2494*4882a593Smuzhiyun 	.has_gen2 = true,
2495*4882a593Smuzhiyun 	.force_pca_enable = false,
2496*4882a593Smuzhiyun 	.program_uphy = false,
2497*4882a593Smuzhiyun 	.update_clamp_threshold = false,
2498*4882a593Smuzhiyun 	.program_deskew_time = false,
2499*4882a593Smuzhiyun 	.update_fc_timer = false,
2500*4882a593Smuzhiyun 	.has_cache_bars = false,
2501*4882a593Smuzhiyun 	.ectl.enable = false,
2502*4882a593Smuzhiyun };
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun static const struct of_device_id tegra_pcie_of_match[] = {
2505*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-pcie", .data = &tegra186_pcie },
2506*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-pcie", .data = &tegra210_pcie },
2507*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-pcie", .data = &tegra124_pcie },
2508*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra30-pcie", .data = &tegra30_pcie },
2509*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-pcie", .data = &tegra20_pcie },
2510*4882a593Smuzhiyun 	{ },
2511*4882a593Smuzhiyun };
2512*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_pcie_of_match);
2513*4882a593Smuzhiyun 
tegra_pcie_ports_seq_start(struct seq_file * s,loff_t * pos)2514*4882a593Smuzhiyun static void *tegra_pcie_ports_seq_start(struct seq_file *s, loff_t *pos)
2515*4882a593Smuzhiyun {
2516*4882a593Smuzhiyun 	struct tegra_pcie *pcie = s->private;
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	if (list_empty(&pcie->ports))
2519*4882a593Smuzhiyun 		return NULL;
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	seq_printf(s, "Index  Status\n");
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	return seq_list_start(&pcie->ports, *pos);
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun 
tegra_pcie_ports_seq_next(struct seq_file * s,void * v,loff_t * pos)2526*4882a593Smuzhiyun static void *tegra_pcie_ports_seq_next(struct seq_file *s, void *v, loff_t *pos)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun 	struct tegra_pcie *pcie = s->private;
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	return seq_list_next(v, &pcie->ports, pos);
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun 
tegra_pcie_ports_seq_stop(struct seq_file * s,void * v)2533*4882a593Smuzhiyun static void tegra_pcie_ports_seq_stop(struct seq_file *s, void *v)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun 
tegra_pcie_ports_seq_show(struct seq_file * s,void * v)2537*4882a593Smuzhiyun static int tegra_pcie_ports_seq_show(struct seq_file *s, void *v)
2538*4882a593Smuzhiyun {
2539*4882a593Smuzhiyun 	bool up = false, active = false;
2540*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
2541*4882a593Smuzhiyun 	unsigned int value;
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	port = list_entry(v, struct tegra_pcie_port, list);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	value = readl(port->base + RP_VEND_XP);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	if (value & RP_VEND_XP_DL_UP)
2548*4882a593Smuzhiyun 		up = true;
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun 	value = readl(port->base + RP_LINK_CONTROL_STATUS);
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	if (value & RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE)
2553*4882a593Smuzhiyun 		active = true;
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	seq_printf(s, "%2u     ", port->index);
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	if (up)
2558*4882a593Smuzhiyun 		seq_printf(s, "up");
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	if (active) {
2561*4882a593Smuzhiyun 		if (up)
2562*4882a593Smuzhiyun 			seq_printf(s, ", ");
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 		seq_printf(s, "active");
2565*4882a593Smuzhiyun 	}
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	seq_printf(s, "\n");
2568*4882a593Smuzhiyun 	return 0;
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun static const struct seq_operations tegra_pcie_ports_sops = {
2572*4882a593Smuzhiyun 	.start = tegra_pcie_ports_seq_start,
2573*4882a593Smuzhiyun 	.next = tegra_pcie_ports_seq_next,
2574*4882a593Smuzhiyun 	.stop = tegra_pcie_ports_seq_stop,
2575*4882a593Smuzhiyun 	.show = tegra_pcie_ports_seq_show,
2576*4882a593Smuzhiyun };
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun DEFINE_SEQ_ATTRIBUTE(tegra_pcie_ports);
2579*4882a593Smuzhiyun 
tegra_pcie_debugfs_exit(struct tegra_pcie * pcie)2580*4882a593Smuzhiyun static void tegra_pcie_debugfs_exit(struct tegra_pcie *pcie)
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun 	debugfs_remove_recursive(pcie->debugfs);
2583*4882a593Smuzhiyun 	pcie->debugfs = NULL;
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun 
tegra_pcie_debugfs_init(struct tegra_pcie * pcie)2586*4882a593Smuzhiyun static void tegra_pcie_debugfs_init(struct tegra_pcie *pcie)
2587*4882a593Smuzhiyun {
2588*4882a593Smuzhiyun 	pcie->debugfs = debugfs_create_dir("pcie", NULL);
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	debugfs_create_file("ports", S_IFREG | S_IRUGO, pcie->debugfs, pcie,
2591*4882a593Smuzhiyun 			    &tegra_pcie_ports_fops);
2592*4882a593Smuzhiyun }
2593*4882a593Smuzhiyun 
tegra_pcie_probe(struct platform_device * pdev)2594*4882a593Smuzhiyun static int tegra_pcie_probe(struct platform_device *pdev)
2595*4882a593Smuzhiyun {
2596*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
2597*4882a593Smuzhiyun 	struct pci_host_bridge *host;
2598*4882a593Smuzhiyun 	struct tegra_pcie *pcie;
2599*4882a593Smuzhiyun 	int err;
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
2602*4882a593Smuzhiyun 	if (!host)
2603*4882a593Smuzhiyun 		return -ENOMEM;
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	pcie = pci_host_bridge_priv(host);
2606*4882a593Smuzhiyun 	host->sysdata = pcie;
2607*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pcie);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	pcie->soc = of_device_get_match_data(dev);
2610*4882a593Smuzhiyun 	INIT_LIST_HEAD(&pcie->ports);
2611*4882a593Smuzhiyun 	pcie->dev = dev;
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	err = tegra_pcie_parse_dt(pcie);
2614*4882a593Smuzhiyun 	if (err < 0)
2615*4882a593Smuzhiyun 		return err;
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	err = tegra_pcie_get_resources(pcie);
2618*4882a593Smuzhiyun 	if (err < 0) {
2619*4882a593Smuzhiyun 		dev_err(dev, "failed to request resources: %d\n", err);
2620*4882a593Smuzhiyun 		return err;
2621*4882a593Smuzhiyun 	}
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	err = tegra_pcie_msi_setup(pcie);
2624*4882a593Smuzhiyun 	if (err < 0) {
2625*4882a593Smuzhiyun 		dev_err(dev, "failed to enable MSI support: %d\n", err);
2626*4882a593Smuzhiyun 		goto put_resources;
2627*4882a593Smuzhiyun 	}
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	pm_runtime_enable(pcie->dev);
2630*4882a593Smuzhiyun 	err = pm_runtime_get_sync(pcie->dev);
2631*4882a593Smuzhiyun 	if (err < 0) {
2632*4882a593Smuzhiyun 		dev_err(dev, "fail to enable pcie controller: %d\n", err);
2633*4882a593Smuzhiyun 		goto pm_runtime_put;
2634*4882a593Smuzhiyun 	}
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	host->ops = &tegra_pcie_ops;
2637*4882a593Smuzhiyun 	host->map_irq = tegra_pcie_map_irq;
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	err = pci_host_probe(host);
2640*4882a593Smuzhiyun 	if (err < 0) {
2641*4882a593Smuzhiyun 		dev_err(dev, "failed to register host: %d\n", err);
2642*4882a593Smuzhiyun 		goto pm_runtime_put;
2643*4882a593Smuzhiyun 	}
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_FS))
2646*4882a593Smuzhiyun 		tegra_pcie_debugfs_init(pcie);
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	return 0;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun pm_runtime_put:
2651*4882a593Smuzhiyun 	pm_runtime_put_sync(pcie->dev);
2652*4882a593Smuzhiyun 	pm_runtime_disable(pcie->dev);
2653*4882a593Smuzhiyun 	tegra_pcie_msi_teardown(pcie);
2654*4882a593Smuzhiyun put_resources:
2655*4882a593Smuzhiyun 	tegra_pcie_put_resources(pcie);
2656*4882a593Smuzhiyun 	return err;
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun 
tegra_pcie_remove(struct platform_device * pdev)2659*4882a593Smuzhiyun static int tegra_pcie_remove(struct platform_device *pdev)
2660*4882a593Smuzhiyun {
2661*4882a593Smuzhiyun 	struct tegra_pcie *pcie = platform_get_drvdata(pdev);
2662*4882a593Smuzhiyun 	struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
2663*4882a593Smuzhiyun 	struct tegra_pcie_port *port, *tmp;
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_FS))
2666*4882a593Smuzhiyun 		tegra_pcie_debugfs_exit(pcie);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	pci_stop_root_bus(host->bus);
2669*4882a593Smuzhiyun 	pci_remove_root_bus(host->bus);
2670*4882a593Smuzhiyun 	pm_runtime_put_sync(pcie->dev);
2671*4882a593Smuzhiyun 	pm_runtime_disable(pcie->dev);
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
2674*4882a593Smuzhiyun 		tegra_pcie_msi_teardown(pcie);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	tegra_pcie_put_resources(pcie);
2677*4882a593Smuzhiyun 
2678*4882a593Smuzhiyun 	list_for_each_entry_safe(port, tmp, &pcie->ports, list)
2679*4882a593Smuzhiyun 		tegra_pcie_port_free(port);
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	return 0;
2682*4882a593Smuzhiyun }
2683*4882a593Smuzhiyun 
tegra_pcie_pm_suspend(struct device * dev)2684*4882a593Smuzhiyun static int __maybe_unused tegra_pcie_pm_suspend(struct device *dev)
2685*4882a593Smuzhiyun {
2686*4882a593Smuzhiyun 	struct tegra_pcie *pcie = dev_get_drvdata(dev);
2687*4882a593Smuzhiyun 	struct tegra_pcie_port *port;
2688*4882a593Smuzhiyun 	int err;
2689*4882a593Smuzhiyun 
2690*4882a593Smuzhiyun 	list_for_each_entry(port, &pcie->ports, list)
2691*4882a593Smuzhiyun 		tegra_pcie_pme_turnoff(port);
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	tegra_pcie_disable_ports(pcie);
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	/*
2696*4882a593Smuzhiyun 	 * AFI_INTR is unmasked in tegra_pcie_enable_controller(), mask it to
2697*4882a593Smuzhiyun 	 * avoid unwanted interrupts raised by AFI after pex_rst is asserted.
2698*4882a593Smuzhiyun 	 */
2699*4882a593Smuzhiyun 	tegra_pcie_disable_interrupts(pcie);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	if (pcie->soc->program_uphy) {
2702*4882a593Smuzhiyun 		err = tegra_pcie_phy_power_off(pcie);
2703*4882a593Smuzhiyun 		if (err < 0)
2704*4882a593Smuzhiyun 			dev_err(dev, "failed to power off PHY(s): %d\n", err);
2705*4882a593Smuzhiyun 	}
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	reset_control_assert(pcie->pex_rst);
2708*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->pex_clk);
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
2711*4882a593Smuzhiyun 		tegra_pcie_disable_msi(pcie);
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	pinctrl_pm_select_idle_state(dev);
2714*4882a593Smuzhiyun 	tegra_pcie_power_off(pcie);
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	return 0;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun 
tegra_pcie_pm_resume(struct device * dev)2719*4882a593Smuzhiyun static int __maybe_unused tegra_pcie_pm_resume(struct device *dev)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun 	struct tegra_pcie *pcie = dev_get_drvdata(dev);
2722*4882a593Smuzhiyun 	int err;
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	err = tegra_pcie_power_on(pcie);
2725*4882a593Smuzhiyun 	if (err) {
2726*4882a593Smuzhiyun 		dev_err(dev, "tegra pcie power on fail: %d\n", err);
2727*4882a593Smuzhiyun 		return err;
2728*4882a593Smuzhiyun 	}
2729*4882a593Smuzhiyun 
2730*4882a593Smuzhiyun 	err = pinctrl_pm_select_default_state(dev);
2731*4882a593Smuzhiyun 	if (err < 0) {
2732*4882a593Smuzhiyun 		dev_err(dev, "failed to disable PCIe IO DPD: %d\n", err);
2733*4882a593Smuzhiyun 		goto poweroff;
2734*4882a593Smuzhiyun 	}
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	tegra_pcie_enable_controller(pcie);
2737*4882a593Smuzhiyun 	tegra_pcie_setup_translations(pcie);
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
2740*4882a593Smuzhiyun 		tegra_pcie_enable_msi(pcie);
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	err = clk_prepare_enable(pcie->pex_clk);
2743*4882a593Smuzhiyun 	if (err) {
2744*4882a593Smuzhiyun 		dev_err(dev, "failed to enable PEX clock: %d\n", err);
2745*4882a593Smuzhiyun 		goto pex_dpd_enable;
2746*4882a593Smuzhiyun 	}
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun 	reset_control_deassert(pcie->pex_rst);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	if (pcie->soc->program_uphy) {
2751*4882a593Smuzhiyun 		err = tegra_pcie_phy_power_on(pcie);
2752*4882a593Smuzhiyun 		if (err < 0) {
2753*4882a593Smuzhiyun 			dev_err(dev, "failed to power on PHY(s): %d\n", err);
2754*4882a593Smuzhiyun 			goto disable_pex_clk;
2755*4882a593Smuzhiyun 		}
2756*4882a593Smuzhiyun 	}
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun 	tegra_pcie_apply_pad_settings(pcie);
2759*4882a593Smuzhiyun 	tegra_pcie_enable_ports(pcie);
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	return 0;
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun disable_pex_clk:
2764*4882a593Smuzhiyun 	reset_control_assert(pcie->pex_rst);
2765*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->pex_clk);
2766*4882a593Smuzhiyun pex_dpd_enable:
2767*4882a593Smuzhiyun 	pinctrl_pm_select_idle_state(dev);
2768*4882a593Smuzhiyun poweroff:
2769*4882a593Smuzhiyun 	tegra_pcie_power_off(pcie);
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	return err;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun static const struct dev_pm_ops tegra_pcie_pm_ops = {
2775*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra_pcie_pm_suspend, tegra_pcie_pm_resume, NULL)
2776*4882a593Smuzhiyun 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(tegra_pcie_pm_suspend,
2777*4882a593Smuzhiyun 				      tegra_pcie_pm_resume)
2778*4882a593Smuzhiyun };
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun static struct platform_driver tegra_pcie_driver = {
2781*4882a593Smuzhiyun 	.driver = {
2782*4882a593Smuzhiyun 		.name = "tegra-pcie",
2783*4882a593Smuzhiyun 		.of_match_table = tegra_pcie_of_match,
2784*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
2785*4882a593Smuzhiyun 		.pm = &tegra_pcie_pm_ops,
2786*4882a593Smuzhiyun 	},
2787*4882a593Smuzhiyun 	.probe = tegra_pcie_probe,
2788*4882a593Smuzhiyun 	.remove = tegra_pcie_remove,
2789*4882a593Smuzhiyun };
2790*4882a593Smuzhiyun module_platform_driver(tegra_pcie_driver);
2791*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2792