1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Loongson PCI Host Controller Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Jiaxun Yang <jiaxun.yang@flygoat.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/of_pci.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/pci_ids.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "../pci.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Device IDs */
16*4882a593Smuzhiyun #define DEV_PCIE_PORT_0 0x7a09
17*4882a593Smuzhiyun #define DEV_PCIE_PORT_1 0x7a19
18*4882a593Smuzhiyun #define DEV_PCIE_PORT_2 0x7a29
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define DEV_LS2K_APB 0x7a02
21*4882a593Smuzhiyun #define DEV_LS7A_CONF 0x7a10
22*4882a593Smuzhiyun #define DEV_LS7A_LPC 0x7a0c
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define FLAG_CFG0 BIT(0)
25*4882a593Smuzhiyun #define FLAG_CFG1 BIT(1)
26*4882a593Smuzhiyun #define FLAG_DEV_FIX BIT(2)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct loongson_pci {
29*4882a593Smuzhiyun void __iomem *cfg0_base;
30*4882a593Smuzhiyun void __iomem *cfg1_base;
31*4882a593Smuzhiyun struct platform_device *pdev;
32*4882a593Smuzhiyun u32 flags;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Fixup wrong class code in PCIe bridges */
bridge_class_quirk(struct pci_dev * dev)36*4882a593Smuzhiyun static void bridge_class_quirk(struct pci_dev *dev)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun dev->class = PCI_CLASS_BRIDGE_PCI << 8;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
41*4882a593Smuzhiyun DEV_PCIE_PORT_0, bridge_class_quirk);
42*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
43*4882a593Smuzhiyun DEV_PCIE_PORT_1, bridge_class_quirk);
44*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
45*4882a593Smuzhiyun DEV_PCIE_PORT_2, bridge_class_quirk);
46*4882a593Smuzhiyun
system_bus_quirk(struct pci_dev * pdev)47*4882a593Smuzhiyun static void system_bus_quirk(struct pci_dev *pdev)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * The address space consumed by these devices is outside the
51*4882a593Smuzhiyun * resources of the host bridge.
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun pdev->mmio_always_on = 1;
54*4882a593Smuzhiyun pdev->non_compliant_bars = 1;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
57*4882a593Smuzhiyun DEV_LS2K_APB, system_bus_quirk);
58*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
59*4882a593Smuzhiyun DEV_LS7A_CONF, system_bus_quirk);
60*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_LOONGSON,
61*4882a593Smuzhiyun DEV_LS7A_LPC, system_bus_quirk);
62*4882a593Smuzhiyun
loongson_mrrs_quirk(struct pci_dev * dev)63*4882a593Smuzhiyun static void loongson_mrrs_quirk(struct pci_dev *dev)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct pci_bus *bus = dev->bus;
66*4882a593Smuzhiyun struct pci_dev *bridge;
67*4882a593Smuzhiyun static const struct pci_device_id bridge_devids[] = {
68*4882a593Smuzhiyun { PCI_VDEVICE(LOONGSON, DEV_PCIE_PORT_0) },
69*4882a593Smuzhiyun { PCI_VDEVICE(LOONGSON, DEV_PCIE_PORT_1) },
70*4882a593Smuzhiyun { PCI_VDEVICE(LOONGSON, DEV_PCIE_PORT_2) },
71*4882a593Smuzhiyun { 0, },
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* look for the matching bridge */
75*4882a593Smuzhiyun while (!pci_is_root_bus(bus)) {
76*4882a593Smuzhiyun bridge = bus->self;
77*4882a593Smuzhiyun bus = bus->parent;
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Some Loongson PCIe ports have a h/w limitation of
80*4882a593Smuzhiyun * 256 bytes maximum read request size. They can't handle
81*4882a593Smuzhiyun * anything larger than this. So force this limit on
82*4882a593Smuzhiyun * any devices attached under these ports.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun if (pci_match_id(bridge_devids, bridge)) {
85*4882a593Smuzhiyun if (pcie_get_readrq(dev) > 256) {
86*4882a593Smuzhiyun pci_info(dev, "limiting MRRS to 256\n");
87*4882a593Smuzhiyun pcie_set_readrq(dev, 256);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, loongson_mrrs_quirk);
94*4882a593Smuzhiyun
cfg1_map(struct loongson_pci * priv,int bus,unsigned int devfn,int where)95*4882a593Smuzhiyun static void __iomem *cfg1_map(struct loongson_pci *priv, int bus,
96*4882a593Smuzhiyun unsigned int devfn, int where)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun unsigned long addroff = 0x0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun if (bus != 0)
101*4882a593Smuzhiyun addroff |= BIT(28); /* Type 1 Access */
102*4882a593Smuzhiyun addroff |= (where & 0xff) | ((where & 0xf00) << 16);
103*4882a593Smuzhiyun addroff |= (bus << 16) | (devfn << 8);
104*4882a593Smuzhiyun return priv->cfg1_base + addroff;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
cfg0_map(struct loongson_pci * priv,int bus,unsigned int devfn,int where)107*4882a593Smuzhiyun static void __iomem *cfg0_map(struct loongson_pci *priv, int bus,
108*4882a593Smuzhiyun unsigned int devfn, int where)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun unsigned long addroff = 0x0;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (bus != 0)
113*4882a593Smuzhiyun addroff |= BIT(24); /* Type 1 Access */
114*4882a593Smuzhiyun addroff |= (bus << 16) | (devfn << 8) | where;
115*4882a593Smuzhiyun return priv->cfg0_base + addroff;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
pci_loongson_map_bus(struct pci_bus * bus,unsigned int devfn,int where)118*4882a593Smuzhiyun static void __iomem *pci_loongson_map_bus(struct pci_bus *bus, unsigned int devfn,
119*4882a593Smuzhiyun int where)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun unsigned char busnum = bus->number;
122*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_find_host_bridge(bus);
123*4882a593Smuzhiyun struct loongson_pci *priv = pci_host_bridge_priv(bridge);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Do not read more than one device on the bus other than
127*4882a593Smuzhiyun * the host bus. For our hardware the root bus is always bus 0.
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun if (priv->flags & FLAG_DEV_FIX && busnum != 0 &&
130*4882a593Smuzhiyun PCI_SLOT(devfn) > 0)
131*4882a593Smuzhiyun return NULL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* CFG0 can only access standard space */
134*4882a593Smuzhiyun if (where < PCI_CFG_SPACE_SIZE && priv->cfg0_base)
135*4882a593Smuzhiyun return cfg0_map(priv, busnum, devfn, where);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* CFG1 can access extended space */
138*4882a593Smuzhiyun if (where < PCI_CFG_SPACE_EXP_SIZE && priv->cfg1_base)
139*4882a593Smuzhiyun return cfg1_map(priv, busnum, devfn, where);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return NULL;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
loongson_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)144*4882a593Smuzhiyun static int loongson_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int irq;
147*4882a593Smuzhiyun u8 val;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun irq = of_irq_parse_and_map_pci(dev, slot, pin);
150*4882a593Smuzhiyun if (irq > 0)
151*4882a593Smuzhiyun return irq;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Care i8259 legacy systems */
154*4882a593Smuzhiyun pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &val);
155*4882a593Smuzhiyun /* i8259 only have 15 IRQs */
156*4882a593Smuzhiyun if (val > 15)
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return val;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* H/w only accept 32-bit PCI operations */
163*4882a593Smuzhiyun static struct pci_ops loongson_pci_ops = {
164*4882a593Smuzhiyun .map_bus = pci_loongson_map_bus,
165*4882a593Smuzhiyun .read = pci_generic_config_read32,
166*4882a593Smuzhiyun .write = pci_generic_config_write32,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct of_device_id loongson_pci_of_match[] = {
170*4882a593Smuzhiyun { .compatible = "loongson,ls2k-pci",
171*4882a593Smuzhiyun .data = (void *)(FLAG_CFG0 | FLAG_CFG1 | FLAG_DEV_FIX), },
172*4882a593Smuzhiyun { .compatible = "loongson,ls7a-pci",
173*4882a593Smuzhiyun .data = (void *)(FLAG_CFG0 | FLAG_CFG1 | FLAG_DEV_FIX), },
174*4882a593Smuzhiyun { .compatible = "loongson,rs780e-pci",
175*4882a593Smuzhiyun .data = (void *)(FLAG_CFG0), },
176*4882a593Smuzhiyun {}
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
loongson_pci_probe(struct platform_device * pdev)179*4882a593Smuzhiyun static int loongson_pci_probe(struct platform_device *pdev)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct loongson_pci *priv;
182*4882a593Smuzhiyun struct device *dev = &pdev->dev;
183*4882a593Smuzhiyun struct device_node *node = dev->of_node;
184*4882a593Smuzhiyun struct pci_host_bridge *bridge;
185*4882a593Smuzhiyun struct resource *regs;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (!node)
188*4882a593Smuzhiyun return -ENODEV;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun bridge = devm_pci_alloc_host_bridge(dev, sizeof(*priv));
191*4882a593Smuzhiyun if (!bridge)
192*4882a593Smuzhiyun return -ENODEV;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun priv = pci_host_bridge_priv(bridge);
195*4882a593Smuzhiyun priv->pdev = pdev;
196*4882a593Smuzhiyun priv->flags = (unsigned long)of_device_get_match_data(dev);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
199*4882a593Smuzhiyun if (!regs) {
200*4882a593Smuzhiyun dev_err(dev, "missing mem resources for cfg0\n");
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun priv->cfg0_base = devm_pci_remap_cfg_resource(dev, regs);
205*4882a593Smuzhiyun if (IS_ERR(priv->cfg0_base))
206*4882a593Smuzhiyun return PTR_ERR(priv->cfg0_base);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* CFG1 is optional */
209*4882a593Smuzhiyun if (priv->flags & FLAG_CFG1) {
210*4882a593Smuzhiyun regs = platform_get_resource(pdev, IORESOURCE_MEM, 1);
211*4882a593Smuzhiyun if (!regs)
212*4882a593Smuzhiyun dev_info(dev, "missing mem resource for cfg1\n");
213*4882a593Smuzhiyun else {
214*4882a593Smuzhiyun priv->cfg1_base = devm_pci_remap_cfg_resource(dev, regs);
215*4882a593Smuzhiyun if (IS_ERR(priv->cfg1_base))
216*4882a593Smuzhiyun priv->cfg1_base = NULL;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun bridge->sysdata = priv;
221*4882a593Smuzhiyun bridge->ops = &loongson_pci_ops;
222*4882a593Smuzhiyun bridge->map_irq = loongson_map_irq;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return pci_host_probe(bridge);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static struct platform_driver loongson_pci_driver = {
228*4882a593Smuzhiyun .driver = {
229*4882a593Smuzhiyun .name = "loongson-pci",
230*4882a593Smuzhiyun .of_match_table = loongson_pci_of_match,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun .probe = loongson_pci_probe,
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun builtin_platform_driver(loongson_pci_driver);
235