1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for Faraday Technology FTPC100 PCI Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on the out-of-tree OpenWRT patch for Cortina Gemini:
8*4882a593Smuzhiyun * Copyright (C) 2009 Janos Laube <janos.dev@gmail.com>
9*4882a593Smuzhiyun * Copyright (C) 2009 Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
10*4882a593Smuzhiyun * Based on SL2312 PCI controller code
11*4882a593Smuzhiyun * Storlink (C) 2003
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/of_irq.h>
21*4882a593Smuzhiyun #include <linux/of_pci.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/irqdomain.h>
26*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
27*4882a593Smuzhiyun #include <linux/bitops.h>
28*4882a593Smuzhiyun #include <linux/irq.h>
29*4882a593Smuzhiyun #include <linux/clk.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "../pci.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * Special configuration registers directly in the first few words
35*4882a593Smuzhiyun * in I/O space.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define FTPCI_IOSIZE 0x00
38*4882a593Smuzhiyun #define FTPCI_PROT 0x04 /* AHB protection */
39*4882a593Smuzhiyun #define FTPCI_CTRL 0x08 /* PCI control signal */
40*4882a593Smuzhiyun #define FTPCI_SOFTRST 0x10 /* Soft reset counter and response error enable */
41*4882a593Smuzhiyun #define FTPCI_CONFIG 0x28 /* PCI configuration command register */
42*4882a593Smuzhiyun #define FTPCI_DATA 0x2C
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define FARADAY_PCI_STATUS_CMD 0x04 /* Status and command */
45*4882a593Smuzhiyun #define FARADAY_PCI_PMC 0x40 /* Power management control */
46*4882a593Smuzhiyun #define FARADAY_PCI_PMCSR 0x44 /* Power management status */
47*4882a593Smuzhiyun #define FARADAY_PCI_CTRL1 0x48 /* Control register 1 */
48*4882a593Smuzhiyun #define FARADAY_PCI_CTRL2 0x4C /* Control register 2 */
49*4882a593Smuzhiyun #define FARADAY_PCI_MEM1_BASE_SIZE 0x50 /* Memory base and size #1 */
50*4882a593Smuzhiyun #define FARADAY_PCI_MEM2_BASE_SIZE 0x54 /* Memory base and size #2 */
51*4882a593Smuzhiyun #define FARADAY_PCI_MEM3_BASE_SIZE 0x58 /* Memory base and size #3 */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define PCI_STATUS_66MHZ_CAPABLE BIT(21)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Bits 31..28 gives INTD..INTA status */
56*4882a593Smuzhiyun #define PCI_CTRL2_INTSTS_SHIFT 28
57*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_CMDERR BIT(27)
58*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_PARERR BIT(26)
59*4882a593Smuzhiyun /* Bits 25..22 masks INTD..INTA */
60*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_SHIFT 22
61*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_MABRT_RX BIT(21)
62*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_TABRT_RX BIT(20)
63*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_TABRT_TX BIT(19)
64*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_RETRY4 BIT(18)
65*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_SERR_RX BIT(17)
66*4882a593Smuzhiyun #define PCI_CTRL2_INTMASK_PERR_RX BIT(16)
67*4882a593Smuzhiyun /* Bit 15 reserved */
68*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ6 BIT(14)
69*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ5 BIT(13)
70*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ4 BIT(12)
71*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ3 BIT(11)
72*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ2 BIT(10)
73*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ1 BIT(9)
74*4882a593Smuzhiyun #define PCI_CTRL2_MSTPRI_REQ0 BIT(8)
75*4882a593Smuzhiyun /* Bits 7..4 reserved */
76*4882a593Smuzhiyun /* Bits 3..0 TRDYW */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * Memory configs:
80*4882a593Smuzhiyun * Bit 31..20 defines the PCI side memory base
81*4882a593Smuzhiyun * Bit 19..16 (4 bits) defines the size per below
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun #define FARADAY_PCI_MEMBASE_MASK 0xfff00000
84*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_1MB 0x0
85*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_2MB 0x1
86*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_4MB 0x2
87*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_8MB 0x3
88*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_16MB 0x4
89*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_32MB 0x5
90*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_64MB 0x6
91*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_128MB 0x7
92*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_256MB 0x8
93*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_512MB 0x9
94*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_1GB 0xa
95*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_2GB 0xb
96*4882a593Smuzhiyun #define FARADAY_PCI_MEMSIZE_SHIFT 16
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * The DMA base is set to 0x0 for all memory segments, it reflects the
100*4882a593Smuzhiyun * fact that the memory of the host system starts at 0x0.
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun #define FARADAY_PCI_DMA_MEM1_BASE 0x00000000
103*4882a593Smuzhiyun #define FARADAY_PCI_DMA_MEM2_BASE 0x00000000
104*4882a593Smuzhiyun #define FARADAY_PCI_DMA_MEM3_BASE 0x00000000
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Defines for PCI configuration command register */
107*4882a593Smuzhiyun #define PCI_CONF_ENABLE BIT(31)
108*4882a593Smuzhiyun #define PCI_CONF_WHERE(r) ((r) & 0xFC)
109*4882a593Smuzhiyun #define PCI_CONF_BUS(b) (((b) & 0xFF) << 16)
110*4882a593Smuzhiyun #define PCI_CONF_DEVICE(d) (((d) & 0x1F) << 11)
111*4882a593Smuzhiyun #define PCI_CONF_FUNCTION(f) (((f) & 0x07) << 8)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /**
114*4882a593Smuzhiyun * struct faraday_pci_variant - encodes IP block differences
115*4882a593Smuzhiyun * @cascaded_irq: this host has cascaded IRQs from an interrupt controller
116*4882a593Smuzhiyun * embedded in the host bridge.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun struct faraday_pci_variant {
119*4882a593Smuzhiyun bool cascaded_irq;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct faraday_pci {
123*4882a593Smuzhiyun struct device *dev;
124*4882a593Smuzhiyun void __iomem *base;
125*4882a593Smuzhiyun struct irq_domain *irqdomain;
126*4882a593Smuzhiyun struct pci_bus *bus;
127*4882a593Smuzhiyun struct clk *bus_clk;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
faraday_res_to_memcfg(resource_size_t mem_base,resource_size_t mem_size,u32 * val)130*4882a593Smuzhiyun static int faraday_res_to_memcfg(resource_size_t mem_base,
131*4882a593Smuzhiyun resource_size_t mem_size, u32 *val)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun u32 outval;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun switch (mem_size) {
136*4882a593Smuzhiyun case SZ_1M:
137*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_1MB;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun case SZ_2M:
140*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_2MB;
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun case SZ_4M:
143*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_4MB;
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun case SZ_8M:
146*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_8MB;
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun case SZ_16M:
149*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_16MB;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case SZ_32M:
152*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_32MB;
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun case SZ_64M:
155*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_64MB;
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun case SZ_128M:
158*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_128MB;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case SZ_256M:
161*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_256MB;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case SZ_512M:
164*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_512MB;
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case SZ_1G:
167*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_1GB;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case SZ_2G:
170*4882a593Smuzhiyun outval = FARADAY_PCI_MEMSIZE_2GB;
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun default:
173*4882a593Smuzhiyun return -EINVAL;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun outval <<= FARADAY_PCI_MEMSIZE_SHIFT;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* This is probably not good */
178*4882a593Smuzhiyun if (mem_base & ~(FARADAY_PCI_MEMBASE_MASK))
179*4882a593Smuzhiyun pr_warn("truncated PCI memory base\n");
180*4882a593Smuzhiyun /* Translate to bridge side address space */
181*4882a593Smuzhiyun outval |= (mem_base & FARADAY_PCI_MEMBASE_MASK);
182*4882a593Smuzhiyun pr_debug("Translated pci base @%pap, size %pap to config %08x\n",
183*4882a593Smuzhiyun &mem_base, &mem_size, outval);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun *val = outval;
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
faraday_raw_pci_read_config(struct faraday_pci * p,int bus_number,unsigned int fn,int config,int size,u32 * value)189*4882a593Smuzhiyun static int faraday_raw_pci_read_config(struct faraday_pci *p, int bus_number,
190*4882a593Smuzhiyun unsigned int fn, int config, int size,
191*4882a593Smuzhiyun u32 *value)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun writel(PCI_CONF_BUS(bus_number) |
194*4882a593Smuzhiyun PCI_CONF_DEVICE(PCI_SLOT(fn)) |
195*4882a593Smuzhiyun PCI_CONF_FUNCTION(PCI_FUNC(fn)) |
196*4882a593Smuzhiyun PCI_CONF_WHERE(config) |
197*4882a593Smuzhiyun PCI_CONF_ENABLE,
198*4882a593Smuzhiyun p->base + FTPCI_CONFIG);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun *value = readl(p->base + FTPCI_DATA);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (size == 1)
203*4882a593Smuzhiyun *value = (*value >> (8 * (config & 3))) & 0xFF;
204*4882a593Smuzhiyun else if (size == 2)
205*4882a593Smuzhiyun *value = (*value >> (8 * (config & 3))) & 0xFFFF;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
faraday_pci_read_config(struct pci_bus * bus,unsigned int fn,int config,int size,u32 * value)210*4882a593Smuzhiyun static int faraday_pci_read_config(struct pci_bus *bus, unsigned int fn,
211*4882a593Smuzhiyun int config, int size, u32 *value)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct faraday_pci *p = bus->sysdata;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun dev_dbg(&bus->dev,
216*4882a593Smuzhiyun "[read] slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
217*4882a593Smuzhiyun PCI_SLOT(fn), PCI_FUNC(fn), config, size, *value);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return faraday_raw_pci_read_config(p, bus->number, fn, config, size, value);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
faraday_raw_pci_write_config(struct faraday_pci * p,int bus_number,unsigned int fn,int config,int size,u32 value)222*4882a593Smuzhiyun static int faraday_raw_pci_write_config(struct faraday_pci *p, int bus_number,
223*4882a593Smuzhiyun unsigned int fn, int config, int size,
224*4882a593Smuzhiyun u32 value)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun int ret = PCIBIOS_SUCCESSFUL;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun writel(PCI_CONF_BUS(bus_number) |
229*4882a593Smuzhiyun PCI_CONF_DEVICE(PCI_SLOT(fn)) |
230*4882a593Smuzhiyun PCI_CONF_FUNCTION(PCI_FUNC(fn)) |
231*4882a593Smuzhiyun PCI_CONF_WHERE(config) |
232*4882a593Smuzhiyun PCI_CONF_ENABLE,
233*4882a593Smuzhiyun p->base + FTPCI_CONFIG);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun switch (size) {
236*4882a593Smuzhiyun case 4:
237*4882a593Smuzhiyun writel(value, p->base + FTPCI_DATA);
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case 2:
240*4882a593Smuzhiyun writew(value, p->base + FTPCI_DATA + (config & 3));
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case 1:
243*4882a593Smuzhiyun writeb(value, p->base + FTPCI_DATA + (config & 3));
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun default:
246*4882a593Smuzhiyun ret = PCIBIOS_BAD_REGISTER_NUMBER;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
faraday_pci_write_config(struct pci_bus * bus,unsigned int fn,int config,int size,u32 value)252*4882a593Smuzhiyun static int faraday_pci_write_config(struct pci_bus *bus, unsigned int fn,
253*4882a593Smuzhiyun int config, int size, u32 value)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct faraday_pci *p = bus->sysdata;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun dev_dbg(&bus->dev,
258*4882a593Smuzhiyun "[write] slt: %.2d, fnc: %d, cnf: 0x%.2X, val (%d bytes): 0x%.8X\n",
259*4882a593Smuzhiyun PCI_SLOT(fn), PCI_FUNC(fn), config, size, value);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return faraday_raw_pci_write_config(p, bus->number, fn, config, size,
262*4882a593Smuzhiyun value);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct pci_ops faraday_pci_ops = {
266*4882a593Smuzhiyun .read = faraday_pci_read_config,
267*4882a593Smuzhiyun .write = faraday_pci_write_config,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
faraday_pci_ack_irq(struct irq_data * d)270*4882a593Smuzhiyun static void faraday_pci_ack_irq(struct irq_data *d)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct faraday_pci *p = irq_data_get_irq_chip_data(d);
273*4882a593Smuzhiyun unsigned int reg;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, ®);
276*4882a593Smuzhiyun reg &= ~(0xF << PCI_CTRL2_INTSTS_SHIFT);
277*4882a593Smuzhiyun reg |= BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTSTS_SHIFT);
278*4882a593Smuzhiyun faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
faraday_pci_mask_irq(struct irq_data * d)281*4882a593Smuzhiyun static void faraday_pci_mask_irq(struct irq_data *d)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct faraday_pci *p = irq_data_get_irq_chip_data(d);
284*4882a593Smuzhiyun unsigned int reg;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, ®);
287*4882a593Smuzhiyun reg &= ~((0xF << PCI_CTRL2_INTSTS_SHIFT)
288*4882a593Smuzhiyun | BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTMASK_SHIFT));
289*4882a593Smuzhiyun faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
faraday_pci_unmask_irq(struct irq_data * d)292*4882a593Smuzhiyun static void faraday_pci_unmask_irq(struct irq_data *d)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct faraday_pci *p = irq_data_get_irq_chip_data(d);
295*4882a593Smuzhiyun unsigned int reg;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, ®);
298*4882a593Smuzhiyun reg &= ~(0xF << PCI_CTRL2_INTSTS_SHIFT);
299*4882a593Smuzhiyun reg |= BIT(irqd_to_hwirq(d) + PCI_CTRL2_INTMASK_SHIFT);
300*4882a593Smuzhiyun faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, reg);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
faraday_pci_irq_handler(struct irq_desc * desc)303*4882a593Smuzhiyun static void faraday_pci_irq_handler(struct irq_desc *desc)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct faraday_pci *p = irq_desc_get_handler_data(desc);
306*4882a593Smuzhiyun struct irq_chip *irqchip = irq_desc_get_chip(desc);
307*4882a593Smuzhiyun unsigned int irq_stat, reg, i;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun faraday_raw_pci_read_config(p, 0, 0, FARADAY_PCI_CTRL2, 4, ®);
310*4882a593Smuzhiyun irq_stat = reg >> PCI_CTRL2_INTSTS_SHIFT;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun chained_irq_enter(irqchip, desc);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
315*4882a593Smuzhiyun if ((irq_stat & BIT(i)) == 0)
316*4882a593Smuzhiyun continue;
317*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(p->irqdomain, i));
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun chained_irq_exit(irqchip, desc);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static struct irq_chip faraday_pci_irq_chip = {
324*4882a593Smuzhiyun .name = "PCI",
325*4882a593Smuzhiyun .irq_ack = faraday_pci_ack_irq,
326*4882a593Smuzhiyun .irq_mask = faraday_pci_mask_irq,
327*4882a593Smuzhiyun .irq_unmask = faraday_pci_unmask_irq,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
faraday_pci_irq_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)330*4882a593Smuzhiyun static int faraday_pci_irq_map(struct irq_domain *domain, unsigned int irq,
331*4882a593Smuzhiyun irq_hw_number_t hwirq)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &faraday_pci_irq_chip, handle_level_irq);
334*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const struct irq_domain_ops faraday_pci_irqdomain_ops = {
340*4882a593Smuzhiyun .map = faraday_pci_irq_map,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
faraday_pci_setup_cascaded_irq(struct faraday_pci * p)343*4882a593Smuzhiyun static int faraday_pci_setup_cascaded_irq(struct faraday_pci *p)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct device_node *intc = of_get_next_child(p->dev->of_node, NULL);
346*4882a593Smuzhiyun int irq;
347*4882a593Smuzhiyun int i;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (!intc) {
350*4882a593Smuzhiyun dev_err(p->dev, "missing child interrupt-controller node\n");
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* All PCI IRQs cascade off this one */
355*4882a593Smuzhiyun irq = of_irq_get(intc, 0);
356*4882a593Smuzhiyun if (irq <= 0) {
357*4882a593Smuzhiyun dev_err(p->dev, "failed to get parent IRQ\n");
358*4882a593Smuzhiyun of_node_put(intc);
359*4882a593Smuzhiyun return irq ?: -EINVAL;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun p->irqdomain = irq_domain_add_linear(intc, PCI_NUM_INTX,
363*4882a593Smuzhiyun &faraday_pci_irqdomain_ops, p);
364*4882a593Smuzhiyun of_node_put(intc);
365*4882a593Smuzhiyun if (!p->irqdomain) {
366*4882a593Smuzhiyun dev_err(p->dev, "failed to create Gemini PCI IRQ domain\n");
367*4882a593Smuzhiyun return -EINVAL;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, faraday_pci_irq_handler, p);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun for (i = 0; i < 4; i++)
373*4882a593Smuzhiyun irq_create_mapping(p->irqdomain, i);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
faraday_pci_parse_map_dma_ranges(struct faraday_pci * p)378*4882a593Smuzhiyun static int faraday_pci_parse_map_dma_ranges(struct faraday_pci *p)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct device *dev = p->dev;
381*4882a593Smuzhiyun struct pci_host_bridge *bridge = pci_host_bridge_from_priv(p);
382*4882a593Smuzhiyun struct resource_entry *entry;
383*4882a593Smuzhiyun u32 confreg[3] = {
384*4882a593Smuzhiyun FARADAY_PCI_MEM1_BASE_SIZE,
385*4882a593Smuzhiyun FARADAY_PCI_MEM2_BASE_SIZE,
386*4882a593Smuzhiyun FARADAY_PCI_MEM3_BASE_SIZE,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun int i = 0;
389*4882a593Smuzhiyun u32 val;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun resource_list_for_each_entry(entry, &bridge->dma_ranges) {
392*4882a593Smuzhiyun u64 pci_addr = entry->res->start - entry->offset;
393*4882a593Smuzhiyun u64 end = entry->res->end - entry->offset;
394*4882a593Smuzhiyun int ret;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ret = faraday_res_to_memcfg(pci_addr,
397*4882a593Smuzhiyun resource_size(entry->res), &val);
398*4882a593Smuzhiyun if (ret) {
399*4882a593Smuzhiyun dev_err(dev,
400*4882a593Smuzhiyun "DMA range %d: illegal MEM resource size\n", i);
401*4882a593Smuzhiyun return -EINVAL;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun dev_info(dev, "DMA MEM%d BASE: 0x%016llx -> 0x%016llx config %08x\n",
405*4882a593Smuzhiyun i + 1, pci_addr, end, val);
406*4882a593Smuzhiyun if (i <= 2) {
407*4882a593Smuzhiyun faraday_raw_pci_write_config(p, 0, 0, confreg[i],
408*4882a593Smuzhiyun 4, val);
409*4882a593Smuzhiyun } else {
410*4882a593Smuzhiyun dev_err(dev, "ignore extraneous dma-range %d\n", i);
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun i++;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
faraday_pci_probe(struct platform_device * pdev)420*4882a593Smuzhiyun static int faraday_pci_probe(struct platform_device *pdev)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct device *dev = &pdev->dev;
423*4882a593Smuzhiyun const struct faraday_pci_variant *variant =
424*4882a593Smuzhiyun of_device_get_match_data(dev);
425*4882a593Smuzhiyun struct resource_entry *win;
426*4882a593Smuzhiyun struct faraday_pci *p;
427*4882a593Smuzhiyun struct resource *io;
428*4882a593Smuzhiyun struct pci_host_bridge *host;
429*4882a593Smuzhiyun struct clk *clk;
430*4882a593Smuzhiyun unsigned char max_bus_speed = PCI_SPEED_33MHz;
431*4882a593Smuzhiyun unsigned char cur_bus_speed = PCI_SPEED_33MHz;
432*4882a593Smuzhiyun int ret;
433*4882a593Smuzhiyun u32 val;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun host = devm_pci_alloc_host_bridge(dev, sizeof(*p));
436*4882a593Smuzhiyun if (!host)
437*4882a593Smuzhiyun return -ENOMEM;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun host->ops = &faraday_pci_ops;
440*4882a593Smuzhiyun p = pci_host_bridge_priv(host);
441*4882a593Smuzhiyun host->sysdata = p;
442*4882a593Smuzhiyun p->dev = dev;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Retrieve and enable optional clocks */
445*4882a593Smuzhiyun clk = devm_clk_get(dev, "PCLK");
446*4882a593Smuzhiyun if (IS_ERR(clk))
447*4882a593Smuzhiyun return PTR_ERR(clk);
448*4882a593Smuzhiyun ret = clk_prepare_enable(clk);
449*4882a593Smuzhiyun if (ret) {
450*4882a593Smuzhiyun dev_err(dev, "could not prepare PCLK\n");
451*4882a593Smuzhiyun return ret;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun p->bus_clk = devm_clk_get(dev, "PCICLK");
454*4882a593Smuzhiyun if (IS_ERR(p->bus_clk))
455*4882a593Smuzhiyun return PTR_ERR(p->bus_clk);
456*4882a593Smuzhiyun ret = clk_prepare_enable(p->bus_clk);
457*4882a593Smuzhiyun if (ret) {
458*4882a593Smuzhiyun dev_err(dev, "could not prepare PCICLK\n");
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun p->base = devm_platform_ioremap_resource(pdev, 0);
463*4882a593Smuzhiyun if (IS_ERR(p->base))
464*4882a593Smuzhiyun return PTR_ERR(p->base);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun win = resource_list_first_type(&host->windows, IORESOURCE_IO);
467*4882a593Smuzhiyun if (win) {
468*4882a593Smuzhiyun io = win->res;
469*4882a593Smuzhiyun if (!faraday_res_to_memcfg(io->start - win->offset,
470*4882a593Smuzhiyun resource_size(io), &val)) {
471*4882a593Smuzhiyun /* setup I/O space size */
472*4882a593Smuzhiyun writel(val, p->base + FTPCI_IOSIZE);
473*4882a593Smuzhiyun } else {
474*4882a593Smuzhiyun dev_err(dev, "illegal IO mem size\n");
475*4882a593Smuzhiyun return -EINVAL;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Setup hostbridge */
480*4882a593Smuzhiyun val = readl(p->base + FTPCI_CTRL);
481*4882a593Smuzhiyun val |= PCI_COMMAND_IO;
482*4882a593Smuzhiyun val |= PCI_COMMAND_MEMORY;
483*4882a593Smuzhiyun val |= PCI_COMMAND_MASTER;
484*4882a593Smuzhiyun writel(val, p->base + FTPCI_CTRL);
485*4882a593Smuzhiyun /* Mask and clear all interrupts */
486*4882a593Smuzhiyun faraday_raw_pci_write_config(p, 0, 0, FARADAY_PCI_CTRL2 + 2, 2, 0xF000);
487*4882a593Smuzhiyun if (variant->cascaded_irq) {
488*4882a593Smuzhiyun ret = faraday_pci_setup_cascaded_irq(p);
489*4882a593Smuzhiyun if (ret) {
490*4882a593Smuzhiyun dev_err(dev, "failed to setup cascaded IRQ\n");
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Check bus clock if we can gear up to 66 MHz */
496*4882a593Smuzhiyun if (!IS_ERR(p->bus_clk)) {
497*4882a593Smuzhiyun unsigned long rate;
498*4882a593Smuzhiyun u32 val;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun faraday_raw_pci_read_config(p, 0, 0,
501*4882a593Smuzhiyun FARADAY_PCI_STATUS_CMD, 4, &val);
502*4882a593Smuzhiyun rate = clk_get_rate(p->bus_clk);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if ((rate == 33000000) && (val & PCI_STATUS_66MHZ_CAPABLE)) {
505*4882a593Smuzhiyun dev_info(dev, "33MHz bus is 66MHz capable\n");
506*4882a593Smuzhiyun max_bus_speed = PCI_SPEED_66MHz;
507*4882a593Smuzhiyun ret = clk_set_rate(p->bus_clk, 66000000);
508*4882a593Smuzhiyun if (ret)
509*4882a593Smuzhiyun dev_err(dev, "failed to set bus clock\n");
510*4882a593Smuzhiyun } else {
511*4882a593Smuzhiyun dev_info(dev, "33MHz only bus\n");
512*4882a593Smuzhiyun max_bus_speed = PCI_SPEED_33MHz;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* Bumping the clock may fail so read back the rate */
516*4882a593Smuzhiyun rate = clk_get_rate(p->bus_clk);
517*4882a593Smuzhiyun if (rate == 33000000)
518*4882a593Smuzhiyun cur_bus_speed = PCI_SPEED_33MHz;
519*4882a593Smuzhiyun if (rate == 66000000)
520*4882a593Smuzhiyun cur_bus_speed = PCI_SPEED_66MHz;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun ret = faraday_pci_parse_map_dma_ranges(p);
524*4882a593Smuzhiyun if (ret)
525*4882a593Smuzhiyun return ret;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun ret = pci_scan_root_bus_bridge(host);
528*4882a593Smuzhiyun if (ret) {
529*4882a593Smuzhiyun dev_err(dev, "failed to scan host: %d\n", ret);
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun p->bus = host->bus;
533*4882a593Smuzhiyun p->bus->max_bus_speed = max_bus_speed;
534*4882a593Smuzhiyun p->bus->cur_bus_speed = cur_bus_speed;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun pci_bus_assign_resources(p->bus);
537*4882a593Smuzhiyun pci_bus_add_devices(p->bus);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /*
543*4882a593Smuzhiyun * We encode bridge variants here, we have at least two so it doesn't
544*4882a593Smuzhiyun * hurt to have infrastructure to encompass future variants as well.
545*4882a593Smuzhiyun */
546*4882a593Smuzhiyun static const struct faraday_pci_variant faraday_regular = {
547*4882a593Smuzhiyun .cascaded_irq = true,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun static const struct faraday_pci_variant faraday_dual = {
551*4882a593Smuzhiyun .cascaded_irq = false,
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static const struct of_device_id faraday_pci_of_match[] = {
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun .compatible = "faraday,ftpci100",
557*4882a593Smuzhiyun .data = &faraday_regular,
558*4882a593Smuzhiyun },
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun .compatible = "faraday,ftpci100-dual",
561*4882a593Smuzhiyun .data = &faraday_dual,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun {},
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static struct platform_driver faraday_pci_driver = {
567*4882a593Smuzhiyun .driver = {
568*4882a593Smuzhiyun .name = "ftpci100",
569*4882a593Smuzhiyun .of_match_table = of_match_ptr(faraday_pci_of_match),
570*4882a593Smuzhiyun .suppress_bind_attrs = true,
571*4882a593Smuzhiyun },
572*4882a593Smuzhiyun .probe = faraday_pci_probe,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun builtin_platform_driver(faraday_pci_driver);
575