xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/dwc/pcie-tegra194.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PCIe host controller driver for Tegra194 SoC
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 NVIDIA Corporation.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Vidya Sagar <vidyas@nvidia.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/debugfs.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/of_gpio.h>
22*4882a593Smuzhiyun #include <linux/of_irq.h>
23*4882a593Smuzhiyun #include <linux/of_pci.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/phy/phy.h>
26*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/pm_runtime.h>
29*4882a593Smuzhiyun #include <linux/random.h>
30*4882a593Smuzhiyun #include <linux/reset.h>
31*4882a593Smuzhiyun #include <linux/resource.h>
32*4882a593Smuzhiyun #include <linux/types.h>
33*4882a593Smuzhiyun #include "pcie-designware.h"
34*4882a593Smuzhiyun #include <soc/tegra/bpmp.h>
35*4882a593Smuzhiyun #include <soc/tegra/bpmp-abi.h>
36*4882a593Smuzhiyun #include "../../pci.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define APPL_PINMUX				0x0
39*4882a593Smuzhiyun #define APPL_PINMUX_PEX_RST			BIT(0)
40*4882a593Smuzhiyun #define APPL_PINMUX_CLKREQ_OVERRIDE_EN		BIT(2)
41*4882a593Smuzhiyun #define APPL_PINMUX_CLKREQ_OVERRIDE		BIT(3)
42*4882a593Smuzhiyun #define APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE_EN	BIT(4)
43*4882a593Smuzhiyun #define APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE	BIT(5)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define APPL_CTRL				0x4
46*4882a593Smuzhiyun #define APPL_CTRL_SYS_PRE_DET_STATE		BIT(6)
47*4882a593Smuzhiyun #define APPL_CTRL_LTSSM_EN			BIT(7)
48*4882a593Smuzhiyun #define APPL_CTRL_HW_HOT_RST_EN			BIT(20)
49*4882a593Smuzhiyun #define APPL_CTRL_HW_HOT_RST_MODE_MASK		GENMASK(1, 0)
50*4882a593Smuzhiyun #define APPL_CTRL_HW_HOT_RST_MODE_SHIFT		22
51*4882a593Smuzhiyun #define APPL_CTRL_HW_HOT_RST_MODE_IMDT_RST	0x1
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0			0x8
54*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_LINK_STATE_INT_EN	BIT(0)
55*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_MSI_RCV_INT_EN	BIT(4)
56*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_INT_INT_EN		BIT(8)
57*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_PCI_CMD_EN_INT_EN	BIT(15)
58*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_CDM_REG_CHK_INT_EN	BIT(19)
59*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_SYS_INTR_EN		BIT(30)
60*4882a593Smuzhiyun #define APPL_INTR_EN_L0_0_SYS_MSI_INTR_EN	BIT(31)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0			0xC
63*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0_LINK_STATE_INT	BIT(0)
64*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0_INT_INT		BIT(8)
65*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0_PCI_CMD_EN_INT	BIT(15)
66*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0_PEX_RST_INT		BIT(16)
67*4882a593Smuzhiyun #define APPL_INTR_STATUS_L0_CDM_REG_CHK_INT	BIT(18)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define APPL_INTR_EN_L1_0_0				0x1C
70*4882a593Smuzhiyun #define APPL_INTR_EN_L1_0_0_LINK_REQ_RST_NOT_INT_EN	BIT(1)
71*4882a593Smuzhiyun #define APPL_INTR_EN_L1_0_0_RDLH_LINK_UP_INT_EN		BIT(3)
72*4882a593Smuzhiyun #define APPL_INTR_EN_L1_0_0_HOT_RESET_DONE_INT_EN	BIT(30)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_0_0				0x20
75*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_0_0_LINK_REQ_RST_NOT_CHGED	BIT(1)
76*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_0_0_RDLH_LINK_UP_CHGED	BIT(3)
77*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_0_0_HOT_RESET_DONE		BIT(30)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_1			0x2C
80*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_2			0x30
81*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_3			0x34
82*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_6			0x3C
83*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_7			0x40
84*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_15_CFG_BME_CHGED	BIT(1)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define APPL_INTR_EN_L1_8_0			0x44
87*4882a593Smuzhiyun #define APPL_INTR_EN_L1_8_BW_MGT_INT_EN		BIT(2)
88*4882a593Smuzhiyun #define APPL_INTR_EN_L1_8_AUTO_BW_INT_EN	BIT(3)
89*4882a593Smuzhiyun #define APPL_INTR_EN_L1_8_INTX_EN		BIT(11)
90*4882a593Smuzhiyun #define APPL_INTR_EN_L1_8_AER_INT_EN		BIT(15)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_8_0			0x4C
93*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_8_0_EDMA_INT_MASK	GENMASK(11, 6)
94*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS	BIT(2)
95*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS	BIT(3)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_9			0x54
98*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_10			0x58
99*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_11			0x64
100*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_13			0x74
101*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_14			0x78
102*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_15			0x7C
103*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_17			0x88
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define APPL_INTR_EN_L1_18				0x90
106*4882a593Smuzhiyun #define APPL_INTR_EN_L1_18_CDM_REG_CHK_CMPLT		BIT(2)
107*4882a593Smuzhiyun #define APPL_INTR_EN_L1_18_CDM_REG_CHK_CMP_ERR		BIT(1)
108*4882a593Smuzhiyun #define APPL_INTR_EN_L1_18_CDM_REG_CHK_LOGIC_ERR	BIT(0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_18				0x94
111*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMPLT	BIT(2)
112*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMP_ERR	BIT(1)
113*4882a593Smuzhiyun #define APPL_INTR_STATUS_L1_18_CDM_REG_CHK_LOGIC_ERR	BIT(0)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define APPL_MSI_CTRL_1				0xAC
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define APPL_MSI_CTRL_2				0xB0
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define APPL_LEGACY_INTX			0xB8
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define APPL_LTR_MSG_1				0xC4
122*4882a593Smuzhiyun #define LTR_MSG_REQ				BIT(15)
123*4882a593Smuzhiyun #define LTR_MST_NO_SNOOP_SHIFT			16
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define APPL_LTR_MSG_2				0xC8
126*4882a593Smuzhiyun #define APPL_LTR_MSG_2_LTR_MSG_REQ_STATE	BIT(3)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define APPL_LINK_STATUS			0xCC
129*4882a593Smuzhiyun #define APPL_LINK_STATUS_RDLH_LINK_UP		BIT(0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define APPL_DEBUG				0xD0
132*4882a593Smuzhiyun #define APPL_DEBUG_PM_LINKST_IN_L2_LAT		BIT(21)
133*4882a593Smuzhiyun #define APPL_DEBUG_PM_LINKST_IN_L0		0x11
134*4882a593Smuzhiyun #define APPL_DEBUG_LTSSM_STATE_MASK		GENMASK(8, 3)
135*4882a593Smuzhiyun #define APPL_DEBUG_LTSSM_STATE_SHIFT		3
136*4882a593Smuzhiyun #define LTSSM_STATE_PRE_DETECT			5
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define APPL_RADM_STATUS			0xE4
139*4882a593Smuzhiyun #define APPL_PM_XMT_TURNOFF_STATE		BIT(0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define APPL_DM_TYPE				0x100
142*4882a593Smuzhiyun #define APPL_DM_TYPE_MASK			GENMASK(3, 0)
143*4882a593Smuzhiyun #define APPL_DM_TYPE_RP				0x4
144*4882a593Smuzhiyun #define APPL_DM_TYPE_EP				0x0
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define APPL_CFG_BASE_ADDR			0x104
147*4882a593Smuzhiyun #define APPL_CFG_BASE_ADDR_MASK			GENMASK(31, 12)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define APPL_CFG_IATU_DMA_BASE_ADDR		0x108
150*4882a593Smuzhiyun #define APPL_CFG_IATU_DMA_BASE_ADDR_MASK	GENMASK(31, 18)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define APPL_CFG_MISC				0x110
153*4882a593Smuzhiyun #define APPL_CFG_MISC_SLV_EP_MODE		BIT(14)
154*4882a593Smuzhiyun #define APPL_CFG_MISC_ARCACHE_MASK		GENMASK(13, 10)
155*4882a593Smuzhiyun #define APPL_CFG_MISC_ARCACHE_SHIFT		10
156*4882a593Smuzhiyun #define APPL_CFG_MISC_ARCACHE_VAL		3
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define APPL_CFG_SLCG_OVERRIDE			0x114
159*4882a593Smuzhiyun #define APPL_CFG_SLCG_OVERRIDE_SLCG_EN_MASTER	BIT(0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define APPL_CAR_RESET_OVRD				0x12C
162*4882a593Smuzhiyun #define APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N	BIT(0)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define IO_BASE_IO_DECODE				BIT(0)
165*4882a593Smuzhiyun #define IO_BASE_IO_DECODE_BIT8				BIT(8)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define CFG_PREF_MEM_LIMIT_BASE_MEM_DECODE		BIT(0)
168*4882a593Smuzhiyun #define CFG_PREF_MEM_LIMIT_BASE_MEM_LIMIT_DECODE	BIT(16)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF	0x718
171*4882a593Smuzhiyun #define CFG_TIMER_CTRL_ACK_NAK_SHIFT	(19)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define EVENT_COUNTER_ALL_CLEAR		0x3
174*4882a593Smuzhiyun #define EVENT_COUNTER_ENABLE_ALL	0x7
175*4882a593Smuzhiyun #define EVENT_COUNTER_ENABLE_SHIFT	2
176*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_SEL_MASK	GENMASK(7, 0)
177*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_SEL_SHIFT	16
178*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_Tx_L0S	0x2
179*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_Rx_L0S	0x3
180*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_L1		0x5
181*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_L1_1	0x7
182*4882a593Smuzhiyun #define EVENT_COUNTER_EVENT_L1_2	0x8
183*4882a593Smuzhiyun #define EVENT_COUNTER_GROUP_SEL_SHIFT	24
184*4882a593Smuzhiyun #define EVENT_COUNTER_GROUP_5		0x5
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define N_FTS_VAL					52
187*4882a593Smuzhiyun #define FTS_VAL						52
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define PORT_LOGIC_MSI_CTRL_INT_0_EN		0x828
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define GEN3_EQ_CONTROL_OFF			0x8a8
192*4882a593Smuzhiyun #define GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT	8
193*4882a593Smuzhiyun #define GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK	GENMASK(23, 8)
194*4882a593Smuzhiyun #define GEN3_EQ_CONTROL_OFF_FB_MODE_MASK	GENMASK(3, 0)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define GEN3_RELATED_OFF			0x890
197*4882a593Smuzhiyun #define GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL	BIT(0)
198*4882a593Smuzhiyun #define GEN3_RELATED_OFF_GEN3_EQ_DISABLE	BIT(16)
199*4882a593Smuzhiyun #define GEN3_RELATED_OFF_RATE_SHADOW_SEL_SHIFT	24
200*4882a593Smuzhiyun #define GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK	GENMASK(25, 24)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT	0x8D0
203*4882a593Smuzhiyun #define AMBA_ERROR_RESPONSE_CRS_SHIFT		3
204*4882a593Smuzhiyun #define AMBA_ERROR_RESPONSE_CRS_MASK		GENMASK(1, 0)
205*4882a593Smuzhiyun #define AMBA_ERROR_RESPONSE_CRS_OKAY		0
206*4882a593Smuzhiyun #define AMBA_ERROR_RESPONSE_CRS_OKAY_FFFFFFFF	1
207*4882a593Smuzhiyun #define AMBA_ERROR_RESPONSE_CRS_OKAY_FFFF0001	2
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define MSIX_ADDR_MATCH_LOW_OFF			0x940
210*4882a593Smuzhiyun #define MSIX_ADDR_MATCH_LOW_OFF_EN		BIT(0)
211*4882a593Smuzhiyun #define MSIX_ADDR_MATCH_LOW_OFF_MASK		GENMASK(31, 2)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define MSIX_ADDR_MATCH_HIGH_OFF		0x944
214*4882a593Smuzhiyun #define MSIX_ADDR_MATCH_HIGH_OFF_MASK		GENMASK(31, 0)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define PORT_LOGIC_MSIX_DOORBELL			0x948
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define CAP_SPCIE_CAP_OFF			0x154
219*4882a593Smuzhiyun #define CAP_SPCIE_CAP_OFF_DSP_TX_PRESET0_MASK	GENMASK(3, 0)
220*4882a593Smuzhiyun #define CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_MASK	GENMASK(11, 8)
221*4882a593Smuzhiyun #define CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_SHIFT	8
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define PME_ACK_TIMEOUT 10000
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define LTSSM_TIMEOUT 50000	/* 50ms */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define GEN3_GEN4_EQ_PRESET_INIT	5
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define GEN1_CORE_CLK_FREQ	62500000
230*4882a593Smuzhiyun #define GEN2_CORE_CLK_FREQ	125000000
231*4882a593Smuzhiyun #define GEN3_CORE_CLK_FREQ	250000000
232*4882a593Smuzhiyun #define GEN4_CORE_CLK_FREQ	500000000
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define LTR_MSG_TIMEOUT		(100 * 1000)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define PERST_DEBOUNCE_TIME	(5 * 1000)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define EP_STATE_DISABLED	0
239*4882a593Smuzhiyun #define EP_STATE_ENABLED	1
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static const unsigned int pcie_gen_freq[] = {
242*4882a593Smuzhiyun 	GEN1_CORE_CLK_FREQ,
243*4882a593Smuzhiyun 	GEN2_CORE_CLK_FREQ,
244*4882a593Smuzhiyun 	GEN3_CORE_CLK_FREQ,
245*4882a593Smuzhiyun 	GEN4_CORE_CLK_FREQ
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const u32 event_cntr_ctrl_offset[] = {
249*4882a593Smuzhiyun 	0x1d8,
250*4882a593Smuzhiyun 	0x1a8,
251*4882a593Smuzhiyun 	0x1a8,
252*4882a593Smuzhiyun 	0x1a8,
253*4882a593Smuzhiyun 	0x1c4,
254*4882a593Smuzhiyun 	0x1d8
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static const u32 event_cntr_data_offset[] = {
258*4882a593Smuzhiyun 	0x1dc,
259*4882a593Smuzhiyun 	0x1ac,
260*4882a593Smuzhiyun 	0x1ac,
261*4882a593Smuzhiyun 	0x1ac,
262*4882a593Smuzhiyun 	0x1c8,
263*4882a593Smuzhiyun 	0x1dc
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct tegra_pcie_dw {
267*4882a593Smuzhiyun 	struct device *dev;
268*4882a593Smuzhiyun 	struct resource *appl_res;
269*4882a593Smuzhiyun 	struct resource *dbi_res;
270*4882a593Smuzhiyun 	struct resource *atu_dma_res;
271*4882a593Smuzhiyun 	void __iomem *appl_base;
272*4882a593Smuzhiyun 	struct clk *core_clk;
273*4882a593Smuzhiyun 	struct reset_control *core_apb_rst;
274*4882a593Smuzhiyun 	struct reset_control *core_rst;
275*4882a593Smuzhiyun 	struct dw_pcie pci;
276*4882a593Smuzhiyun 	struct tegra_bpmp *bpmp;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	enum dw_pcie_device_mode mode;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	bool supports_clkreq;
281*4882a593Smuzhiyun 	bool enable_cdm_check;
282*4882a593Smuzhiyun 	bool link_state;
283*4882a593Smuzhiyun 	bool update_fc_fixup;
284*4882a593Smuzhiyun 	u8 init_link_width;
285*4882a593Smuzhiyun 	u32 msi_ctrl_int;
286*4882a593Smuzhiyun 	u32 num_lanes;
287*4882a593Smuzhiyun 	u32 cid;
288*4882a593Smuzhiyun 	u32 cfg_link_cap_l1sub;
289*4882a593Smuzhiyun 	u32 pcie_cap_base;
290*4882a593Smuzhiyun 	u32 aspm_cmrt;
291*4882a593Smuzhiyun 	u32 aspm_pwr_on_t;
292*4882a593Smuzhiyun 	u32 aspm_l0s_enter_lat;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	struct regulator *pex_ctl_supply;
295*4882a593Smuzhiyun 	struct regulator *slot_ctl_3v3;
296*4882a593Smuzhiyun 	struct regulator *slot_ctl_12v;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	unsigned int phy_count;
299*4882a593Smuzhiyun 	struct phy **phys;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	struct dentry *debugfs;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* Endpoint mode specific */
304*4882a593Smuzhiyun 	struct gpio_desc *pex_rst_gpiod;
305*4882a593Smuzhiyun 	struct gpio_desc *pex_refclk_sel_gpiod;
306*4882a593Smuzhiyun 	unsigned int pex_rst_irq;
307*4882a593Smuzhiyun 	int ep_state;
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct tegra_pcie_dw_of_data {
311*4882a593Smuzhiyun 	enum dw_pcie_device_mode mode;
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
to_tegra_pcie(struct dw_pcie * pci)314*4882a593Smuzhiyun static inline struct tegra_pcie_dw *to_tegra_pcie(struct dw_pcie *pci)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	return container_of(pci, struct tegra_pcie_dw, pci);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
appl_writel(struct tegra_pcie_dw * pcie,const u32 value,const u32 reg)319*4882a593Smuzhiyun static inline void appl_writel(struct tegra_pcie_dw *pcie, const u32 value,
320*4882a593Smuzhiyun 			       const u32 reg)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	writel_relaxed(value, pcie->appl_base + reg);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
appl_readl(struct tegra_pcie_dw * pcie,const u32 reg)325*4882a593Smuzhiyun static inline u32 appl_readl(struct tegra_pcie_dw *pcie, const u32 reg)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	return readl_relaxed(pcie->appl_base + reg);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct tegra_pcie_soc {
331*4882a593Smuzhiyun 	enum dw_pcie_device_mode mode;
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
apply_bad_link_workaround(struct pcie_port * pp)334*4882a593Smuzhiyun static void apply_bad_link_workaround(struct pcie_port *pp)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
337*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
338*4882a593Smuzhiyun 	u32 current_link_width;
339*4882a593Smuzhiyun 	u16 val;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * NOTE:- Since this scenario is uncommon and link as such is not
343*4882a593Smuzhiyun 	 * stable anyway, not waiting to confirm if link is really
344*4882a593Smuzhiyun 	 * transitioning to Gen-2 speed
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA);
347*4882a593Smuzhiyun 	if (val & PCI_EXP_LNKSTA_LBMS) {
348*4882a593Smuzhiyun 		current_link_width = (val & PCI_EXP_LNKSTA_NLW) >>
349*4882a593Smuzhiyun 				     PCI_EXP_LNKSTA_NLW_SHIFT;
350*4882a593Smuzhiyun 		if (pcie->init_link_width > current_link_width) {
351*4882a593Smuzhiyun 			dev_warn(pci->dev, "PCIe link is bad, width reduced\n");
352*4882a593Smuzhiyun 			val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
353*4882a593Smuzhiyun 						PCI_EXP_LNKCTL2);
354*4882a593Smuzhiyun 			val &= ~PCI_EXP_LNKCTL2_TLS;
355*4882a593Smuzhiyun 			val |= PCI_EXP_LNKCTL2_TLS_2_5GT;
356*4882a593Smuzhiyun 			dw_pcie_writew_dbi(pci, pcie->pcie_cap_base +
357*4882a593Smuzhiyun 					   PCI_EXP_LNKCTL2, val);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 			val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
360*4882a593Smuzhiyun 						PCI_EXP_LNKCTL);
361*4882a593Smuzhiyun 			val |= PCI_EXP_LNKCTL_RL;
362*4882a593Smuzhiyun 			dw_pcie_writew_dbi(pci, pcie->pcie_cap_base +
363*4882a593Smuzhiyun 					   PCI_EXP_LNKCTL, val);
364*4882a593Smuzhiyun 		}
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
tegra_pcie_rp_irq_handler(int irq,void * arg)368*4882a593Smuzhiyun static irqreturn_t tegra_pcie_rp_irq_handler(int irq, void *arg)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = arg;
371*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
372*4882a593Smuzhiyun 	struct pcie_port *pp = &pci->pp;
373*4882a593Smuzhiyun 	u32 val, status_l0, status_l1;
374*4882a593Smuzhiyun 	u16 val_w;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	status_l0 = appl_readl(pcie, APPL_INTR_STATUS_L0);
377*4882a593Smuzhiyun 	if (status_l0 & APPL_INTR_STATUS_L0_LINK_STATE_INT) {
378*4882a593Smuzhiyun 		status_l1 = appl_readl(pcie, APPL_INTR_STATUS_L1_0_0);
379*4882a593Smuzhiyun 		appl_writel(pcie, status_l1, APPL_INTR_STATUS_L1_0_0);
380*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_0_0_LINK_REQ_RST_NOT_CHGED) {
381*4882a593Smuzhiyun 			/* SBR & Surprise Link Down WAR */
382*4882a593Smuzhiyun 			val = appl_readl(pcie, APPL_CAR_RESET_OVRD);
383*4882a593Smuzhiyun 			val &= ~APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N;
384*4882a593Smuzhiyun 			appl_writel(pcie, val, APPL_CAR_RESET_OVRD);
385*4882a593Smuzhiyun 			udelay(1);
386*4882a593Smuzhiyun 			val = appl_readl(pcie, APPL_CAR_RESET_OVRD);
387*4882a593Smuzhiyun 			val |= APPL_CAR_RESET_OVRD_CYA_OVERRIDE_CORE_RST_N;
388*4882a593Smuzhiyun 			appl_writel(pcie, val, APPL_CAR_RESET_OVRD);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 			val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
391*4882a593Smuzhiyun 			val |= PORT_LOGIC_SPEED_CHANGE;
392*4882a593Smuzhiyun 			dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
393*4882a593Smuzhiyun 		}
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (status_l0 & APPL_INTR_STATUS_L0_INT_INT) {
397*4882a593Smuzhiyun 		status_l1 = appl_readl(pcie, APPL_INTR_STATUS_L1_8_0);
398*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS) {
399*4882a593Smuzhiyun 			appl_writel(pcie,
400*4882a593Smuzhiyun 				    APPL_INTR_STATUS_L1_8_0_AUTO_BW_INT_STS,
401*4882a593Smuzhiyun 				    APPL_INTR_STATUS_L1_8_0);
402*4882a593Smuzhiyun 			apply_bad_link_workaround(pp);
403*4882a593Smuzhiyun 		}
404*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS) {
405*4882a593Smuzhiyun 			appl_writel(pcie,
406*4882a593Smuzhiyun 				    APPL_INTR_STATUS_L1_8_0_BW_MGT_INT_STS,
407*4882a593Smuzhiyun 				    APPL_INTR_STATUS_L1_8_0);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 			val_w = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base +
410*4882a593Smuzhiyun 						  PCI_EXP_LNKSTA);
411*4882a593Smuzhiyun 			dev_dbg(pci->dev, "Link Speed : Gen-%u\n", val_w &
412*4882a593Smuzhiyun 				PCI_EXP_LNKSTA_CLS);
413*4882a593Smuzhiyun 		}
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (status_l0 & APPL_INTR_STATUS_L0_CDM_REG_CHK_INT) {
417*4882a593Smuzhiyun 		status_l1 = appl_readl(pcie, APPL_INTR_STATUS_L1_18);
418*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS);
419*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMPLT) {
420*4882a593Smuzhiyun 			dev_info(pci->dev, "CDM check complete\n");
421*4882a593Smuzhiyun 			val |= PCIE_PL_CHK_REG_CHK_REG_COMPLETE;
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_CMP_ERR) {
424*4882a593Smuzhiyun 			dev_err(pci->dev, "CDM comparison mismatch\n");
425*4882a593Smuzhiyun 			val |= PCIE_PL_CHK_REG_CHK_REG_COMPARISON_ERROR;
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_18_CDM_REG_CHK_LOGIC_ERR) {
428*4882a593Smuzhiyun 			dev_err(pci->dev, "CDM Logic error\n");
429*4882a593Smuzhiyun 			val |= PCIE_PL_CHK_REG_CHK_REG_LOGIC_ERROR;
430*4882a593Smuzhiyun 		}
431*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS, val);
432*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_ERR_ADDR);
433*4882a593Smuzhiyun 		dev_err(pci->dev, "CDM Error Address Offset = 0x%08X\n", val);
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return IRQ_HANDLED;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
pex_ep_event_hot_rst_done(struct tegra_pcie_dw * pcie)439*4882a593Smuzhiyun static void pex_ep_event_hot_rst_done(struct tegra_pcie_dw *pcie)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u32 val;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L0);
444*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_0_0);
445*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_1);
446*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_2);
447*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_3);
448*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_6);
449*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_7);
450*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_8_0);
451*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_9);
452*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_10);
453*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_11);
454*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_13);
455*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_14);
456*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_15);
457*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_17);
458*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_MSI_CTRL_2);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
461*4882a593Smuzhiyun 	val |= APPL_CTRL_LTSSM_EN;
462*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
tegra_pcie_ep_irq_thread(int irq,void * arg)465*4882a593Smuzhiyun static irqreturn_t tegra_pcie_ep_irq_thread(int irq, void *arg)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = arg;
468*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
469*4882a593Smuzhiyun 	u32 val, speed;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	speed = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA) &
472*4882a593Smuzhiyun 		PCI_EXP_LNKSTA_CLS;
473*4882a593Smuzhiyun 	clk_set_rate(pcie->core_clk, pcie_gen_freq[speed - 1]);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* If EP doesn't advertise L1SS, just return */
476*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, pcie->cfg_link_cap_l1sub);
477*4882a593Smuzhiyun 	if (!(val & (PCI_L1SS_CAP_ASPM_L1_1 | PCI_L1SS_CAP_ASPM_L1_2)))
478*4882a593Smuzhiyun 		return IRQ_HANDLED;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Check if BME is set to '1' */
481*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCI_COMMAND);
482*4882a593Smuzhiyun 	if (val & PCI_COMMAND_MASTER) {
483*4882a593Smuzhiyun 		ktime_t timeout;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		/* 110us for both snoop and no-snoop */
486*4882a593Smuzhiyun 		val = 110 | (2 << PCI_LTR_SCALE_SHIFT) | LTR_MSG_REQ;
487*4882a593Smuzhiyun 		val |= (val << LTR_MST_NO_SNOOP_SHIFT);
488*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_LTR_MSG_1);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		/* Send LTR upstream */
491*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_LTR_MSG_2);
492*4882a593Smuzhiyun 		val |= APPL_LTR_MSG_2_LTR_MSG_REQ_STATE;
493*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_LTR_MSG_2);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		timeout = ktime_add_us(ktime_get(), LTR_MSG_TIMEOUT);
496*4882a593Smuzhiyun 		for (;;) {
497*4882a593Smuzhiyun 			val = appl_readl(pcie, APPL_LTR_MSG_2);
498*4882a593Smuzhiyun 			if (!(val & APPL_LTR_MSG_2_LTR_MSG_REQ_STATE))
499*4882a593Smuzhiyun 				break;
500*4882a593Smuzhiyun 			if (ktime_after(ktime_get(), timeout))
501*4882a593Smuzhiyun 				break;
502*4882a593Smuzhiyun 			usleep_range(1000, 1100);
503*4882a593Smuzhiyun 		}
504*4882a593Smuzhiyun 		if (val & APPL_LTR_MSG_2_LTR_MSG_REQ_STATE)
505*4882a593Smuzhiyun 			dev_err(pcie->dev, "Failed to send LTR message\n");
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return IRQ_HANDLED;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
tegra_pcie_ep_hard_irq(int irq,void * arg)511*4882a593Smuzhiyun static irqreturn_t tegra_pcie_ep_hard_irq(int irq, void *arg)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = arg;
514*4882a593Smuzhiyun 	struct dw_pcie_ep *ep = &pcie->pci.ep;
515*4882a593Smuzhiyun 	int spurious = 1;
516*4882a593Smuzhiyun 	u32 status_l0, status_l1, link_status;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	status_l0 = appl_readl(pcie, APPL_INTR_STATUS_L0);
519*4882a593Smuzhiyun 	if (status_l0 & APPL_INTR_STATUS_L0_LINK_STATE_INT) {
520*4882a593Smuzhiyun 		status_l1 = appl_readl(pcie, APPL_INTR_STATUS_L1_0_0);
521*4882a593Smuzhiyun 		appl_writel(pcie, status_l1, APPL_INTR_STATUS_L1_0_0);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_0_0_HOT_RESET_DONE)
524*4882a593Smuzhiyun 			pex_ep_event_hot_rst_done(pcie);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_0_0_RDLH_LINK_UP_CHGED) {
527*4882a593Smuzhiyun 			link_status = appl_readl(pcie, APPL_LINK_STATUS);
528*4882a593Smuzhiyun 			if (link_status & APPL_LINK_STATUS_RDLH_LINK_UP) {
529*4882a593Smuzhiyun 				dev_dbg(pcie->dev, "Link is up with Host\n");
530*4882a593Smuzhiyun 				dw_pcie_ep_linkup(ep);
531*4882a593Smuzhiyun 			}
532*4882a593Smuzhiyun 		}
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		spurious = 0;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (status_l0 & APPL_INTR_STATUS_L0_PCI_CMD_EN_INT) {
538*4882a593Smuzhiyun 		status_l1 = appl_readl(pcie, APPL_INTR_STATUS_L1_15);
539*4882a593Smuzhiyun 		appl_writel(pcie, status_l1, APPL_INTR_STATUS_L1_15);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		if (status_l1 & APPL_INTR_STATUS_L1_15_CFG_BME_CHGED)
542*4882a593Smuzhiyun 			return IRQ_WAKE_THREAD;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 		spurious = 0;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (spurious) {
548*4882a593Smuzhiyun 		dev_warn(pcie->dev, "Random interrupt (STATUS = 0x%08X)\n",
549*4882a593Smuzhiyun 			 status_l0);
550*4882a593Smuzhiyun 		appl_writel(pcie, status_l0, APPL_INTR_STATUS_L0);
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return IRQ_HANDLED;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
tegra_pcie_dw_rd_own_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)556*4882a593Smuzhiyun static int tegra_pcie_dw_rd_own_conf(struct pci_bus *bus, u32 devfn, int where,
557*4882a593Smuzhiyun 				     int size, u32 *val)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	/*
560*4882a593Smuzhiyun 	 * This is an endpoint mode specific register happen to appear even
561*4882a593Smuzhiyun 	 * when controller is operating in root port mode and system hangs
562*4882a593Smuzhiyun 	 * when it is accessed with link being in ASPM-L1 state.
563*4882a593Smuzhiyun 	 * So skip accessing it altogether
564*4882a593Smuzhiyun 	 */
565*4882a593Smuzhiyun 	if (!PCI_SLOT(devfn) && where == PORT_LOGIC_MSIX_DOORBELL) {
566*4882a593Smuzhiyun 		*val = 0x00000000;
567*4882a593Smuzhiyun 		return PCIBIOS_SUCCESSFUL;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return pci_generic_config_read(bus, devfn, where, size, val);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
tegra_pcie_dw_wr_own_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 val)573*4882a593Smuzhiyun static int tegra_pcie_dw_wr_own_conf(struct pci_bus *bus, u32 devfn, int where,
574*4882a593Smuzhiyun 				     int size, u32 val)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	/*
577*4882a593Smuzhiyun 	 * This is an endpoint mode specific register happen to appear even
578*4882a593Smuzhiyun 	 * when controller is operating in root port mode and system hangs
579*4882a593Smuzhiyun 	 * when it is accessed with link being in ASPM-L1 state.
580*4882a593Smuzhiyun 	 * So skip accessing it altogether
581*4882a593Smuzhiyun 	 */
582*4882a593Smuzhiyun 	if (!PCI_SLOT(devfn) && where == PORT_LOGIC_MSIX_DOORBELL)
583*4882a593Smuzhiyun 		return PCIBIOS_SUCCESSFUL;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	return pci_generic_config_write(bus, devfn, where, size, val);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static struct pci_ops tegra_pci_ops = {
589*4882a593Smuzhiyun 	.map_bus = dw_pcie_own_conf_map_bus,
590*4882a593Smuzhiyun 	.read = tegra_pcie_dw_rd_own_conf,
591*4882a593Smuzhiyun 	.write = tegra_pcie_dw_wr_own_conf,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun #if defined(CONFIG_PCIEASPM)
disable_aspm_l11(struct tegra_pcie_dw * pcie)595*4882a593Smuzhiyun static void disable_aspm_l11(struct tegra_pcie_dw *pcie)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	u32 val;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub);
600*4882a593Smuzhiyun 	val &= ~PCI_L1SS_CAP_ASPM_L1_1;
601*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub, val);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
disable_aspm_l12(struct tegra_pcie_dw * pcie)604*4882a593Smuzhiyun static void disable_aspm_l12(struct tegra_pcie_dw *pcie)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	u32 val;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub);
609*4882a593Smuzhiyun 	val &= ~PCI_L1SS_CAP_ASPM_L1_2;
610*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, pcie->cfg_link_cap_l1sub, val);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
event_counter_prog(struct tegra_pcie_dw * pcie,u32 event)613*4882a593Smuzhiyun static inline u32 event_counter_prog(struct tegra_pcie_dw *pcie, u32 event)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	u32 val;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid]);
618*4882a593Smuzhiyun 	val &= ~(EVENT_COUNTER_EVENT_SEL_MASK << EVENT_COUNTER_EVENT_SEL_SHIFT);
619*4882a593Smuzhiyun 	val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
620*4882a593Smuzhiyun 	val |= event << EVENT_COUNTER_EVENT_SEL_SHIFT;
621*4882a593Smuzhiyun 	val |= EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
622*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid], val);
623*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(&pcie->pci, event_cntr_data_offset[pcie->cid]);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return val;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
aspm_state_cnt(struct seq_file * s,void * data)628*4882a593Smuzhiyun static int aspm_state_cnt(struct seq_file *s, void *data)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = (struct tegra_pcie_dw *)
631*4882a593Smuzhiyun 				     dev_get_drvdata(s->private);
632*4882a593Smuzhiyun 	u32 val;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	seq_printf(s, "Tx L0s entry count : %u\n",
635*4882a593Smuzhiyun 		   event_counter_prog(pcie, EVENT_COUNTER_EVENT_Tx_L0S));
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	seq_printf(s, "Rx L0s entry count : %u\n",
638*4882a593Smuzhiyun 		   event_counter_prog(pcie, EVENT_COUNTER_EVENT_Rx_L0S));
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	seq_printf(s, "Link L1 entry count : %u\n",
641*4882a593Smuzhiyun 		   event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1));
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	seq_printf(s, "Link L1.1 entry count : %u\n",
644*4882a593Smuzhiyun 		   event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1_1));
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	seq_printf(s, "Link L1.2 entry count : %u\n",
647*4882a593Smuzhiyun 		   event_counter_prog(pcie, EVENT_COUNTER_EVENT_L1_2));
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* Clear all counters */
650*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid],
651*4882a593Smuzhiyun 			   EVENT_COUNTER_ALL_CLEAR);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Re-enable counting */
654*4882a593Smuzhiyun 	val = EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
655*4882a593Smuzhiyun 	val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
656*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, event_cntr_ctrl_offset[pcie->cid], val);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
init_host_aspm(struct tegra_pcie_dw * pcie)661*4882a593Smuzhiyun static void init_host_aspm(struct tegra_pcie_dw *pcie)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
664*4882a593Smuzhiyun 	u32 val;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	val = dw_pcie_find_ext_capability(pci, PCI_EXT_CAP_ID_L1SS);
667*4882a593Smuzhiyun 	pcie->cfg_link_cap_l1sub = val + PCI_L1SS_CAP;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Enable ASPM counters */
670*4882a593Smuzhiyun 	val = EVENT_COUNTER_ENABLE_ALL << EVENT_COUNTER_ENABLE_SHIFT;
671*4882a593Smuzhiyun 	val |= EVENT_COUNTER_GROUP_5 << EVENT_COUNTER_GROUP_SEL_SHIFT;
672*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, event_cntr_ctrl_offset[pcie->cid], val);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* Program T_cmrt and T_pwr_on values */
675*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, pcie->cfg_link_cap_l1sub);
676*4882a593Smuzhiyun 	val &= ~(PCI_L1SS_CAP_CM_RESTORE_TIME | PCI_L1SS_CAP_P_PWR_ON_VALUE);
677*4882a593Smuzhiyun 	val |= (pcie->aspm_cmrt << 8);
678*4882a593Smuzhiyun 	val |= (pcie->aspm_pwr_on_t << 19);
679*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, pcie->cfg_link_cap_l1sub, val);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* Program L0s and L1 entrance latencies */
682*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCIE_PORT_AFR);
683*4882a593Smuzhiyun 	val &= ~PORT_AFR_L0S_ENTRANCE_LAT_MASK;
684*4882a593Smuzhiyun 	val |= (pcie->aspm_l0s_enter_lat << PORT_AFR_L0S_ENTRANCE_LAT_SHIFT);
685*4882a593Smuzhiyun 	val |= PORT_AFR_ENTER_ASPM;
686*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_PORT_AFR, val);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
init_debugfs(struct tegra_pcie_dw * pcie)689*4882a593Smuzhiyun static void init_debugfs(struct tegra_pcie_dw *pcie)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	debugfs_create_devm_seqfile(pcie->dev, "aspm_state_cnt", pcie->debugfs,
692*4882a593Smuzhiyun 				    aspm_state_cnt);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun #else
disable_aspm_l12(struct tegra_pcie_dw * pcie)695*4882a593Smuzhiyun static inline void disable_aspm_l12(struct tegra_pcie_dw *pcie) { return; }
disable_aspm_l11(struct tegra_pcie_dw * pcie)696*4882a593Smuzhiyun static inline void disable_aspm_l11(struct tegra_pcie_dw *pcie) { return; }
init_host_aspm(struct tegra_pcie_dw * pcie)697*4882a593Smuzhiyun static inline void init_host_aspm(struct tegra_pcie_dw *pcie) { return; }
init_debugfs(struct tegra_pcie_dw * pcie)698*4882a593Smuzhiyun static inline void init_debugfs(struct tegra_pcie_dw *pcie) { return; }
699*4882a593Smuzhiyun #endif
700*4882a593Smuzhiyun 
tegra_pcie_enable_system_interrupts(struct pcie_port * pp)701*4882a593Smuzhiyun static void tegra_pcie_enable_system_interrupts(struct pcie_port *pp)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
704*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
705*4882a593Smuzhiyun 	u32 val;
706*4882a593Smuzhiyun 	u16 val_w;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L0_0);
709*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_LINK_STATE_INT_EN;
710*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L0_0);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L1_0_0);
713*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_0_0_LINK_REQ_RST_NOT_INT_EN;
714*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L1_0_0);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (pcie->enable_cdm_check) {
717*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_INTR_EN_L0_0);
718*4882a593Smuzhiyun 		val |= APPL_INTR_EN_L0_0_CDM_REG_CHK_INT_EN;
719*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_INTR_EN_L0_0);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_INTR_EN_L1_18);
722*4882a593Smuzhiyun 		val |= APPL_INTR_EN_L1_18_CDM_REG_CHK_CMP_ERR;
723*4882a593Smuzhiyun 		val |= APPL_INTR_EN_L1_18_CDM_REG_CHK_LOGIC_ERR;
724*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_INTR_EN_L1_18);
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	val_w = dw_pcie_readw_dbi(&pcie->pci, pcie->pcie_cap_base +
728*4882a593Smuzhiyun 				  PCI_EXP_LNKSTA);
729*4882a593Smuzhiyun 	pcie->init_link_width = (val_w & PCI_EXP_LNKSTA_NLW) >>
730*4882a593Smuzhiyun 				PCI_EXP_LNKSTA_NLW_SHIFT;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	val_w = dw_pcie_readw_dbi(&pcie->pci, pcie->pcie_cap_base +
733*4882a593Smuzhiyun 				  PCI_EXP_LNKCTL);
734*4882a593Smuzhiyun 	val_w |= PCI_EXP_LNKCTL_LBMIE;
735*4882a593Smuzhiyun 	dw_pcie_writew_dbi(&pcie->pci, pcie->pcie_cap_base + PCI_EXP_LNKCTL,
736*4882a593Smuzhiyun 			   val_w);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
tegra_pcie_enable_legacy_interrupts(struct pcie_port * pp)739*4882a593Smuzhiyun static void tegra_pcie_enable_legacy_interrupts(struct pcie_port *pp)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
742*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
743*4882a593Smuzhiyun 	u32 val;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	/* Enable legacy interrupt generation */
746*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L0_0);
747*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_SYS_INTR_EN;
748*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_INT_INT_EN;
749*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L0_0);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L1_8_0);
752*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_8_INTX_EN;
753*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_8_AUTO_BW_INT_EN;
754*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_8_BW_MGT_INT_EN;
755*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCIEAER))
756*4882a593Smuzhiyun 		val |= APPL_INTR_EN_L1_8_AER_INT_EN;
757*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L1_8_0);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
tegra_pcie_enable_msi_interrupts(struct pcie_port * pp)760*4882a593Smuzhiyun static void tegra_pcie_enable_msi_interrupts(struct pcie_port *pp)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
763*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
764*4882a593Smuzhiyun 	u32 val;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	dw_pcie_msi_init(pp);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* Enable MSI interrupt generation */
769*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L0_0);
770*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_SYS_MSI_INTR_EN;
771*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_MSI_RCV_INT_EN;
772*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L0_0);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun 
tegra_pcie_enable_interrupts(struct pcie_port * pp)775*4882a593Smuzhiyun static void tegra_pcie_enable_interrupts(struct pcie_port *pp)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
778*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Clear interrupt statuses before enabling interrupts */
781*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L0);
782*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_0_0);
783*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_1);
784*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_2);
785*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_3);
786*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_6);
787*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_7);
788*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_8_0);
789*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_9);
790*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_10);
791*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_11);
792*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_13);
793*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_14);
794*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_15);
795*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_17);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	tegra_pcie_enable_system_interrupts(pp);
798*4882a593Smuzhiyun 	tegra_pcie_enable_legacy_interrupts(pp);
799*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
800*4882a593Smuzhiyun 		tegra_pcie_enable_msi_interrupts(pp);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
config_gen3_gen4_eq_presets(struct tegra_pcie_dw * pcie)803*4882a593Smuzhiyun static void config_gen3_gen4_eq_presets(struct tegra_pcie_dw *pcie)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
806*4882a593Smuzhiyun 	u32 val, offset, i;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Program init preset */
809*4882a593Smuzhiyun 	for (i = 0; i < pcie->num_lanes; i++) {
810*4882a593Smuzhiyun 		val = dw_pcie_readw_dbi(pci, CAP_SPCIE_CAP_OFF + (i * 2));
811*4882a593Smuzhiyun 		val &= ~CAP_SPCIE_CAP_OFF_DSP_TX_PRESET0_MASK;
812*4882a593Smuzhiyun 		val |= GEN3_GEN4_EQ_PRESET_INIT;
813*4882a593Smuzhiyun 		val &= ~CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_MASK;
814*4882a593Smuzhiyun 		val |= (GEN3_GEN4_EQ_PRESET_INIT <<
815*4882a593Smuzhiyun 			   CAP_SPCIE_CAP_OFF_USP_TX_PRESET0_SHIFT);
816*4882a593Smuzhiyun 		dw_pcie_writew_dbi(pci, CAP_SPCIE_CAP_OFF + (i * 2), val);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		offset = dw_pcie_find_ext_capability(pci,
819*4882a593Smuzhiyun 						     PCI_EXT_CAP_ID_PL_16GT) +
820*4882a593Smuzhiyun 				PCI_PL_16GT_LE_CTRL;
821*4882a593Smuzhiyun 		val = dw_pcie_readb_dbi(pci, offset + i);
822*4882a593Smuzhiyun 		val &= ~PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK;
823*4882a593Smuzhiyun 		val |= GEN3_GEN4_EQ_PRESET_INIT;
824*4882a593Smuzhiyun 		val &= ~PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK;
825*4882a593Smuzhiyun 		val |= (GEN3_GEN4_EQ_PRESET_INIT <<
826*4882a593Smuzhiyun 			PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT);
827*4882a593Smuzhiyun 		dw_pcie_writeb_dbi(pci, offset + i, val);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
831*4882a593Smuzhiyun 	val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
832*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_EQ_CONTROL_OFF);
835*4882a593Smuzhiyun 	val &= ~GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK;
836*4882a593Smuzhiyun 	val |= (0x3ff << GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT);
837*4882a593Smuzhiyun 	val &= ~GEN3_EQ_CONTROL_OFF_FB_MODE_MASK;
838*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_EQ_CONTROL_OFF, val);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
841*4882a593Smuzhiyun 	val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
842*4882a593Smuzhiyun 	val |= (0x1 << GEN3_RELATED_OFF_RATE_SHADOW_SEL_SHIFT);
843*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_EQ_CONTROL_OFF);
846*4882a593Smuzhiyun 	val &= ~GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_MASK;
847*4882a593Smuzhiyun 	val |= (0x360 << GEN3_EQ_CONTROL_OFF_PSET_REQ_VEC_SHIFT);
848*4882a593Smuzhiyun 	val &= ~GEN3_EQ_CONTROL_OFF_FB_MODE_MASK;
849*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_EQ_CONTROL_OFF, val);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
852*4882a593Smuzhiyun 	val &= ~GEN3_RELATED_OFF_RATE_SHADOW_SEL_MASK;
853*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
tegra_pcie_prepare_host(struct pcie_port * pp)856*4882a593Smuzhiyun static void tegra_pcie_prepare_host(struct pcie_port *pp)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
859*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
860*4882a593Smuzhiyun 	u32 val;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCI_IO_BASE);
863*4882a593Smuzhiyun 	val &= ~(IO_BASE_IO_DECODE | IO_BASE_IO_DECODE_BIT8);
864*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCI_IO_BASE, val);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCI_PREF_MEMORY_BASE);
867*4882a593Smuzhiyun 	val |= CFG_PREF_MEM_LIMIT_BASE_MEM_DECODE;
868*4882a593Smuzhiyun 	val |= CFG_PREF_MEM_LIMIT_BASE_MEM_LIMIT_DECODE;
869*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCI_PREF_MEMORY_BASE, val);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* Enable as 0xFFFF0001 response for CRS */
874*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT);
875*4882a593Smuzhiyun 	val &= ~(AMBA_ERROR_RESPONSE_CRS_MASK << AMBA_ERROR_RESPONSE_CRS_SHIFT);
876*4882a593Smuzhiyun 	val |= (AMBA_ERROR_RESPONSE_CRS_OKAY_FFFF0001 <<
877*4882a593Smuzhiyun 		AMBA_ERROR_RESPONSE_CRS_SHIFT);
878*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PORT_LOGIC_AMBA_ERROR_RESPONSE_DEFAULT, val);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* Configure Max lane width from DT */
881*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKCAP);
882*4882a593Smuzhiyun 	val &= ~PCI_EXP_LNKCAP_MLW;
883*4882a593Smuzhiyun 	val |= (pcie->num_lanes << PCI_EXP_LNKSTA_NLW_SHIFT);
884*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKCAP, val);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	config_gen3_gen4_eq_presets(pcie);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	init_host_aspm(pcie);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
891*4882a593Smuzhiyun 	val &= ~GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL;
892*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (pcie->update_fc_fixup) {
895*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF);
896*4882a593Smuzhiyun 		val |= 0x1 << CFG_TIMER_CTRL_ACK_NAK_SHIFT;
897*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF, val);
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	dw_pcie_setup_rc(pp);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	clk_set_rate(pcie->core_clk, GEN4_CORE_CLK_FREQ);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* Assert RST */
905*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_PINMUX);
906*4882a593Smuzhiyun 	val &= ~APPL_PINMUX_PEX_RST;
907*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_PINMUX);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	usleep_range(100, 200);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* Enable LTSSM */
912*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
913*4882a593Smuzhiyun 	val |= APPL_CTRL_LTSSM_EN;
914*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* De-assert RST */
917*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_PINMUX);
918*4882a593Smuzhiyun 	val |= APPL_PINMUX_PEX_RST;
919*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_PINMUX);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	msleep(100);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
tegra_pcie_dw_host_init(struct pcie_port * pp)924*4882a593Smuzhiyun static int tegra_pcie_dw_host_init(struct pcie_port *pp)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
927*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
928*4882a593Smuzhiyun 	u32 val, tmp, offset, speed;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	pp->bridge->ops = &tegra_pci_ops;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	tegra_pcie_prepare_host(pp);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	if (dw_pcie_wait_for_link(pci)) {
935*4882a593Smuzhiyun 		/*
936*4882a593Smuzhiyun 		 * There are some endpoints which can't get the link up if
937*4882a593Smuzhiyun 		 * root port has Data Link Feature (DLF) enabled.
938*4882a593Smuzhiyun 		 * Refer Spec rev 4.0 ver 1.0 sec 3.4.2 & 7.7.4 for more info
939*4882a593Smuzhiyun 		 * on Scaled Flow Control and DLF.
940*4882a593Smuzhiyun 		 * So, need to confirm that is indeed the case here and attempt
941*4882a593Smuzhiyun 		 * link up once again with DLF disabled.
942*4882a593Smuzhiyun 		 */
943*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_DEBUG);
944*4882a593Smuzhiyun 		val &= APPL_DEBUG_LTSSM_STATE_MASK;
945*4882a593Smuzhiyun 		val >>= APPL_DEBUG_LTSSM_STATE_SHIFT;
946*4882a593Smuzhiyun 		tmp = appl_readl(pcie, APPL_LINK_STATUS);
947*4882a593Smuzhiyun 		tmp &= APPL_LINK_STATUS_RDLH_LINK_UP;
948*4882a593Smuzhiyun 		if (!(val == 0x11 && !tmp)) {
949*4882a593Smuzhiyun 			/* Link is down for all good reasons */
950*4882a593Smuzhiyun 			return 0;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		dev_info(pci->dev, "Link is down in DLL");
954*4882a593Smuzhiyun 		dev_info(pci->dev, "Trying again with DLFE disabled\n");
955*4882a593Smuzhiyun 		/* Disable LTSSM */
956*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_CTRL);
957*4882a593Smuzhiyun 		val &= ~APPL_CTRL_LTSSM_EN;
958*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_CTRL);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 		reset_control_assert(pcie->core_rst);
961*4882a593Smuzhiyun 		reset_control_deassert(pcie->core_rst);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 		offset = dw_pcie_find_ext_capability(pci, PCI_EXT_CAP_ID_DLF);
964*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, offset + PCI_DLF_CAP);
965*4882a593Smuzhiyun 		val &= ~PCI_DLF_EXCHANGE_ENABLE;
966*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, offset + PCI_DLF_CAP, val);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		tegra_pcie_prepare_host(pp);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		if (dw_pcie_wait_for_link(pci))
971*4882a593Smuzhiyun 			return 0;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	speed = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA) &
975*4882a593Smuzhiyun 		PCI_EXP_LNKSTA_CLS;
976*4882a593Smuzhiyun 	clk_set_rate(pcie->core_clk, pcie_gen_freq[speed - 1]);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	tegra_pcie_enable_interrupts(pp);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
tegra_pcie_dw_link_up(struct dw_pcie * pci)983*4882a593Smuzhiyun static int tegra_pcie_dw_link_up(struct dw_pcie *pci)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
986*4882a593Smuzhiyun 	u32 val = dw_pcie_readw_dbi(pci, pcie->pcie_cap_base + PCI_EXP_LNKSTA);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	return !!(val & PCI_EXP_LNKSTA_DLLLA);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
tegra_pcie_set_msi_vec_num(struct pcie_port * pp)991*4882a593Smuzhiyun static void tegra_pcie_set_msi_vec_num(struct pcie_port *pp)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	pp->num_vectors = MAX_MSI_IRQS;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
tegra_pcie_dw_start_link(struct dw_pcie * pci)996*4882a593Smuzhiyun static int tegra_pcie_dw_start_link(struct dw_pcie *pci)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	enable_irq(pcie->pex_rst_irq);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	return 0;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
tegra_pcie_dw_stop_link(struct dw_pcie * pci)1005*4882a593Smuzhiyun static void tegra_pcie_dw_stop_link(struct dw_pcie *pci)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	disable_irq(pcie->pex_rst_irq);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun static const struct dw_pcie_ops tegra_dw_pcie_ops = {
1013*4882a593Smuzhiyun 	.link_up = tegra_pcie_dw_link_up,
1014*4882a593Smuzhiyun 	.start_link = tegra_pcie_dw_start_link,
1015*4882a593Smuzhiyun 	.stop_link = tegra_pcie_dw_stop_link,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static struct dw_pcie_host_ops tegra_pcie_dw_host_ops = {
1019*4882a593Smuzhiyun 	.host_init = tegra_pcie_dw_host_init,
1020*4882a593Smuzhiyun 	.set_num_vectors = tegra_pcie_set_msi_vec_num,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
tegra_pcie_disable_phy(struct tegra_pcie_dw * pcie)1023*4882a593Smuzhiyun static void tegra_pcie_disable_phy(struct tegra_pcie_dw *pcie)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	unsigned int phy_count = pcie->phy_count;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	while (phy_count--) {
1028*4882a593Smuzhiyun 		phy_power_off(pcie->phys[phy_count]);
1029*4882a593Smuzhiyun 		phy_exit(pcie->phys[phy_count]);
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
tegra_pcie_enable_phy(struct tegra_pcie_dw * pcie)1033*4882a593Smuzhiyun static int tegra_pcie_enable_phy(struct tegra_pcie_dw *pcie)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	unsigned int i;
1036*4882a593Smuzhiyun 	int ret;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	for (i = 0; i < pcie->phy_count; i++) {
1039*4882a593Smuzhiyun 		ret = phy_init(pcie->phys[i]);
1040*4882a593Smuzhiyun 		if (ret < 0)
1041*4882a593Smuzhiyun 			goto phy_power_off;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		ret = phy_power_on(pcie->phys[i]);
1044*4882a593Smuzhiyun 		if (ret < 0)
1045*4882a593Smuzhiyun 			goto phy_exit;
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	return 0;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun phy_power_off:
1051*4882a593Smuzhiyun 	while (i--) {
1052*4882a593Smuzhiyun 		phy_power_off(pcie->phys[i]);
1053*4882a593Smuzhiyun phy_exit:
1054*4882a593Smuzhiyun 		phy_exit(pcie->phys[i]);
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	return ret;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
tegra_pcie_dw_parse_dt(struct tegra_pcie_dw * pcie)1060*4882a593Smuzhiyun static int tegra_pcie_dw_parse_dt(struct tegra_pcie_dw *pcie)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	struct device_node *np = pcie->dev->of_node;
1063*4882a593Smuzhiyun 	int ret;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "nvidia,aspm-cmrt-us", &pcie->aspm_cmrt);
1066*4882a593Smuzhiyun 	if (ret < 0) {
1067*4882a593Smuzhiyun 		dev_info(pcie->dev, "Failed to read ASPM T_cmrt: %d\n", ret);
1068*4882a593Smuzhiyun 		return ret;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "nvidia,aspm-pwr-on-t-us",
1072*4882a593Smuzhiyun 				   &pcie->aspm_pwr_on_t);
1073*4882a593Smuzhiyun 	if (ret < 0)
1074*4882a593Smuzhiyun 		dev_info(pcie->dev, "Failed to read ASPM Power On time: %d\n",
1075*4882a593Smuzhiyun 			 ret);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "nvidia,aspm-l0s-entrance-latency-us",
1078*4882a593Smuzhiyun 				   &pcie->aspm_l0s_enter_lat);
1079*4882a593Smuzhiyun 	if (ret < 0)
1080*4882a593Smuzhiyun 		dev_info(pcie->dev,
1081*4882a593Smuzhiyun 			 "Failed to read ASPM L0s Entrance latency: %d\n", ret);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	ret = of_property_read_u32(np, "num-lanes", &pcie->num_lanes);
1084*4882a593Smuzhiyun 	if (ret < 0) {
1085*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to read num-lanes: %d\n", ret);
1086*4882a593Smuzhiyun 		return ret;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	ret = of_property_read_u32_index(np, "nvidia,bpmp", 1, &pcie->cid);
1090*4882a593Smuzhiyun 	if (ret) {
1091*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to read Controller-ID: %d\n", ret);
1092*4882a593Smuzhiyun 		return ret;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	ret = of_property_count_strings(np, "phy-names");
1096*4882a593Smuzhiyun 	if (ret < 0) {
1097*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to find PHY entries: %d\n",
1098*4882a593Smuzhiyun 			ret);
1099*4882a593Smuzhiyun 		return ret;
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 	pcie->phy_count = ret;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	if (of_property_read_bool(np, "nvidia,update-fc-fixup"))
1104*4882a593Smuzhiyun 		pcie->update_fc_fixup = true;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	pcie->supports_clkreq =
1107*4882a593Smuzhiyun 		of_property_read_bool(pcie->dev->of_node, "supports-clkreq");
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	pcie->enable_cdm_check =
1110*4882a593Smuzhiyun 		of_property_read_bool(np, "snps,enable-cdm-check");
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (pcie->mode == DW_PCIE_RC_TYPE)
1113*4882a593Smuzhiyun 		return 0;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* Endpoint mode specific DT entries */
1116*4882a593Smuzhiyun 	pcie->pex_rst_gpiod = devm_gpiod_get(pcie->dev, "reset", GPIOD_IN);
1117*4882a593Smuzhiyun 	if (IS_ERR(pcie->pex_rst_gpiod)) {
1118*4882a593Smuzhiyun 		int err = PTR_ERR(pcie->pex_rst_gpiod);
1119*4882a593Smuzhiyun 		const char *level = KERN_ERR;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 		if (err == -EPROBE_DEFER)
1122*4882a593Smuzhiyun 			level = KERN_DEBUG;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		dev_printk(level, pcie->dev,
1125*4882a593Smuzhiyun 			   dev_fmt("Failed to get PERST GPIO: %d\n"),
1126*4882a593Smuzhiyun 			   err);
1127*4882a593Smuzhiyun 		return err;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	pcie->pex_refclk_sel_gpiod = devm_gpiod_get(pcie->dev,
1131*4882a593Smuzhiyun 						    "nvidia,refclk-select",
1132*4882a593Smuzhiyun 						    GPIOD_OUT_HIGH);
1133*4882a593Smuzhiyun 	if (IS_ERR(pcie->pex_refclk_sel_gpiod)) {
1134*4882a593Smuzhiyun 		int err = PTR_ERR(pcie->pex_refclk_sel_gpiod);
1135*4882a593Smuzhiyun 		const char *level = KERN_ERR;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		if (err == -EPROBE_DEFER)
1138*4882a593Smuzhiyun 			level = KERN_DEBUG;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 		dev_printk(level, pcie->dev,
1141*4882a593Smuzhiyun 			   dev_fmt("Failed to get REFCLK select GPIOs: %d\n"),
1142*4882a593Smuzhiyun 			   err);
1143*4882a593Smuzhiyun 		pcie->pex_refclk_sel_gpiod = NULL;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun 
tegra_pcie_bpmp_set_ctrl_state(struct tegra_pcie_dw * pcie,bool enable)1149*4882a593Smuzhiyun static int tegra_pcie_bpmp_set_ctrl_state(struct tegra_pcie_dw *pcie,
1150*4882a593Smuzhiyun 					  bool enable)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	struct mrq_uphy_response resp;
1153*4882a593Smuzhiyun 	struct tegra_bpmp_message msg;
1154*4882a593Smuzhiyun 	struct mrq_uphy_request req;
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* Controller-5 doesn't need to have its state set by BPMP-FW */
1157*4882a593Smuzhiyun 	if (pcie->cid == 5)
1158*4882a593Smuzhiyun 		return 0;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
1161*4882a593Smuzhiyun 	memset(&resp, 0, sizeof(resp));
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	req.cmd = CMD_UPHY_PCIE_CONTROLLER_STATE;
1164*4882a593Smuzhiyun 	req.controller_state.pcie_controller = pcie->cid;
1165*4882a593Smuzhiyun 	req.controller_state.enable = enable;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
1168*4882a593Smuzhiyun 	msg.mrq = MRQ_UPHY;
1169*4882a593Smuzhiyun 	msg.tx.data = &req;
1170*4882a593Smuzhiyun 	msg.tx.size = sizeof(req);
1171*4882a593Smuzhiyun 	msg.rx.data = &resp;
1172*4882a593Smuzhiyun 	msg.rx.size = sizeof(resp);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return tegra_bpmp_transfer(pcie->bpmp, &msg);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
tegra_pcie_bpmp_set_pll_state(struct tegra_pcie_dw * pcie,bool enable)1177*4882a593Smuzhiyun static int tegra_pcie_bpmp_set_pll_state(struct tegra_pcie_dw *pcie,
1178*4882a593Smuzhiyun 					 bool enable)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct mrq_uphy_response resp;
1181*4882a593Smuzhiyun 	struct tegra_bpmp_message msg;
1182*4882a593Smuzhiyun 	struct mrq_uphy_request req;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	memset(&req, 0, sizeof(req));
1185*4882a593Smuzhiyun 	memset(&resp, 0, sizeof(resp));
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	if (enable) {
1188*4882a593Smuzhiyun 		req.cmd = CMD_UPHY_PCIE_EP_CONTROLLER_PLL_INIT;
1189*4882a593Smuzhiyun 		req.ep_ctrlr_pll_init.ep_controller = pcie->cid;
1190*4882a593Smuzhiyun 	} else {
1191*4882a593Smuzhiyun 		req.cmd = CMD_UPHY_PCIE_EP_CONTROLLER_PLL_OFF;
1192*4882a593Smuzhiyun 		req.ep_ctrlr_pll_off.ep_controller = pcie->cid;
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	memset(&msg, 0, sizeof(msg));
1196*4882a593Smuzhiyun 	msg.mrq = MRQ_UPHY;
1197*4882a593Smuzhiyun 	msg.tx.data = &req;
1198*4882a593Smuzhiyun 	msg.tx.size = sizeof(req);
1199*4882a593Smuzhiyun 	msg.rx.data = &resp;
1200*4882a593Smuzhiyun 	msg.rx.size = sizeof(resp);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	return tegra_bpmp_transfer(pcie->bpmp, &msg);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
tegra_pcie_downstream_dev_to_D0(struct tegra_pcie_dw * pcie)1205*4882a593Smuzhiyun static void tegra_pcie_downstream_dev_to_D0(struct tegra_pcie_dw *pcie)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct pcie_port *pp = &pcie->pci.pp;
1208*4882a593Smuzhiyun 	struct pci_bus *child, *root_bus = NULL;
1209*4882a593Smuzhiyun 	struct pci_dev *pdev;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/*
1212*4882a593Smuzhiyun 	 * link doesn't go into L2 state with some of the endpoints with Tegra
1213*4882a593Smuzhiyun 	 * if they are not in D0 state. So, need to make sure that immediate
1214*4882a593Smuzhiyun 	 * downstream devices are in D0 state before sending PME_TurnOff to put
1215*4882a593Smuzhiyun 	 * link into L2 state.
1216*4882a593Smuzhiyun 	 * This is as per PCI Express Base r4.0 v1.0 September 27-2017,
1217*4882a593Smuzhiyun 	 * 5.2 Link State Power Management (Page #428).
1218*4882a593Smuzhiyun 	 */
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	list_for_each_entry(child, &pp->bridge->bus->children, node) {
1221*4882a593Smuzhiyun 		/* Bring downstream devices to D0 if they are not already in */
1222*4882a593Smuzhiyun 		if (child->parent == pp->bridge->bus) {
1223*4882a593Smuzhiyun 			root_bus = child;
1224*4882a593Smuzhiyun 			break;
1225*4882a593Smuzhiyun 		}
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (!root_bus) {
1229*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to find downstream devices\n");
1230*4882a593Smuzhiyun 		return;
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	list_for_each_entry(pdev, &root_bus->devices, bus_list) {
1234*4882a593Smuzhiyun 		if (PCI_SLOT(pdev->devfn) == 0) {
1235*4882a593Smuzhiyun 			if (pci_set_power_state(pdev, PCI_D0))
1236*4882a593Smuzhiyun 				dev_err(pcie->dev,
1237*4882a593Smuzhiyun 					"Failed to transition %s to D0 state\n",
1238*4882a593Smuzhiyun 					dev_name(&pdev->dev));
1239*4882a593Smuzhiyun 		}
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
tegra_pcie_get_slot_regulators(struct tegra_pcie_dw * pcie)1243*4882a593Smuzhiyun static int tegra_pcie_get_slot_regulators(struct tegra_pcie_dw *pcie)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	pcie->slot_ctl_3v3 = devm_regulator_get_optional(pcie->dev, "vpcie3v3");
1246*4882a593Smuzhiyun 	if (IS_ERR(pcie->slot_ctl_3v3)) {
1247*4882a593Smuzhiyun 		if (PTR_ERR(pcie->slot_ctl_3v3) != -ENODEV)
1248*4882a593Smuzhiyun 			return PTR_ERR(pcie->slot_ctl_3v3);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		pcie->slot_ctl_3v3 = NULL;
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	pcie->slot_ctl_12v = devm_regulator_get_optional(pcie->dev, "vpcie12v");
1254*4882a593Smuzhiyun 	if (IS_ERR(pcie->slot_ctl_12v)) {
1255*4882a593Smuzhiyun 		if (PTR_ERR(pcie->slot_ctl_12v) != -ENODEV)
1256*4882a593Smuzhiyun 			return PTR_ERR(pcie->slot_ctl_12v);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		pcie->slot_ctl_12v = NULL;
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
tegra_pcie_enable_slot_regulators(struct tegra_pcie_dw * pcie)1264*4882a593Smuzhiyun static int tegra_pcie_enable_slot_regulators(struct tegra_pcie_dw *pcie)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	int ret;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (pcie->slot_ctl_3v3) {
1269*4882a593Smuzhiyun 		ret = regulator_enable(pcie->slot_ctl_3v3);
1270*4882a593Smuzhiyun 		if (ret < 0) {
1271*4882a593Smuzhiyun 			dev_err(pcie->dev,
1272*4882a593Smuzhiyun 				"Failed to enable 3.3V slot supply: %d\n", ret);
1273*4882a593Smuzhiyun 			return ret;
1274*4882a593Smuzhiyun 		}
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (pcie->slot_ctl_12v) {
1278*4882a593Smuzhiyun 		ret = regulator_enable(pcie->slot_ctl_12v);
1279*4882a593Smuzhiyun 		if (ret < 0) {
1280*4882a593Smuzhiyun 			dev_err(pcie->dev,
1281*4882a593Smuzhiyun 				"Failed to enable 12V slot supply: %d\n", ret);
1282*4882a593Smuzhiyun 			goto fail_12v_enable;
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/*
1287*4882a593Smuzhiyun 	 * According to PCI Express Card Electromechanical Specification
1288*4882a593Smuzhiyun 	 * Revision 1.1, Table-2.4, T_PVPERL (Power stable to PERST# inactive)
1289*4882a593Smuzhiyun 	 * should be a minimum of 100ms.
1290*4882a593Smuzhiyun 	 */
1291*4882a593Smuzhiyun 	if (pcie->slot_ctl_3v3 || pcie->slot_ctl_12v)
1292*4882a593Smuzhiyun 		msleep(100);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	return 0;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun fail_12v_enable:
1297*4882a593Smuzhiyun 	if (pcie->slot_ctl_3v3)
1298*4882a593Smuzhiyun 		regulator_disable(pcie->slot_ctl_3v3);
1299*4882a593Smuzhiyun 	return ret;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
tegra_pcie_disable_slot_regulators(struct tegra_pcie_dw * pcie)1302*4882a593Smuzhiyun static void tegra_pcie_disable_slot_regulators(struct tegra_pcie_dw *pcie)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	if (pcie->slot_ctl_12v)
1305*4882a593Smuzhiyun 		regulator_disable(pcie->slot_ctl_12v);
1306*4882a593Smuzhiyun 	if (pcie->slot_ctl_3v3)
1307*4882a593Smuzhiyun 		regulator_disable(pcie->slot_ctl_3v3);
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun 
tegra_pcie_config_controller(struct tegra_pcie_dw * pcie,bool en_hw_hot_rst)1310*4882a593Smuzhiyun static int tegra_pcie_config_controller(struct tegra_pcie_dw *pcie,
1311*4882a593Smuzhiyun 					bool en_hw_hot_rst)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun 	int ret;
1314*4882a593Smuzhiyun 	u32 val;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	ret = tegra_pcie_bpmp_set_ctrl_state(pcie, true);
1317*4882a593Smuzhiyun 	if (ret) {
1318*4882a593Smuzhiyun 		dev_err(pcie->dev,
1319*4882a593Smuzhiyun 			"Failed to enable controller %u: %d\n", pcie->cid, ret);
1320*4882a593Smuzhiyun 		return ret;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	ret = tegra_pcie_enable_slot_regulators(pcie);
1324*4882a593Smuzhiyun 	if (ret < 0)
1325*4882a593Smuzhiyun 		goto fail_slot_reg_en;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	ret = regulator_enable(pcie->pex_ctl_supply);
1328*4882a593Smuzhiyun 	if (ret < 0) {
1329*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to enable regulator: %d\n", ret);
1330*4882a593Smuzhiyun 		goto fail_reg_en;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	ret = clk_prepare_enable(pcie->core_clk);
1334*4882a593Smuzhiyun 	if (ret) {
1335*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to enable core clock: %d\n", ret);
1336*4882a593Smuzhiyun 		goto fail_core_clk;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	ret = reset_control_deassert(pcie->core_apb_rst);
1340*4882a593Smuzhiyun 	if (ret) {
1341*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to deassert core APB reset: %d\n",
1342*4882a593Smuzhiyun 			ret);
1343*4882a593Smuzhiyun 		goto fail_core_apb_rst;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	if (en_hw_hot_rst) {
1347*4882a593Smuzhiyun 		/* Enable HW_HOT_RST mode */
1348*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_CTRL);
1349*4882a593Smuzhiyun 		val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
1350*4882a593Smuzhiyun 			 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
1351*4882a593Smuzhiyun 		val |= APPL_CTRL_HW_HOT_RST_EN;
1352*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_CTRL);
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	ret = tegra_pcie_enable_phy(pcie);
1356*4882a593Smuzhiyun 	if (ret) {
1357*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to enable PHY: %d\n", ret);
1358*4882a593Smuzhiyun 		goto fail_phy;
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* Update CFG base address */
1362*4882a593Smuzhiyun 	appl_writel(pcie, pcie->dbi_res->start & APPL_CFG_BASE_ADDR_MASK,
1363*4882a593Smuzhiyun 		    APPL_CFG_BASE_ADDR);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	/* Configure this core for RP mode operation */
1366*4882a593Smuzhiyun 	appl_writel(pcie, APPL_DM_TYPE_RP, APPL_DM_TYPE);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	appl_writel(pcie, 0x0, APPL_CFG_SLCG_OVERRIDE);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
1371*4882a593Smuzhiyun 	appl_writel(pcie, val | APPL_CTRL_SYS_PRE_DET_STATE, APPL_CTRL);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CFG_MISC);
1374*4882a593Smuzhiyun 	val |= (APPL_CFG_MISC_ARCACHE_VAL << APPL_CFG_MISC_ARCACHE_SHIFT);
1375*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CFG_MISC);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	if (!pcie->supports_clkreq) {
1378*4882a593Smuzhiyun 		val = appl_readl(pcie, APPL_PINMUX);
1379*4882a593Smuzhiyun 		val |= APPL_PINMUX_CLKREQ_OVERRIDE_EN;
1380*4882a593Smuzhiyun 		val &= ~APPL_PINMUX_CLKREQ_OVERRIDE;
1381*4882a593Smuzhiyun 		appl_writel(pcie, val, APPL_PINMUX);
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	/* Update iATU_DMA base address */
1385*4882a593Smuzhiyun 	appl_writel(pcie,
1386*4882a593Smuzhiyun 		    pcie->atu_dma_res->start & APPL_CFG_IATU_DMA_BASE_ADDR_MASK,
1387*4882a593Smuzhiyun 		    APPL_CFG_IATU_DMA_BASE_ADDR);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	reset_control_deassert(pcie->core_rst);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	pcie->pcie_cap_base = dw_pcie_find_capability(&pcie->pci,
1392*4882a593Smuzhiyun 						      PCI_CAP_ID_EXP);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* Disable ASPM-L1SS advertisement as there is no CLKREQ routing */
1395*4882a593Smuzhiyun 	if (!pcie->supports_clkreq) {
1396*4882a593Smuzhiyun 		disable_aspm_l11(pcie);
1397*4882a593Smuzhiyun 		disable_aspm_l12(pcie);
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	return ret;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun fail_phy:
1403*4882a593Smuzhiyun 	reset_control_assert(pcie->core_apb_rst);
1404*4882a593Smuzhiyun fail_core_apb_rst:
1405*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->core_clk);
1406*4882a593Smuzhiyun fail_core_clk:
1407*4882a593Smuzhiyun 	regulator_disable(pcie->pex_ctl_supply);
1408*4882a593Smuzhiyun fail_reg_en:
1409*4882a593Smuzhiyun 	tegra_pcie_disable_slot_regulators(pcie);
1410*4882a593Smuzhiyun fail_slot_reg_en:
1411*4882a593Smuzhiyun 	tegra_pcie_bpmp_set_ctrl_state(pcie, false);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	return ret;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
__deinit_controller(struct tegra_pcie_dw * pcie)1416*4882a593Smuzhiyun static int __deinit_controller(struct tegra_pcie_dw *pcie)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	int ret;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	ret = reset_control_assert(pcie->core_rst);
1421*4882a593Smuzhiyun 	if (ret) {
1422*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to assert \"core\" reset: %d\n",
1423*4882a593Smuzhiyun 			ret);
1424*4882a593Smuzhiyun 		return ret;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	tegra_pcie_disable_phy(pcie);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	ret = reset_control_assert(pcie->core_apb_rst);
1430*4882a593Smuzhiyun 	if (ret) {
1431*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to assert APB reset: %d\n", ret);
1432*4882a593Smuzhiyun 		return ret;
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->core_clk);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	ret = regulator_disable(pcie->pex_ctl_supply);
1438*4882a593Smuzhiyun 	if (ret) {
1439*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to disable regulator: %d\n", ret);
1440*4882a593Smuzhiyun 		return ret;
1441*4882a593Smuzhiyun 	}
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	tegra_pcie_disable_slot_regulators(pcie);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	ret = tegra_pcie_bpmp_set_ctrl_state(pcie, false);
1446*4882a593Smuzhiyun 	if (ret) {
1447*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to disable controller %d: %d\n",
1448*4882a593Smuzhiyun 			pcie->cid, ret);
1449*4882a593Smuzhiyun 		return ret;
1450*4882a593Smuzhiyun 	}
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return ret;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
tegra_pcie_init_controller(struct tegra_pcie_dw * pcie)1455*4882a593Smuzhiyun static int tegra_pcie_init_controller(struct tegra_pcie_dw *pcie)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
1458*4882a593Smuzhiyun 	struct pcie_port *pp = &pci->pp;
1459*4882a593Smuzhiyun 	int ret;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	ret = tegra_pcie_config_controller(pcie, false);
1462*4882a593Smuzhiyun 	if (ret < 0)
1463*4882a593Smuzhiyun 		return ret;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	pp->ops = &tegra_pcie_dw_host_ops;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	ret = dw_pcie_host_init(pp);
1468*4882a593Smuzhiyun 	if (ret < 0) {
1469*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to add PCIe port: %d\n", ret);
1470*4882a593Smuzhiyun 		goto fail_host_init;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	return 0;
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun fail_host_init:
1476*4882a593Smuzhiyun 	return __deinit_controller(pcie);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun 
tegra_pcie_try_link_l2(struct tegra_pcie_dw * pcie)1479*4882a593Smuzhiyun static int tegra_pcie_try_link_l2(struct tegra_pcie_dw *pcie)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun 	u32 val;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	if (!tegra_pcie_dw_link_up(&pcie->pci))
1484*4882a593Smuzhiyun 		return 0;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_RADM_STATUS);
1487*4882a593Smuzhiyun 	val |= APPL_PM_XMT_TURNOFF_STATE;
1488*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_RADM_STATUS);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	return readl_poll_timeout_atomic(pcie->appl_base + APPL_DEBUG, val,
1491*4882a593Smuzhiyun 				 val & APPL_DEBUG_PM_LINKST_IN_L2_LAT,
1492*4882a593Smuzhiyun 				 1, PME_ACK_TIMEOUT);
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
tegra_pcie_dw_pme_turnoff(struct tegra_pcie_dw * pcie)1495*4882a593Smuzhiyun static void tegra_pcie_dw_pme_turnoff(struct tegra_pcie_dw *pcie)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	u32 data;
1498*4882a593Smuzhiyun 	int err;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	if (!tegra_pcie_dw_link_up(&pcie->pci)) {
1501*4882a593Smuzhiyun 		dev_dbg(pcie->dev, "PCIe link is not up...!\n");
1502*4882a593Smuzhiyun 		return;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	if (tegra_pcie_try_link_l2(pcie)) {
1506*4882a593Smuzhiyun 		dev_info(pcie->dev, "Link didn't transition to L2 state\n");
1507*4882a593Smuzhiyun 		/*
1508*4882a593Smuzhiyun 		 * TX lane clock freq will reset to Gen1 only if link is in L2
1509*4882a593Smuzhiyun 		 * or detect state.
1510*4882a593Smuzhiyun 		 * So apply pex_rst to end point to force RP to go into detect
1511*4882a593Smuzhiyun 		 * state
1512*4882a593Smuzhiyun 		 */
1513*4882a593Smuzhiyun 		data = appl_readl(pcie, APPL_PINMUX);
1514*4882a593Smuzhiyun 		data &= ~APPL_PINMUX_PEX_RST;
1515*4882a593Smuzhiyun 		appl_writel(pcie, data, APPL_PINMUX);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 		err = readl_poll_timeout_atomic(pcie->appl_base + APPL_DEBUG,
1518*4882a593Smuzhiyun 						data,
1519*4882a593Smuzhiyun 						((data &
1520*4882a593Smuzhiyun 						APPL_DEBUG_LTSSM_STATE_MASK) >>
1521*4882a593Smuzhiyun 						APPL_DEBUG_LTSSM_STATE_SHIFT) ==
1522*4882a593Smuzhiyun 						LTSSM_STATE_PRE_DETECT,
1523*4882a593Smuzhiyun 						1, LTSSM_TIMEOUT);
1524*4882a593Smuzhiyun 		if (err) {
1525*4882a593Smuzhiyun 			dev_info(pcie->dev, "Link didn't go to detect state\n");
1526*4882a593Smuzhiyun 		} else {
1527*4882a593Smuzhiyun 			/* Disable LTSSM after link is in detect state */
1528*4882a593Smuzhiyun 			data = appl_readl(pcie, APPL_CTRL);
1529*4882a593Smuzhiyun 			data &= ~APPL_CTRL_LTSSM_EN;
1530*4882a593Smuzhiyun 			appl_writel(pcie, data, APPL_CTRL);
1531*4882a593Smuzhiyun 		}
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 	/*
1534*4882a593Smuzhiyun 	 * DBI registers may not be accessible after this as PLL-E would be
1535*4882a593Smuzhiyun 	 * down depending on how CLKREQ is pulled by end point
1536*4882a593Smuzhiyun 	 */
1537*4882a593Smuzhiyun 	data = appl_readl(pcie, APPL_PINMUX);
1538*4882a593Smuzhiyun 	data |= (APPL_PINMUX_CLKREQ_OVERRIDE_EN | APPL_PINMUX_CLKREQ_OVERRIDE);
1539*4882a593Smuzhiyun 	/* Cut REFCLK to slot */
1540*4882a593Smuzhiyun 	data |= APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE_EN;
1541*4882a593Smuzhiyun 	data &= ~APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE;
1542*4882a593Smuzhiyun 	appl_writel(pcie, data, APPL_PINMUX);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun 
tegra_pcie_deinit_controller(struct tegra_pcie_dw * pcie)1545*4882a593Smuzhiyun static int tegra_pcie_deinit_controller(struct tegra_pcie_dw *pcie)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun 	tegra_pcie_downstream_dev_to_D0(pcie);
1548*4882a593Smuzhiyun 	dw_pcie_host_deinit(&pcie->pci.pp);
1549*4882a593Smuzhiyun 	tegra_pcie_dw_pme_turnoff(pcie);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	return __deinit_controller(pcie);
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun 
tegra_pcie_config_rp(struct tegra_pcie_dw * pcie)1554*4882a593Smuzhiyun static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie)
1555*4882a593Smuzhiyun {
1556*4882a593Smuzhiyun 	struct pcie_port *pp = &pcie->pci.pp;
1557*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1558*4882a593Smuzhiyun 	char *name;
1559*4882a593Smuzhiyun 	int ret;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI)) {
1562*4882a593Smuzhiyun 		pp->msi_irq = of_irq_get_byname(dev->of_node, "msi");
1563*4882a593Smuzhiyun 		if (!pp->msi_irq) {
1564*4882a593Smuzhiyun 			dev_err(dev, "Failed to get MSI interrupt\n");
1565*4882a593Smuzhiyun 			return -ENODEV;
1566*4882a593Smuzhiyun 		}
1567*4882a593Smuzhiyun 	}
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev);
1572*4882a593Smuzhiyun 	if (ret < 0) {
1573*4882a593Smuzhiyun 		dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n",
1574*4882a593Smuzhiyun 			ret);
1575*4882a593Smuzhiyun 		goto fail_pm_get_sync;
1576*4882a593Smuzhiyun 	}
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	ret = pinctrl_pm_select_default_state(dev);
1579*4882a593Smuzhiyun 	if (ret < 0) {
1580*4882a593Smuzhiyun 		dev_err(dev, "Failed to configure sideband pins: %d\n", ret);
1581*4882a593Smuzhiyun 		goto fail_pm_get_sync;
1582*4882a593Smuzhiyun 	}
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	tegra_pcie_init_controller(pcie);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	pcie->link_state = tegra_pcie_dw_link_up(&pcie->pci);
1587*4882a593Smuzhiyun 	if (!pcie->link_state) {
1588*4882a593Smuzhiyun 		ret = -ENOMEDIUM;
1589*4882a593Smuzhiyun 		goto fail_host_init;
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
1593*4882a593Smuzhiyun 	if (!name) {
1594*4882a593Smuzhiyun 		ret = -ENOMEM;
1595*4882a593Smuzhiyun 		goto fail_host_init;
1596*4882a593Smuzhiyun 	}
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	pcie->debugfs = debugfs_create_dir(name, NULL);
1599*4882a593Smuzhiyun 	init_debugfs(pcie);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return ret;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun fail_host_init:
1604*4882a593Smuzhiyun 	tegra_pcie_deinit_controller(pcie);
1605*4882a593Smuzhiyun fail_pm_get_sync:
1606*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1607*4882a593Smuzhiyun 	pm_runtime_disable(dev);
1608*4882a593Smuzhiyun 	return ret;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
pex_ep_event_pex_rst_assert(struct tegra_pcie_dw * pcie)1611*4882a593Smuzhiyun static void pex_ep_event_pex_rst_assert(struct tegra_pcie_dw *pcie)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	u32 val;
1614*4882a593Smuzhiyun 	int ret;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (pcie->ep_state == EP_STATE_DISABLED)
1617*4882a593Smuzhiyun 		return;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	/* Disable LTSSM */
1620*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
1621*4882a593Smuzhiyun 	val &= ~APPL_CTRL_LTSSM_EN;
1622*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	ret = readl_poll_timeout(pcie->appl_base + APPL_DEBUG, val,
1625*4882a593Smuzhiyun 				 ((val & APPL_DEBUG_LTSSM_STATE_MASK) >>
1626*4882a593Smuzhiyun 				 APPL_DEBUG_LTSSM_STATE_SHIFT) ==
1627*4882a593Smuzhiyun 				 LTSSM_STATE_PRE_DETECT,
1628*4882a593Smuzhiyun 				 1, LTSSM_TIMEOUT);
1629*4882a593Smuzhiyun 	if (ret)
1630*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to go Detect state: %d\n", ret);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	reset_control_assert(pcie->core_rst);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	tegra_pcie_disable_phy(pcie);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	reset_control_assert(pcie->core_apb_rst);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->core_clk);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	pm_runtime_put_sync(pcie->dev);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	ret = tegra_pcie_bpmp_set_pll_state(pcie, false);
1643*4882a593Smuzhiyun 	if (ret)
1644*4882a593Smuzhiyun 		dev_err(pcie->dev, "Failed to turn off UPHY: %d\n", ret);
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	pcie->ep_state = EP_STATE_DISABLED;
1647*4882a593Smuzhiyun 	dev_dbg(pcie->dev, "Uninitialization of endpoint is completed\n");
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
pex_ep_event_pex_rst_deassert(struct tegra_pcie_dw * pcie)1650*4882a593Smuzhiyun static void pex_ep_event_pex_rst_deassert(struct tegra_pcie_dw *pcie)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
1653*4882a593Smuzhiyun 	struct dw_pcie_ep *ep = &pci->ep;
1654*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1655*4882a593Smuzhiyun 	u32 val;
1656*4882a593Smuzhiyun 	int ret;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	if (pcie->ep_state == EP_STATE_ENABLED)
1659*4882a593Smuzhiyun 		return;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(dev);
1662*4882a593Smuzhiyun 	if (ret < 0) {
1663*4882a593Smuzhiyun 		dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n",
1664*4882a593Smuzhiyun 			ret);
1665*4882a593Smuzhiyun 		return;
1666*4882a593Smuzhiyun 	}
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	ret = tegra_pcie_bpmp_set_pll_state(pcie, true);
1669*4882a593Smuzhiyun 	if (ret) {
1670*4882a593Smuzhiyun 		dev_err(dev, "Failed to init UPHY for PCIe EP: %d\n", ret);
1671*4882a593Smuzhiyun 		goto fail_pll_init;
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	ret = clk_prepare_enable(pcie->core_clk);
1675*4882a593Smuzhiyun 	if (ret) {
1676*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable core clock: %d\n", ret);
1677*4882a593Smuzhiyun 		goto fail_core_clk_enable;
1678*4882a593Smuzhiyun 	}
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	ret = reset_control_deassert(pcie->core_apb_rst);
1681*4882a593Smuzhiyun 	if (ret) {
1682*4882a593Smuzhiyun 		dev_err(dev, "Failed to deassert core APB reset: %d\n", ret);
1683*4882a593Smuzhiyun 		goto fail_core_apb_rst;
1684*4882a593Smuzhiyun 	}
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	ret = tegra_pcie_enable_phy(pcie);
1687*4882a593Smuzhiyun 	if (ret) {
1688*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable PHY: %d\n", ret);
1689*4882a593Smuzhiyun 		goto fail_phy;
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	/* Clear any stale interrupt statuses */
1693*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L0);
1694*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_0_0);
1695*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_1);
1696*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_2);
1697*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_3);
1698*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_6);
1699*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_7);
1700*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_8_0);
1701*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_9);
1702*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_10);
1703*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_11);
1704*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_13);
1705*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_14);
1706*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_15);
1707*4882a593Smuzhiyun 	appl_writel(pcie, 0xFFFFFFFF, APPL_INTR_STATUS_L1_17);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	/* configure this core for EP mode operation */
1710*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_DM_TYPE);
1711*4882a593Smuzhiyun 	val &= ~APPL_DM_TYPE_MASK;
1712*4882a593Smuzhiyun 	val |= APPL_DM_TYPE_EP;
1713*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_DM_TYPE);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	appl_writel(pcie, 0x0, APPL_CFG_SLCG_OVERRIDE);
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
1718*4882a593Smuzhiyun 	val |= APPL_CTRL_SYS_PRE_DET_STATE;
1719*4882a593Smuzhiyun 	val |= APPL_CTRL_HW_HOT_RST_EN;
1720*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CFG_MISC);
1723*4882a593Smuzhiyun 	val |= APPL_CFG_MISC_SLV_EP_MODE;
1724*4882a593Smuzhiyun 	val |= (APPL_CFG_MISC_ARCACHE_VAL << APPL_CFG_MISC_ARCACHE_SHIFT);
1725*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CFG_MISC);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_PINMUX);
1728*4882a593Smuzhiyun 	val |= APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE_EN;
1729*4882a593Smuzhiyun 	val |= APPL_PINMUX_CLK_OUTPUT_IN_OVERRIDE;
1730*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_PINMUX);
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	appl_writel(pcie, pcie->dbi_res->start & APPL_CFG_BASE_ADDR_MASK,
1733*4882a593Smuzhiyun 		    APPL_CFG_BASE_ADDR);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	appl_writel(pcie, pcie->atu_dma_res->start &
1736*4882a593Smuzhiyun 		    APPL_CFG_IATU_DMA_BASE_ADDR_MASK,
1737*4882a593Smuzhiyun 		    APPL_CFG_IATU_DMA_BASE_ADDR);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L0_0);
1740*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_SYS_INTR_EN;
1741*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_LINK_STATE_INT_EN;
1742*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L0_0_PCI_CMD_EN_INT_EN;
1743*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L0_0);
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_INTR_EN_L1_0_0);
1746*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_0_0_HOT_RESET_DONE_INT_EN;
1747*4882a593Smuzhiyun 	val |= APPL_INTR_EN_L1_0_0_RDLH_LINK_UP_INT_EN;
1748*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_INTR_EN_L1_0_0);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	reset_control_deassert(pcie->core_rst);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (pcie->update_fc_fixup) {
1753*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF);
1754*4882a593Smuzhiyun 		val |= 0x1 << CFG_TIMER_CTRL_ACK_NAK_SHIFT;
1755*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, CFG_TIMER_CTRL_MAX_FUNC_NUM_OFF, val);
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	config_gen3_gen4_eq_presets(pcie);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	init_host_aspm(pcie);
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	/* Disable ASPM-L1SS advertisement if there is no CLKREQ routing */
1763*4882a593Smuzhiyun 	if (!pcie->supports_clkreq) {
1764*4882a593Smuzhiyun 		disable_aspm_l11(pcie);
1765*4882a593Smuzhiyun 		disable_aspm_l12(pcie);
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF);
1769*4882a593Smuzhiyun 	val &= ~GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL;
1770*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	pcie->pcie_cap_base = dw_pcie_find_capability(&pcie->pci,
1773*4882a593Smuzhiyun 						      PCI_CAP_ID_EXP);
1774*4882a593Smuzhiyun 	clk_set_rate(pcie->core_clk, GEN4_CORE_CLK_FREQ);
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	val = (ep->msi_mem_phys & MSIX_ADDR_MATCH_LOW_OFF_MASK);
1777*4882a593Smuzhiyun 	val |= MSIX_ADDR_MATCH_LOW_OFF_EN;
1778*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, MSIX_ADDR_MATCH_LOW_OFF, val);
1779*4882a593Smuzhiyun 	val = (upper_32_bits(ep->msi_mem_phys) & MSIX_ADDR_MATCH_HIGH_OFF_MASK);
1780*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, MSIX_ADDR_MATCH_HIGH_OFF, val);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	ret = dw_pcie_ep_init_complete(ep);
1783*4882a593Smuzhiyun 	if (ret) {
1784*4882a593Smuzhiyun 		dev_err(dev, "Failed to complete initialization: %d\n", ret);
1785*4882a593Smuzhiyun 		goto fail_init_complete;
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	dw_pcie_ep_init_notify(ep);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	/* Enable LTSSM */
1791*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
1792*4882a593Smuzhiyun 	val |= APPL_CTRL_LTSSM_EN;
1793*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	pcie->ep_state = EP_STATE_ENABLED;
1796*4882a593Smuzhiyun 	dev_dbg(dev, "Initialization of endpoint is completed\n");
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	return;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun fail_init_complete:
1801*4882a593Smuzhiyun 	reset_control_assert(pcie->core_rst);
1802*4882a593Smuzhiyun 	tegra_pcie_disable_phy(pcie);
1803*4882a593Smuzhiyun fail_phy:
1804*4882a593Smuzhiyun 	reset_control_assert(pcie->core_apb_rst);
1805*4882a593Smuzhiyun fail_core_apb_rst:
1806*4882a593Smuzhiyun 	clk_disable_unprepare(pcie->core_clk);
1807*4882a593Smuzhiyun fail_core_clk_enable:
1808*4882a593Smuzhiyun 	tegra_pcie_bpmp_set_pll_state(pcie, false);
1809*4882a593Smuzhiyun fail_pll_init:
1810*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
tegra_pcie_ep_pex_rst_irq(int irq,void * arg)1813*4882a593Smuzhiyun static irqreturn_t tegra_pcie_ep_pex_rst_irq(int irq, void *arg)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = arg;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	if (gpiod_get_value(pcie->pex_rst_gpiod))
1818*4882a593Smuzhiyun 		pex_ep_event_pex_rst_assert(pcie);
1819*4882a593Smuzhiyun 	else
1820*4882a593Smuzhiyun 		pex_ep_event_pex_rst_deassert(pcie);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	return IRQ_HANDLED;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
tegra_pcie_ep_raise_legacy_irq(struct tegra_pcie_dw * pcie,u16 irq)1825*4882a593Smuzhiyun static int tegra_pcie_ep_raise_legacy_irq(struct tegra_pcie_dw *pcie, u16 irq)
1826*4882a593Smuzhiyun {
1827*4882a593Smuzhiyun 	/* Tegra194 supports only INTA */
1828*4882a593Smuzhiyun 	if (irq > 1)
1829*4882a593Smuzhiyun 		return -EINVAL;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	appl_writel(pcie, 1, APPL_LEGACY_INTX);
1832*4882a593Smuzhiyun 	usleep_range(1000, 2000);
1833*4882a593Smuzhiyun 	appl_writel(pcie, 0, APPL_LEGACY_INTX);
1834*4882a593Smuzhiyun 	return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun 
tegra_pcie_ep_raise_msi_irq(struct tegra_pcie_dw * pcie,u16 irq)1837*4882a593Smuzhiyun static int tegra_pcie_ep_raise_msi_irq(struct tegra_pcie_dw *pcie, u16 irq)
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun 	if (unlikely(irq > 31))
1840*4882a593Smuzhiyun 		return -EINVAL;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	appl_writel(pcie, BIT(irq), APPL_MSI_CTRL_1);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	return 0;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
tegra_pcie_ep_raise_msix_irq(struct tegra_pcie_dw * pcie,u16 irq)1847*4882a593Smuzhiyun static int tegra_pcie_ep_raise_msix_irq(struct tegra_pcie_dw *pcie, u16 irq)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun 	struct dw_pcie_ep *ep = &pcie->pci.ep;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	writel(irq, ep->msi_mem);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	return 0;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun 
tegra_pcie_ep_raise_irq(struct dw_pcie_ep * ep,u8 func_no,enum pci_epc_irq_type type,u16 interrupt_num)1856*4882a593Smuzhiyun static int tegra_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
1857*4882a593Smuzhiyun 				   enum pci_epc_irq_type type,
1858*4882a593Smuzhiyun 				   u16 interrupt_num)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
1861*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = to_tegra_pcie(pci);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	switch (type) {
1864*4882a593Smuzhiyun 	case PCI_EPC_IRQ_LEGACY:
1865*4882a593Smuzhiyun 		return tegra_pcie_ep_raise_legacy_irq(pcie, interrupt_num);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	case PCI_EPC_IRQ_MSI:
1868*4882a593Smuzhiyun 		return tegra_pcie_ep_raise_msi_irq(pcie, interrupt_num);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	case PCI_EPC_IRQ_MSIX:
1871*4882a593Smuzhiyun 		return tegra_pcie_ep_raise_msix_irq(pcie, interrupt_num);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	default:
1874*4882a593Smuzhiyun 		dev_err(pci->dev, "Unknown IRQ type\n");
1875*4882a593Smuzhiyun 		return -EPERM;
1876*4882a593Smuzhiyun 	}
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	return 0;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun static const struct pci_epc_features tegra_pcie_epc_features = {
1882*4882a593Smuzhiyun 	.linkup_notifier = true,
1883*4882a593Smuzhiyun 	.core_init_notifier = true,
1884*4882a593Smuzhiyun 	.msi_capable = false,
1885*4882a593Smuzhiyun 	.msix_capable = false,
1886*4882a593Smuzhiyun 	.reserved_bar = 1 << BAR_2 | 1 << BAR_3 | 1 << BAR_4 | 1 << BAR_5,
1887*4882a593Smuzhiyun 	.bar_fixed_64bit = 1 << BAR_0,
1888*4882a593Smuzhiyun 	.bar_fixed_size[0] = SZ_1M,
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun static const struct pci_epc_features*
tegra_pcie_ep_get_features(struct dw_pcie_ep * ep)1892*4882a593Smuzhiyun tegra_pcie_ep_get_features(struct dw_pcie_ep *ep)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	return &tegra_pcie_epc_features;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun static struct dw_pcie_ep_ops pcie_ep_ops = {
1898*4882a593Smuzhiyun 	.raise_irq = tegra_pcie_ep_raise_irq,
1899*4882a593Smuzhiyun 	.get_features = tegra_pcie_ep_get_features,
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun 
tegra_pcie_config_ep(struct tegra_pcie_dw * pcie,struct platform_device * pdev)1902*4882a593Smuzhiyun static int tegra_pcie_config_ep(struct tegra_pcie_dw *pcie,
1903*4882a593Smuzhiyun 				struct platform_device *pdev)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun 	struct dw_pcie *pci = &pcie->pci;
1906*4882a593Smuzhiyun 	struct device *dev = pcie->dev;
1907*4882a593Smuzhiyun 	struct dw_pcie_ep *ep;
1908*4882a593Smuzhiyun 	struct resource *res;
1909*4882a593Smuzhiyun 	char *name;
1910*4882a593Smuzhiyun 	int ret;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	ep = &pci->ep;
1913*4882a593Smuzhiyun 	ep->ops = &pcie_ep_ops;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
1916*4882a593Smuzhiyun 	if (!res)
1917*4882a593Smuzhiyun 		return -EINVAL;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	ep->phys_base = res->start;
1920*4882a593Smuzhiyun 	ep->addr_size = resource_size(res);
1921*4882a593Smuzhiyun 	ep->page_size = SZ_64K;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	ret = gpiod_set_debounce(pcie->pex_rst_gpiod, PERST_DEBOUNCE_TIME);
1924*4882a593Smuzhiyun 	if (ret < 0) {
1925*4882a593Smuzhiyun 		dev_err(dev, "Failed to set PERST GPIO debounce time: %d\n",
1926*4882a593Smuzhiyun 			ret);
1927*4882a593Smuzhiyun 		return ret;
1928*4882a593Smuzhiyun 	}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	ret = gpiod_to_irq(pcie->pex_rst_gpiod);
1931*4882a593Smuzhiyun 	if (ret < 0) {
1932*4882a593Smuzhiyun 		dev_err(dev, "Failed to get IRQ for PERST GPIO: %d\n", ret);
1933*4882a593Smuzhiyun 		return ret;
1934*4882a593Smuzhiyun 	}
1935*4882a593Smuzhiyun 	pcie->pex_rst_irq = (unsigned int)ret;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	name = devm_kasprintf(dev, GFP_KERNEL, "tegra_pcie_%u_pex_rst_irq",
1938*4882a593Smuzhiyun 			      pcie->cid);
1939*4882a593Smuzhiyun 	if (!name) {
1940*4882a593Smuzhiyun 		dev_err(dev, "Failed to create PERST IRQ string\n");
1941*4882a593Smuzhiyun 		return -ENOMEM;
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	irq_set_status_flags(pcie->pex_rst_irq, IRQ_NOAUTOEN);
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	pcie->ep_state = EP_STATE_DISABLED;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, pcie->pex_rst_irq, NULL,
1949*4882a593Smuzhiyun 					tegra_pcie_ep_pex_rst_irq,
1950*4882a593Smuzhiyun 					IRQF_TRIGGER_RISING |
1951*4882a593Smuzhiyun 					IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1952*4882a593Smuzhiyun 					name, (void *)pcie);
1953*4882a593Smuzhiyun 	if (ret < 0) {
1954*4882a593Smuzhiyun 		dev_err(dev, "Failed to request IRQ for PERST: %d\n", ret);
1955*4882a593Smuzhiyun 		return ret;
1956*4882a593Smuzhiyun 	}
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	name = devm_kasprintf(dev, GFP_KERNEL, "tegra_pcie_%u_ep_work",
1959*4882a593Smuzhiyun 			      pcie->cid);
1960*4882a593Smuzhiyun 	if (!name) {
1961*4882a593Smuzhiyun 		dev_err(dev, "Failed to create PCIe EP work thread string\n");
1962*4882a593Smuzhiyun 		return -ENOMEM;
1963*4882a593Smuzhiyun 	}
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	ret = dw_pcie_ep_init(ep);
1968*4882a593Smuzhiyun 	if (ret) {
1969*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize DWC Endpoint subsystem: %d\n",
1970*4882a593Smuzhiyun 			ret);
1971*4882a593Smuzhiyun 		pm_runtime_disable(dev);
1972*4882a593Smuzhiyun 		return ret;
1973*4882a593Smuzhiyun 	}
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	return 0;
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun 
tegra_pcie_dw_probe(struct platform_device * pdev)1978*4882a593Smuzhiyun static int tegra_pcie_dw_probe(struct platform_device *pdev)
1979*4882a593Smuzhiyun {
1980*4882a593Smuzhiyun 	const struct tegra_pcie_dw_of_data *data;
1981*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1982*4882a593Smuzhiyun 	struct resource *atu_dma_res;
1983*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie;
1984*4882a593Smuzhiyun 	struct resource *dbi_res;
1985*4882a593Smuzhiyun 	struct pcie_port *pp;
1986*4882a593Smuzhiyun 	struct dw_pcie *pci;
1987*4882a593Smuzhiyun 	struct phy **phys;
1988*4882a593Smuzhiyun 	char *name;
1989*4882a593Smuzhiyun 	int ret;
1990*4882a593Smuzhiyun 	u32 i;
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	data = of_device_get_match_data(dev);
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1995*4882a593Smuzhiyun 	if (!pcie)
1996*4882a593Smuzhiyun 		return -ENOMEM;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	pci = &pcie->pci;
1999*4882a593Smuzhiyun 	pci->dev = &pdev->dev;
2000*4882a593Smuzhiyun 	pci->ops = &tegra_dw_pcie_ops;
2001*4882a593Smuzhiyun 	pci->n_fts[0] = N_FTS_VAL;
2002*4882a593Smuzhiyun 	pci->n_fts[1] = FTS_VAL;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	pp = &pci->pp;
2005*4882a593Smuzhiyun 	pcie->dev = &pdev->dev;
2006*4882a593Smuzhiyun 	pcie->mode = (enum dw_pcie_device_mode)data->mode;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	ret = tegra_pcie_dw_parse_dt(pcie);
2009*4882a593Smuzhiyun 	if (ret < 0) {
2010*4882a593Smuzhiyun 		const char *level = KERN_ERR;
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
2013*4882a593Smuzhiyun 			level = KERN_DEBUG;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 		dev_printk(level, dev,
2016*4882a593Smuzhiyun 			   dev_fmt("Failed to parse device tree: %d\n"),
2017*4882a593Smuzhiyun 			   ret);
2018*4882a593Smuzhiyun 		return ret;
2019*4882a593Smuzhiyun 	}
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	ret = tegra_pcie_get_slot_regulators(pcie);
2022*4882a593Smuzhiyun 	if (ret < 0) {
2023*4882a593Smuzhiyun 		const char *level = KERN_ERR;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
2026*4882a593Smuzhiyun 			level = KERN_DEBUG;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 		dev_printk(level, dev,
2029*4882a593Smuzhiyun 			   dev_fmt("Failed to get slot regulators: %d\n"),
2030*4882a593Smuzhiyun 			   ret);
2031*4882a593Smuzhiyun 		return ret;
2032*4882a593Smuzhiyun 	}
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	if (pcie->pex_refclk_sel_gpiod)
2035*4882a593Smuzhiyun 		gpiod_set_value(pcie->pex_refclk_sel_gpiod, 1);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	pcie->pex_ctl_supply = devm_regulator_get(dev, "vddio-pex-ctl");
2038*4882a593Smuzhiyun 	if (IS_ERR(pcie->pex_ctl_supply)) {
2039*4882a593Smuzhiyun 		ret = PTR_ERR(pcie->pex_ctl_supply);
2040*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
2041*4882a593Smuzhiyun 			dev_err(dev, "Failed to get regulator: %ld\n",
2042*4882a593Smuzhiyun 				PTR_ERR(pcie->pex_ctl_supply));
2043*4882a593Smuzhiyun 		return ret;
2044*4882a593Smuzhiyun 	}
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	pcie->core_clk = devm_clk_get(dev, "core");
2047*4882a593Smuzhiyun 	if (IS_ERR(pcie->core_clk)) {
2048*4882a593Smuzhiyun 		dev_err(dev, "Failed to get core clock: %ld\n",
2049*4882a593Smuzhiyun 			PTR_ERR(pcie->core_clk));
2050*4882a593Smuzhiyun 		return PTR_ERR(pcie->core_clk);
2051*4882a593Smuzhiyun 	}
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	pcie->appl_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
2054*4882a593Smuzhiyun 						      "appl");
2055*4882a593Smuzhiyun 	if (!pcie->appl_res) {
2056*4882a593Smuzhiyun 		dev_err(dev, "Failed to find \"appl\" region\n");
2057*4882a593Smuzhiyun 		return -ENODEV;
2058*4882a593Smuzhiyun 	}
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	pcie->appl_base = devm_ioremap_resource(dev, pcie->appl_res);
2061*4882a593Smuzhiyun 	if (IS_ERR(pcie->appl_base))
2062*4882a593Smuzhiyun 		return PTR_ERR(pcie->appl_base);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	pcie->core_apb_rst = devm_reset_control_get(dev, "apb");
2065*4882a593Smuzhiyun 	if (IS_ERR(pcie->core_apb_rst)) {
2066*4882a593Smuzhiyun 		dev_err(dev, "Failed to get APB reset: %ld\n",
2067*4882a593Smuzhiyun 			PTR_ERR(pcie->core_apb_rst));
2068*4882a593Smuzhiyun 		return PTR_ERR(pcie->core_apb_rst);
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	phys = devm_kcalloc(dev, pcie->phy_count, sizeof(*phys), GFP_KERNEL);
2072*4882a593Smuzhiyun 	if (!phys)
2073*4882a593Smuzhiyun 		return -ENOMEM;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	for (i = 0; i < pcie->phy_count; i++) {
2076*4882a593Smuzhiyun 		name = kasprintf(GFP_KERNEL, "p2u-%u", i);
2077*4882a593Smuzhiyun 		if (!name) {
2078*4882a593Smuzhiyun 			dev_err(dev, "Failed to create P2U string\n");
2079*4882a593Smuzhiyun 			return -ENOMEM;
2080*4882a593Smuzhiyun 		}
2081*4882a593Smuzhiyun 		phys[i] = devm_phy_get(dev, name);
2082*4882a593Smuzhiyun 		kfree(name);
2083*4882a593Smuzhiyun 		if (IS_ERR(phys[i])) {
2084*4882a593Smuzhiyun 			ret = PTR_ERR(phys[i]);
2085*4882a593Smuzhiyun 			if (ret != -EPROBE_DEFER)
2086*4882a593Smuzhiyun 				dev_err(dev, "Failed to get PHY: %d\n", ret);
2087*4882a593Smuzhiyun 			return ret;
2088*4882a593Smuzhiyun 		}
2089*4882a593Smuzhiyun 	}
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 	pcie->phys = phys;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	dbi_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
2094*4882a593Smuzhiyun 	if (!dbi_res) {
2095*4882a593Smuzhiyun 		dev_err(dev, "Failed to find \"dbi\" region\n");
2096*4882a593Smuzhiyun 		return -ENODEV;
2097*4882a593Smuzhiyun 	}
2098*4882a593Smuzhiyun 	pcie->dbi_res = dbi_res;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	pci->dbi_base = devm_ioremap_resource(dev, dbi_res);
2101*4882a593Smuzhiyun 	if (IS_ERR(pci->dbi_base))
2102*4882a593Smuzhiyun 		return PTR_ERR(pci->dbi_base);
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	/* Tegra HW locates DBI2 at a fixed offset from DBI */
2105*4882a593Smuzhiyun 	pci->dbi_base2 = pci->dbi_base + 0x1000;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	atu_dma_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
2108*4882a593Smuzhiyun 						   "atu_dma");
2109*4882a593Smuzhiyun 	if (!atu_dma_res) {
2110*4882a593Smuzhiyun 		dev_err(dev, "Failed to find \"atu_dma\" region\n");
2111*4882a593Smuzhiyun 		return -ENODEV;
2112*4882a593Smuzhiyun 	}
2113*4882a593Smuzhiyun 	pcie->atu_dma_res = atu_dma_res;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	pci->atu_base = devm_ioremap_resource(dev, atu_dma_res);
2116*4882a593Smuzhiyun 	if (IS_ERR(pci->atu_base))
2117*4882a593Smuzhiyun 		return PTR_ERR(pci->atu_base);
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 	pcie->core_rst = devm_reset_control_get(dev, "core");
2120*4882a593Smuzhiyun 	if (IS_ERR(pcie->core_rst)) {
2121*4882a593Smuzhiyun 		dev_err(dev, "Failed to get core reset: %ld\n",
2122*4882a593Smuzhiyun 			PTR_ERR(pcie->core_rst));
2123*4882a593Smuzhiyun 		return PTR_ERR(pcie->core_rst);
2124*4882a593Smuzhiyun 	}
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	pp->irq = platform_get_irq_byname(pdev, "intr");
2127*4882a593Smuzhiyun 	if (pp->irq < 0)
2128*4882a593Smuzhiyun 		return pp->irq;
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	pcie->bpmp = tegra_bpmp_get(dev);
2131*4882a593Smuzhiyun 	if (IS_ERR(pcie->bpmp))
2132*4882a593Smuzhiyun 		return PTR_ERR(pcie->bpmp);
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pcie);
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	switch (pcie->mode) {
2137*4882a593Smuzhiyun 	case DW_PCIE_RC_TYPE:
2138*4882a593Smuzhiyun 		ret = devm_request_irq(dev, pp->irq, tegra_pcie_rp_irq_handler,
2139*4882a593Smuzhiyun 				       IRQF_SHARED, "tegra-pcie-intr", pcie);
2140*4882a593Smuzhiyun 		if (ret) {
2141*4882a593Smuzhiyun 			dev_err(dev, "Failed to request IRQ %d: %d\n", pp->irq,
2142*4882a593Smuzhiyun 				ret);
2143*4882a593Smuzhiyun 			goto fail;
2144*4882a593Smuzhiyun 		}
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 		ret = tegra_pcie_config_rp(pcie);
2147*4882a593Smuzhiyun 		if (ret && ret != -ENOMEDIUM)
2148*4882a593Smuzhiyun 			goto fail;
2149*4882a593Smuzhiyun 		else
2150*4882a593Smuzhiyun 			return 0;
2151*4882a593Smuzhiyun 		break;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	case DW_PCIE_EP_TYPE:
2154*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(dev, pp->irq,
2155*4882a593Smuzhiyun 						tegra_pcie_ep_hard_irq,
2156*4882a593Smuzhiyun 						tegra_pcie_ep_irq_thread,
2157*4882a593Smuzhiyun 						IRQF_SHARED | IRQF_ONESHOT,
2158*4882a593Smuzhiyun 						"tegra-pcie-ep-intr", pcie);
2159*4882a593Smuzhiyun 		if (ret) {
2160*4882a593Smuzhiyun 			dev_err(dev, "Failed to request IRQ %d: %d\n", pp->irq,
2161*4882a593Smuzhiyun 				ret);
2162*4882a593Smuzhiyun 			goto fail;
2163*4882a593Smuzhiyun 		}
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 		ret = tegra_pcie_config_ep(pcie, pdev);
2166*4882a593Smuzhiyun 		if (ret < 0)
2167*4882a593Smuzhiyun 			goto fail;
2168*4882a593Smuzhiyun 		break;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	default:
2171*4882a593Smuzhiyun 		dev_err(dev, "Invalid PCIe device type %d\n", pcie->mode);
2172*4882a593Smuzhiyun 	}
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun fail:
2175*4882a593Smuzhiyun 	tegra_bpmp_put(pcie->bpmp);
2176*4882a593Smuzhiyun 	return ret;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun 
tegra_pcie_dw_remove(struct platform_device * pdev)2179*4882a593Smuzhiyun static int tegra_pcie_dw_remove(struct platform_device *pdev)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = platform_get_drvdata(pdev);
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	if (!pcie->link_state)
2184*4882a593Smuzhiyun 		return 0;
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	debugfs_remove_recursive(pcie->debugfs);
2187*4882a593Smuzhiyun 	tegra_pcie_deinit_controller(pcie);
2188*4882a593Smuzhiyun 	pm_runtime_put_sync(pcie->dev);
2189*4882a593Smuzhiyun 	pm_runtime_disable(pcie->dev);
2190*4882a593Smuzhiyun 	tegra_bpmp_put(pcie->bpmp);
2191*4882a593Smuzhiyun 	if (pcie->pex_refclk_sel_gpiod)
2192*4882a593Smuzhiyun 		gpiod_set_value(pcie->pex_refclk_sel_gpiod, 0);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	return 0;
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun 
tegra_pcie_dw_suspend_late(struct device * dev)2197*4882a593Smuzhiyun static int tegra_pcie_dw_suspend_late(struct device *dev)
2198*4882a593Smuzhiyun {
2199*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
2200*4882a593Smuzhiyun 	u32 val;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	if (!pcie->link_state)
2203*4882a593Smuzhiyun 		return 0;
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	/* Enable HW_HOT_RST mode */
2206*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
2207*4882a593Smuzhiyun 	val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
2208*4882a593Smuzhiyun 		 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
2209*4882a593Smuzhiyun 	val |= APPL_CTRL_HW_HOT_RST_EN;
2210*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	return 0;
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun 
tegra_pcie_dw_suspend_noirq(struct device * dev)2215*4882a593Smuzhiyun static int tegra_pcie_dw_suspend_noirq(struct device *dev)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	if (!pcie->link_state)
2220*4882a593Smuzhiyun 		return 0;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	/* Save MSI interrupt vector */
2223*4882a593Smuzhiyun 	pcie->msi_ctrl_int = dw_pcie_readl_dbi(&pcie->pci,
2224*4882a593Smuzhiyun 					       PORT_LOGIC_MSI_CTRL_INT_0_EN);
2225*4882a593Smuzhiyun 	tegra_pcie_downstream_dev_to_D0(pcie);
2226*4882a593Smuzhiyun 	tegra_pcie_dw_pme_turnoff(pcie);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	return __deinit_controller(pcie);
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun 
tegra_pcie_dw_resume_noirq(struct device * dev)2231*4882a593Smuzhiyun static int tegra_pcie_dw_resume_noirq(struct device *dev)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
2234*4882a593Smuzhiyun 	int ret;
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	if (!pcie->link_state)
2237*4882a593Smuzhiyun 		return 0;
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	ret = tegra_pcie_config_controller(pcie, true);
2240*4882a593Smuzhiyun 	if (ret < 0)
2241*4882a593Smuzhiyun 		return ret;
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	ret = tegra_pcie_dw_host_init(&pcie->pci.pp);
2244*4882a593Smuzhiyun 	if (ret < 0) {
2245*4882a593Smuzhiyun 		dev_err(dev, "Failed to init host: %d\n", ret);
2246*4882a593Smuzhiyun 		goto fail_host_init;
2247*4882a593Smuzhiyun 	}
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	/* Restore MSI interrupt vector */
2250*4882a593Smuzhiyun 	dw_pcie_writel_dbi(&pcie->pci, PORT_LOGIC_MSI_CTRL_INT_0_EN,
2251*4882a593Smuzhiyun 			   pcie->msi_ctrl_int);
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 	return 0;
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun fail_host_init:
2256*4882a593Smuzhiyun 	return __deinit_controller(pcie);
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun 
tegra_pcie_dw_resume_early(struct device * dev)2259*4882a593Smuzhiyun static int tegra_pcie_dw_resume_early(struct device *dev)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = dev_get_drvdata(dev);
2262*4882a593Smuzhiyun 	u32 val;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	if (!pcie->link_state)
2265*4882a593Smuzhiyun 		return 0;
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 	/* Disable HW_HOT_RST mode */
2268*4882a593Smuzhiyun 	val = appl_readl(pcie, APPL_CTRL);
2269*4882a593Smuzhiyun 	val &= ~(APPL_CTRL_HW_HOT_RST_MODE_MASK <<
2270*4882a593Smuzhiyun 		 APPL_CTRL_HW_HOT_RST_MODE_SHIFT);
2271*4882a593Smuzhiyun 	val |= APPL_CTRL_HW_HOT_RST_MODE_IMDT_RST <<
2272*4882a593Smuzhiyun 	       APPL_CTRL_HW_HOT_RST_MODE_SHIFT;
2273*4882a593Smuzhiyun 	val &= ~APPL_CTRL_HW_HOT_RST_EN;
2274*4882a593Smuzhiyun 	appl_writel(pcie, val, APPL_CTRL);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	return 0;
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun 
tegra_pcie_dw_shutdown(struct platform_device * pdev)2279*4882a593Smuzhiyun static void tegra_pcie_dw_shutdown(struct platform_device *pdev)
2280*4882a593Smuzhiyun {
2281*4882a593Smuzhiyun 	struct tegra_pcie_dw *pcie = platform_get_drvdata(pdev);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	if (!pcie->link_state)
2284*4882a593Smuzhiyun 		return;
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	debugfs_remove_recursive(pcie->debugfs);
2287*4882a593Smuzhiyun 	tegra_pcie_downstream_dev_to_D0(pcie);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	disable_irq(pcie->pci.pp.irq);
2290*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_PCI_MSI))
2291*4882a593Smuzhiyun 		disable_irq(pcie->pci.pp.msi_irq);
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	tegra_pcie_dw_pme_turnoff(pcie);
2294*4882a593Smuzhiyun 	__deinit_controller(pcie);
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun static const struct tegra_pcie_dw_of_data tegra_pcie_dw_rc_of_data = {
2298*4882a593Smuzhiyun 	.mode = DW_PCIE_RC_TYPE,
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun static const struct tegra_pcie_dw_of_data tegra_pcie_dw_ep_of_data = {
2302*4882a593Smuzhiyun 	.mode = DW_PCIE_EP_TYPE,
2303*4882a593Smuzhiyun };
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun static const struct of_device_id tegra_pcie_dw_of_match[] = {
2306*4882a593Smuzhiyun 	{
2307*4882a593Smuzhiyun 		.compatible = "nvidia,tegra194-pcie",
2308*4882a593Smuzhiyun 		.data = &tegra_pcie_dw_rc_of_data,
2309*4882a593Smuzhiyun 	},
2310*4882a593Smuzhiyun 	{
2311*4882a593Smuzhiyun 		.compatible = "nvidia,tegra194-pcie-ep",
2312*4882a593Smuzhiyun 		.data = &tegra_pcie_dw_ep_of_data,
2313*4882a593Smuzhiyun 	},
2314*4882a593Smuzhiyun 	{},
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun static const struct dev_pm_ops tegra_pcie_dw_pm_ops = {
2318*4882a593Smuzhiyun 	.suspend_late = tegra_pcie_dw_suspend_late,
2319*4882a593Smuzhiyun 	.suspend_noirq = tegra_pcie_dw_suspend_noirq,
2320*4882a593Smuzhiyun 	.resume_noirq = tegra_pcie_dw_resume_noirq,
2321*4882a593Smuzhiyun 	.resume_early = tegra_pcie_dw_resume_early,
2322*4882a593Smuzhiyun };
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun static struct platform_driver tegra_pcie_dw_driver = {
2325*4882a593Smuzhiyun 	.probe = tegra_pcie_dw_probe,
2326*4882a593Smuzhiyun 	.remove = tegra_pcie_dw_remove,
2327*4882a593Smuzhiyun 	.shutdown = tegra_pcie_dw_shutdown,
2328*4882a593Smuzhiyun 	.driver = {
2329*4882a593Smuzhiyun 		.name	= "tegra194-pcie",
2330*4882a593Smuzhiyun 		.pm = &tegra_pcie_dw_pm_ops,
2331*4882a593Smuzhiyun 		.of_match_table = tegra_pcie_dw_of_match,
2332*4882a593Smuzhiyun 	},
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun module_platform_driver(tegra_pcie_dw_driver);
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_pcie_dw_of_match);
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun MODULE_AUTHOR("Vidya Sagar <vidyas@nvidia.com>");
2339*4882a593Smuzhiyun MODULE_DESCRIPTION("NVIDIA PCIe host controller driver");
2340*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2341