1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Qualcomm PCIe root complex driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
6*4882a593Smuzhiyun * Copyright 2015 Linaro Limited.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/phy/phy.h>
25*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
26*4882a593Smuzhiyun #include <linux/reset.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "../../pci.h"
31*4882a593Smuzhiyun #include "pcie-designware.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PCIE20_PARF_SYS_CTRL 0x00
34*4882a593Smuzhiyun #define MST_WAKEUP_EN BIT(13)
35*4882a593Smuzhiyun #define SLV_WAKEUP_EN BIT(12)
36*4882a593Smuzhiyun #define MSTR_ACLK_CGC_DIS BIT(10)
37*4882a593Smuzhiyun #define SLV_ACLK_CGC_DIS BIT(9)
38*4882a593Smuzhiyun #define CORE_CLK_CGC_DIS BIT(6)
39*4882a593Smuzhiyun #define AUX_PWR_DET BIT(4)
40*4882a593Smuzhiyun #define L23_CLK_RMV_DIS BIT(2)
41*4882a593Smuzhiyun #define L1_CLK_RMV_DIS BIT(1)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define PCIE20_PARF_PHY_CTRL 0x40
44*4882a593Smuzhiyun #define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
45*4882a593Smuzhiyun #define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) ((x) << 16)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PCIE20_PARF_PHY_REFCLK 0x4C
48*4882a593Smuzhiyun #define PHY_REFCLK_SSP_EN BIT(16)
49*4882a593Smuzhiyun #define PHY_REFCLK_USE_PAD BIT(12)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define PCIE20_PARF_DBI_BASE_ADDR 0x168
52*4882a593Smuzhiyun #define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16C
53*4882a593Smuzhiyun #define PCIE20_PARF_MHI_CLOCK_RESET_CTRL 0x174
54*4882a593Smuzhiyun #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
55*4882a593Smuzhiyun #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1A8
56*4882a593Smuzhiyun #define PCIE20_PARF_LTSSM 0x1B0
57*4882a593Smuzhiyun #define PCIE20_PARF_SID_OFFSET 0x234
58*4882a593Smuzhiyun #define PCIE20_PARF_BDF_TRANSLATE_CFG 0x24C
59*4882a593Smuzhiyun #define PCIE20_PARF_DEVICE_TYPE 0x1000
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define PCIE20_ELBI_SYS_CTRL 0x04
62*4882a593Smuzhiyun #define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
65*4882a593Smuzhiyun #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
66*4882a593Smuzhiyun #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
67*4882a593Smuzhiyun #define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
68*4882a593Smuzhiyun #define CFG_BRIDGE_SB_INIT BIT(0)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define PCIE_CAP_LINK1_VAL 0x2FD7F
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define PCIE20_PARF_Q2A_FLUSH 0x1AC
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define PCIE20_MISC_CONTROL_1_REG 0x8BC
75*4882a593Smuzhiyun #define DBI_RO_WR_EN 1
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PERST_DELAY_US 1000
78*4882a593Smuzhiyun /* PARF registers */
79*4882a593Smuzhiyun #define PCIE20_PARF_PCS_DEEMPH 0x34
80*4882a593Smuzhiyun #define PCS_DEEMPH_TX_DEEMPH_GEN1(x) ((x) << 16)
81*4882a593Smuzhiyun #define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) ((x) << 8)
82*4882a593Smuzhiyun #define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) ((x) << 0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define PCIE20_PARF_PCS_SWING 0x38
85*4882a593Smuzhiyun #define PCS_SWING_TX_SWING_FULL(x) ((x) << 8)
86*4882a593Smuzhiyun #define PCS_SWING_TX_SWING_LOW(x) ((x) << 0)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define PCIE20_PARF_CONFIG_BITS 0x50
89*4882a593Smuzhiyun #define PHY_RX0_EQ(x) ((x) << 24)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE 0x358
92*4882a593Smuzhiyun #define SLV_ADDR_SPACE_SZ 0x10000000
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define PCIE20_LNK_CONTROL2_LINK_STATUS2 0xa0
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define DEVICE_TYPE_RC 0x4
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
99*4882a593Smuzhiyun #define QCOM_PCIE_2_1_0_MAX_CLOCKS 5
100*4882a593Smuzhiyun struct qcom_pcie_resources_2_1_0 {
101*4882a593Smuzhiyun struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
102*4882a593Smuzhiyun struct reset_control *pci_reset;
103*4882a593Smuzhiyun struct reset_control *axi_reset;
104*4882a593Smuzhiyun struct reset_control *ahb_reset;
105*4882a593Smuzhiyun struct reset_control *por_reset;
106*4882a593Smuzhiyun struct reset_control *phy_reset;
107*4882a593Smuzhiyun struct reset_control *ext_reset;
108*4882a593Smuzhiyun struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct qcom_pcie_resources_1_0_0 {
112*4882a593Smuzhiyun struct clk *iface;
113*4882a593Smuzhiyun struct clk *aux;
114*4882a593Smuzhiyun struct clk *master_bus;
115*4882a593Smuzhiyun struct clk *slave_bus;
116*4882a593Smuzhiyun struct reset_control *core;
117*4882a593Smuzhiyun struct regulator *vdda;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
121*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 {
122*4882a593Smuzhiyun struct clk *aux_clk;
123*4882a593Smuzhiyun struct clk *master_clk;
124*4882a593Smuzhiyun struct clk *slave_clk;
125*4882a593Smuzhiyun struct clk *cfg_clk;
126*4882a593Smuzhiyun struct clk *pipe_clk;
127*4882a593Smuzhiyun struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define QCOM_PCIE_2_4_0_MAX_CLOCKS 4
131*4882a593Smuzhiyun struct qcom_pcie_resources_2_4_0 {
132*4882a593Smuzhiyun struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
133*4882a593Smuzhiyun int num_clks;
134*4882a593Smuzhiyun struct reset_control *axi_m_reset;
135*4882a593Smuzhiyun struct reset_control *axi_s_reset;
136*4882a593Smuzhiyun struct reset_control *pipe_reset;
137*4882a593Smuzhiyun struct reset_control *axi_m_vmid_reset;
138*4882a593Smuzhiyun struct reset_control *axi_s_xpu_reset;
139*4882a593Smuzhiyun struct reset_control *parf_reset;
140*4882a593Smuzhiyun struct reset_control *phy_reset;
141*4882a593Smuzhiyun struct reset_control *axi_m_sticky_reset;
142*4882a593Smuzhiyun struct reset_control *pipe_sticky_reset;
143*4882a593Smuzhiyun struct reset_control *pwr_reset;
144*4882a593Smuzhiyun struct reset_control *ahb_reset;
145*4882a593Smuzhiyun struct reset_control *phy_ahb_reset;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_3 {
149*4882a593Smuzhiyun struct clk *iface;
150*4882a593Smuzhiyun struct clk *axi_m_clk;
151*4882a593Smuzhiyun struct clk *axi_s_clk;
152*4882a593Smuzhiyun struct clk *ahb_clk;
153*4882a593Smuzhiyun struct clk *aux_clk;
154*4882a593Smuzhiyun struct reset_control *rst[7];
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 {
158*4882a593Smuzhiyun struct clk_bulk_data clks[6];
159*4882a593Smuzhiyun struct regulator_bulk_data supplies[2];
160*4882a593Smuzhiyun struct reset_control *pci_reset;
161*4882a593Smuzhiyun struct clk *pipe_clk;
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun union qcom_pcie_resources {
165*4882a593Smuzhiyun struct qcom_pcie_resources_1_0_0 v1_0_0;
166*4882a593Smuzhiyun struct qcom_pcie_resources_2_1_0 v2_1_0;
167*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 v2_3_2;
168*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_3 v2_3_3;
169*4882a593Smuzhiyun struct qcom_pcie_resources_2_4_0 v2_4_0;
170*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 v2_7_0;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct qcom_pcie;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun struct qcom_pcie_ops {
176*4882a593Smuzhiyun int (*get_resources)(struct qcom_pcie *pcie);
177*4882a593Smuzhiyun int (*init)(struct qcom_pcie *pcie);
178*4882a593Smuzhiyun int (*post_init)(struct qcom_pcie *pcie);
179*4882a593Smuzhiyun void (*deinit)(struct qcom_pcie *pcie);
180*4882a593Smuzhiyun void (*post_deinit)(struct qcom_pcie *pcie);
181*4882a593Smuzhiyun void (*ltssm_enable)(struct qcom_pcie *pcie);
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun struct qcom_pcie {
185*4882a593Smuzhiyun struct dw_pcie *pci;
186*4882a593Smuzhiyun void __iomem *parf; /* DT parf */
187*4882a593Smuzhiyun void __iomem *elbi; /* DT elbi */
188*4882a593Smuzhiyun union qcom_pcie_resources res;
189*4882a593Smuzhiyun struct phy *phy;
190*4882a593Smuzhiyun struct gpio_desc *reset;
191*4882a593Smuzhiyun const struct qcom_pcie_ops *ops;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
195*4882a593Smuzhiyun
qcom_ep_reset_assert(struct qcom_pcie * pcie)196*4882a593Smuzhiyun static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun gpiod_set_value_cansleep(pcie->reset, 1);
199*4882a593Smuzhiyun usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
qcom_ep_reset_deassert(struct qcom_pcie * pcie)202*4882a593Smuzhiyun static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun /* Ensure that PERST has been asserted for at least 100 ms */
205*4882a593Smuzhiyun msleep(100);
206*4882a593Smuzhiyun gpiod_set_value_cansleep(pcie->reset, 0);
207*4882a593Smuzhiyun usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
qcom_pcie_establish_link(struct qcom_pcie * pcie)210*4882a593Smuzhiyun static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (dw_pcie_link_up(pci))
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Enable Link Training state machine */
218*4882a593Smuzhiyun if (pcie->ops->ltssm_enable)
219*4882a593Smuzhiyun pcie->ops->ltssm_enable(pcie);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return dw_pcie_wait_for_link(pci);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie * pcie)224*4882a593Smuzhiyun static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun u32 val;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* enable link training */
229*4882a593Smuzhiyun val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
230*4882a593Smuzhiyun val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
231*4882a593Smuzhiyun writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
qcom_pcie_get_resources_2_1_0(struct qcom_pcie * pcie)234*4882a593Smuzhiyun static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
237*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
238*4882a593Smuzhiyun struct device *dev = pci->dev;
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun res->supplies[0].supply = "vdda";
242*4882a593Smuzhiyun res->supplies[1].supply = "vdda_phy";
243*4882a593Smuzhiyun res->supplies[2].supply = "vdda_refclk";
244*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
245*4882a593Smuzhiyun res->supplies);
246*4882a593Smuzhiyun if (ret)
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun res->clks[0].id = "iface";
250*4882a593Smuzhiyun res->clks[1].id = "core";
251*4882a593Smuzhiyun res->clks[2].id = "phy";
252*4882a593Smuzhiyun res->clks[3].id = "aux";
253*4882a593Smuzhiyun res->clks[4].id = "ref";
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* iface, core, phy are required */
256*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, 3, res->clks);
257*4882a593Smuzhiyun if (ret < 0)
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* aux, ref are optional */
261*4882a593Smuzhiyun ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
262*4882a593Smuzhiyun if (ret < 0)
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
266*4882a593Smuzhiyun if (IS_ERR(res->pci_reset))
267*4882a593Smuzhiyun return PTR_ERR(res->pci_reset);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
270*4882a593Smuzhiyun if (IS_ERR(res->axi_reset))
271*4882a593Smuzhiyun return PTR_ERR(res->axi_reset);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
274*4882a593Smuzhiyun if (IS_ERR(res->ahb_reset))
275*4882a593Smuzhiyun return PTR_ERR(res->ahb_reset);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun res->por_reset = devm_reset_control_get_exclusive(dev, "por");
278*4882a593Smuzhiyun if (IS_ERR(res->por_reset))
279*4882a593Smuzhiyun return PTR_ERR(res->por_reset);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun res->ext_reset = devm_reset_control_get_optional_exclusive(dev, "ext");
282*4882a593Smuzhiyun if (IS_ERR(res->ext_reset))
283*4882a593Smuzhiyun return PTR_ERR(res->ext_reset);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
286*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(res->phy_reset);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
qcom_pcie_deinit_2_1_0(struct qcom_pcie * pcie)289*4882a593Smuzhiyun static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
294*4882a593Smuzhiyun reset_control_assert(res->pci_reset);
295*4882a593Smuzhiyun reset_control_assert(res->axi_reset);
296*4882a593Smuzhiyun reset_control_assert(res->ahb_reset);
297*4882a593Smuzhiyun reset_control_assert(res->por_reset);
298*4882a593Smuzhiyun reset_control_assert(res->ext_reset);
299*4882a593Smuzhiyun reset_control_assert(res->phy_reset);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun writel(1, pcie->parf + PCIE20_PARF_PHY_CTRL);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
qcom_pcie_init_2_1_0(struct qcom_pcie * pcie)306*4882a593Smuzhiyun static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
309*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
310*4882a593Smuzhiyun struct device *dev = pci->dev;
311*4882a593Smuzhiyun struct device_node *node = dev->of_node;
312*4882a593Smuzhiyun u32 val;
313*4882a593Smuzhiyun int ret;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* reset the PCIe interface as uboot can leave it undefined state */
316*4882a593Smuzhiyun reset_control_assert(res->pci_reset);
317*4882a593Smuzhiyun reset_control_assert(res->axi_reset);
318*4882a593Smuzhiyun reset_control_assert(res->ahb_reset);
319*4882a593Smuzhiyun reset_control_assert(res->por_reset);
320*4882a593Smuzhiyun reset_control_assert(res->ext_reset);
321*4882a593Smuzhiyun reset_control_assert(res->phy_reset);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
324*4882a593Smuzhiyun if (ret < 0) {
325*4882a593Smuzhiyun dev_err(dev, "cannot enable regulators\n");
326*4882a593Smuzhiyun return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun ret = reset_control_deassert(res->ahb_reset);
330*4882a593Smuzhiyun if (ret) {
331*4882a593Smuzhiyun dev_err(dev, "cannot deassert ahb reset\n");
332*4882a593Smuzhiyun goto err_deassert_ahb;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret = reset_control_deassert(res->ext_reset);
336*4882a593Smuzhiyun if (ret) {
337*4882a593Smuzhiyun dev_err(dev, "cannot deassert ext reset\n");
338*4882a593Smuzhiyun goto err_deassert_ext;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = reset_control_deassert(res->phy_reset);
342*4882a593Smuzhiyun if (ret) {
343*4882a593Smuzhiyun dev_err(dev, "cannot deassert phy reset\n");
344*4882a593Smuzhiyun goto err_deassert_phy;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ret = reset_control_deassert(res->pci_reset);
348*4882a593Smuzhiyun if (ret) {
349*4882a593Smuzhiyun dev_err(dev, "cannot deassert pci reset\n");
350*4882a593Smuzhiyun goto err_deassert_pci;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun ret = reset_control_deassert(res->por_reset);
354*4882a593Smuzhiyun if (ret) {
355*4882a593Smuzhiyun dev_err(dev, "cannot deassert por reset\n");
356*4882a593Smuzhiyun goto err_deassert_por;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = reset_control_deassert(res->axi_reset);
360*4882a593Smuzhiyun if (ret) {
361*4882a593Smuzhiyun dev_err(dev, "cannot deassert axi reset\n");
362*4882a593Smuzhiyun goto err_deassert_axi;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* enable PCIe clocks and resets */
366*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
367*4882a593Smuzhiyun val &= ~BIT(0);
368*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
371*4882a593Smuzhiyun if (ret)
372*4882a593Smuzhiyun goto err_clks;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
375*4882a593Smuzhiyun of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
376*4882a593Smuzhiyun writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
377*4882a593Smuzhiyun PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
378*4882a593Smuzhiyun PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
379*4882a593Smuzhiyun pcie->parf + PCIE20_PARF_PCS_DEEMPH);
380*4882a593Smuzhiyun writel(PCS_SWING_TX_SWING_FULL(120) |
381*4882a593Smuzhiyun PCS_SWING_TX_SWING_LOW(120),
382*4882a593Smuzhiyun pcie->parf + PCIE20_PARF_PCS_SWING);
383*4882a593Smuzhiyun writel(PHY_RX0_EQ(4), pcie->parf + PCIE20_PARF_CONFIG_BITS);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
387*4882a593Smuzhiyun /* set TX termination offset */
388*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
389*4882a593Smuzhiyun val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
390*4882a593Smuzhiyun val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
391*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* enable external reference clock */
395*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
396*4882a593Smuzhiyun /* USE_PAD is required only for ipq806x */
397*4882a593Smuzhiyun if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
398*4882a593Smuzhiyun val &= ~PHY_REFCLK_USE_PAD;
399*4882a593Smuzhiyun val |= PHY_REFCLK_SSP_EN;
400*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* wait for clock acquisition */
403*4882a593Smuzhiyun usleep_range(1000, 1500);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Set the Max TLP size to 2K, instead of using default of 4K */
406*4882a593Smuzhiyun writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
407*4882a593Smuzhiyun pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
408*4882a593Smuzhiyun writel(CFG_BRIDGE_SB_INIT,
409*4882a593Smuzhiyun pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun err_clks:
414*4882a593Smuzhiyun reset_control_assert(res->axi_reset);
415*4882a593Smuzhiyun err_deassert_axi:
416*4882a593Smuzhiyun reset_control_assert(res->por_reset);
417*4882a593Smuzhiyun err_deassert_por:
418*4882a593Smuzhiyun reset_control_assert(res->pci_reset);
419*4882a593Smuzhiyun err_deassert_pci:
420*4882a593Smuzhiyun reset_control_assert(res->phy_reset);
421*4882a593Smuzhiyun err_deassert_phy:
422*4882a593Smuzhiyun reset_control_assert(res->ext_reset);
423*4882a593Smuzhiyun err_deassert_ext:
424*4882a593Smuzhiyun reset_control_assert(res->ahb_reset);
425*4882a593Smuzhiyun err_deassert_ahb:
426*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
qcom_pcie_get_resources_1_0_0(struct qcom_pcie * pcie)431*4882a593Smuzhiyun static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
434*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
435*4882a593Smuzhiyun struct device *dev = pci->dev;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun res->vdda = devm_regulator_get(dev, "vdda");
438*4882a593Smuzhiyun if (IS_ERR(res->vdda))
439*4882a593Smuzhiyun return PTR_ERR(res->vdda);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun res->iface = devm_clk_get(dev, "iface");
442*4882a593Smuzhiyun if (IS_ERR(res->iface))
443*4882a593Smuzhiyun return PTR_ERR(res->iface);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun res->aux = devm_clk_get(dev, "aux");
446*4882a593Smuzhiyun if (IS_ERR(res->aux))
447*4882a593Smuzhiyun return PTR_ERR(res->aux);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun res->master_bus = devm_clk_get(dev, "master_bus");
450*4882a593Smuzhiyun if (IS_ERR(res->master_bus))
451*4882a593Smuzhiyun return PTR_ERR(res->master_bus);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun res->slave_bus = devm_clk_get(dev, "slave_bus");
454*4882a593Smuzhiyun if (IS_ERR(res->slave_bus))
455*4882a593Smuzhiyun return PTR_ERR(res->slave_bus);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun res->core = devm_reset_control_get_exclusive(dev, "core");
458*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(res->core);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
qcom_pcie_deinit_1_0_0(struct qcom_pcie * pcie)461*4882a593Smuzhiyun static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun reset_control_assert(res->core);
466*4882a593Smuzhiyun clk_disable_unprepare(res->slave_bus);
467*4882a593Smuzhiyun clk_disable_unprepare(res->master_bus);
468*4882a593Smuzhiyun clk_disable_unprepare(res->iface);
469*4882a593Smuzhiyun clk_disable_unprepare(res->aux);
470*4882a593Smuzhiyun regulator_disable(res->vdda);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
qcom_pcie_init_1_0_0(struct qcom_pcie * pcie)473*4882a593Smuzhiyun static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
476*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
477*4882a593Smuzhiyun struct device *dev = pci->dev;
478*4882a593Smuzhiyun int ret;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ret = reset_control_deassert(res->core);
481*4882a593Smuzhiyun if (ret) {
482*4882a593Smuzhiyun dev_err(dev, "cannot deassert core reset\n");
483*4882a593Smuzhiyun return ret;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun ret = clk_prepare_enable(res->aux);
487*4882a593Smuzhiyun if (ret) {
488*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable aux clock\n");
489*4882a593Smuzhiyun goto err_res;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun ret = clk_prepare_enable(res->iface);
493*4882a593Smuzhiyun if (ret) {
494*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable iface clock\n");
495*4882a593Smuzhiyun goto err_aux;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun ret = clk_prepare_enable(res->master_bus);
499*4882a593Smuzhiyun if (ret) {
500*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable master_bus clock\n");
501*4882a593Smuzhiyun goto err_iface;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun ret = clk_prepare_enable(res->slave_bus);
505*4882a593Smuzhiyun if (ret) {
506*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable slave_bus clock\n");
507*4882a593Smuzhiyun goto err_master;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun ret = regulator_enable(res->vdda);
511*4882a593Smuzhiyun if (ret) {
512*4882a593Smuzhiyun dev_err(dev, "cannot enable vdda regulator\n");
513*4882a593Smuzhiyun goto err_slave;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* change DBI base address */
517*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
520*4882a593Smuzhiyun u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun val |= BIT(31);
523*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return 0;
527*4882a593Smuzhiyun err_slave:
528*4882a593Smuzhiyun clk_disable_unprepare(res->slave_bus);
529*4882a593Smuzhiyun err_master:
530*4882a593Smuzhiyun clk_disable_unprepare(res->master_bus);
531*4882a593Smuzhiyun err_iface:
532*4882a593Smuzhiyun clk_disable_unprepare(res->iface);
533*4882a593Smuzhiyun err_aux:
534*4882a593Smuzhiyun clk_disable_unprepare(res->aux);
535*4882a593Smuzhiyun err_res:
536*4882a593Smuzhiyun reset_control_assert(res->core);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun return ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie * pcie)541*4882a593Smuzhiyun static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun u32 val;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* enable link training */
546*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_LTSSM);
547*4882a593Smuzhiyun val |= BIT(8);
548*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_LTSSM);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
qcom_pcie_get_resources_2_3_2(struct qcom_pcie * pcie)551*4882a593Smuzhiyun static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
554*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
555*4882a593Smuzhiyun struct device *dev = pci->dev;
556*4882a593Smuzhiyun int ret;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun res->supplies[0].supply = "vdda";
559*4882a593Smuzhiyun res->supplies[1].supply = "vddpe-3v3";
560*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
561*4882a593Smuzhiyun res->supplies);
562*4882a593Smuzhiyun if (ret)
563*4882a593Smuzhiyun return ret;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun res->aux_clk = devm_clk_get(dev, "aux");
566*4882a593Smuzhiyun if (IS_ERR(res->aux_clk))
567*4882a593Smuzhiyun return PTR_ERR(res->aux_clk);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun res->cfg_clk = devm_clk_get(dev, "cfg");
570*4882a593Smuzhiyun if (IS_ERR(res->cfg_clk))
571*4882a593Smuzhiyun return PTR_ERR(res->cfg_clk);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun res->master_clk = devm_clk_get(dev, "bus_master");
574*4882a593Smuzhiyun if (IS_ERR(res->master_clk))
575*4882a593Smuzhiyun return PTR_ERR(res->master_clk);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun res->slave_clk = devm_clk_get(dev, "bus_slave");
578*4882a593Smuzhiyun if (IS_ERR(res->slave_clk))
579*4882a593Smuzhiyun return PTR_ERR(res->slave_clk);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun res->pipe_clk = devm_clk_get(dev, "pipe");
582*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(res->pipe_clk);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
qcom_pcie_deinit_2_3_2(struct qcom_pcie * pcie)585*4882a593Smuzhiyun static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun clk_disable_unprepare(res->slave_clk);
590*4882a593Smuzhiyun clk_disable_unprepare(res->master_clk);
591*4882a593Smuzhiyun clk_disable_unprepare(res->cfg_clk);
592*4882a593Smuzhiyun clk_disable_unprepare(res->aux_clk);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
qcom_pcie_post_deinit_2_3_2(struct qcom_pcie * pcie)597*4882a593Smuzhiyun static void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun clk_disable_unprepare(res->pipe_clk);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
qcom_pcie_init_2_3_2(struct qcom_pcie * pcie)604*4882a593Smuzhiyun static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
607*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
608*4882a593Smuzhiyun struct device *dev = pci->dev;
609*4882a593Smuzhiyun u32 val;
610*4882a593Smuzhiyun int ret;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
613*4882a593Smuzhiyun if (ret < 0) {
614*4882a593Smuzhiyun dev_err(dev, "cannot enable regulators\n");
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = clk_prepare_enable(res->aux_clk);
619*4882a593Smuzhiyun if (ret) {
620*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable aux clock\n");
621*4882a593Smuzhiyun goto err_aux_clk;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = clk_prepare_enable(res->cfg_clk);
625*4882a593Smuzhiyun if (ret) {
626*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable cfg clock\n");
627*4882a593Smuzhiyun goto err_cfg_clk;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret = clk_prepare_enable(res->master_clk);
631*4882a593Smuzhiyun if (ret) {
632*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable master clock\n");
633*4882a593Smuzhiyun goto err_master_clk;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = clk_prepare_enable(res->slave_clk);
637*4882a593Smuzhiyun if (ret) {
638*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable slave clock\n");
639*4882a593Smuzhiyun goto err_slave_clk;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* enable PCIe clocks and resets */
643*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
644*4882a593Smuzhiyun val &= ~BIT(0);
645*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* change DBI base address */
648*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* MAC PHY_POWERDOWN MUX DISABLE */
651*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
652*4882a593Smuzhiyun val &= ~BIT(29);
653*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
656*4882a593Smuzhiyun val |= BIT(4);
657*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
660*4882a593Smuzhiyun val |= BIT(31);
661*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun err_slave_clk:
666*4882a593Smuzhiyun clk_disable_unprepare(res->master_clk);
667*4882a593Smuzhiyun err_master_clk:
668*4882a593Smuzhiyun clk_disable_unprepare(res->cfg_clk);
669*4882a593Smuzhiyun err_cfg_clk:
670*4882a593Smuzhiyun clk_disable_unprepare(res->aux_clk);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun err_aux_clk:
673*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return ret;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
qcom_pcie_post_init_2_3_2(struct qcom_pcie * pcie)678*4882a593Smuzhiyun static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
681*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
682*4882a593Smuzhiyun struct device *dev = pci->dev;
683*4882a593Smuzhiyun int ret;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ret = clk_prepare_enable(res->pipe_clk);
686*4882a593Smuzhiyun if (ret) {
687*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable pipe clock\n");
688*4882a593Smuzhiyun return ret;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
qcom_pcie_get_resources_2_4_0(struct qcom_pcie * pcie)694*4882a593Smuzhiyun static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
697*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
698*4882a593Smuzhiyun struct device *dev = pci->dev;
699*4882a593Smuzhiyun bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
700*4882a593Smuzhiyun int ret;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun res->clks[0].id = "aux";
703*4882a593Smuzhiyun res->clks[1].id = "master_bus";
704*4882a593Smuzhiyun res->clks[2].id = "slave_bus";
705*4882a593Smuzhiyun res->clks[3].id = "iface";
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun /* qcom,pcie-ipq4019 is defined without "iface" */
708*4882a593Smuzhiyun res->num_clks = is_ipq ? 3 : 4;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
711*4882a593Smuzhiyun if (ret < 0)
712*4882a593Smuzhiyun return ret;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
715*4882a593Smuzhiyun if (IS_ERR(res->axi_m_reset))
716*4882a593Smuzhiyun return PTR_ERR(res->axi_m_reset);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
719*4882a593Smuzhiyun if (IS_ERR(res->axi_s_reset))
720*4882a593Smuzhiyun return PTR_ERR(res->axi_s_reset);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (is_ipq) {
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun * These resources relates to the PHY or are secure clocks, but
725*4882a593Smuzhiyun * are controlled here for IPQ4019
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
728*4882a593Smuzhiyun if (IS_ERR(res->pipe_reset))
729*4882a593Smuzhiyun return PTR_ERR(res->pipe_reset);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
732*4882a593Smuzhiyun "axi_m_vmid");
733*4882a593Smuzhiyun if (IS_ERR(res->axi_m_vmid_reset))
734*4882a593Smuzhiyun return PTR_ERR(res->axi_m_vmid_reset);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
737*4882a593Smuzhiyun "axi_s_xpu");
738*4882a593Smuzhiyun if (IS_ERR(res->axi_s_xpu_reset))
739*4882a593Smuzhiyun return PTR_ERR(res->axi_s_xpu_reset);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
742*4882a593Smuzhiyun if (IS_ERR(res->parf_reset))
743*4882a593Smuzhiyun return PTR_ERR(res->parf_reset);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
746*4882a593Smuzhiyun if (IS_ERR(res->phy_reset))
747*4882a593Smuzhiyun return PTR_ERR(res->phy_reset);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
751*4882a593Smuzhiyun "axi_m_sticky");
752*4882a593Smuzhiyun if (IS_ERR(res->axi_m_sticky_reset))
753*4882a593Smuzhiyun return PTR_ERR(res->axi_m_sticky_reset);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
756*4882a593Smuzhiyun "pipe_sticky");
757*4882a593Smuzhiyun if (IS_ERR(res->pipe_sticky_reset))
758*4882a593Smuzhiyun return PTR_ERR(res->pipe_sticky_reset);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
761*4882a593Smuzhiyun if (IS_ERR(res->pwr_reset))
762*4882a593Smuzhiyun return PTR_ERR(res->pwr_reset);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
765*4882a593Smuzhiyun if (IS_ERR(res->ahb_reset))
766*4882a593Smuzhiyun return PTR_ERR(res->ahb_reset);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (is_ipq) {
769*4882a593Smuzhiyun res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
770*4882a593Smuzhiyun if (IS_ERR(res->phy_ahb_reset))
771*4882a593Smuzhiyun return PTR_ERR(res->phy_ahb_reset);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
qcom_pcie_deinit_2_4_0(struct qcom_pcie * pcie)777*4882a593Smuzhiyun static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun reset_control_assert(res->axi_m_reset);
782*4882a593Smuzhiyun reset_control_assert(res->axi_s_reset);
783*4882a593Smuzhiyun reset_control_assert(res->pipe_reset);
784*4882a593Smuzhiyun reset_control_assert(res->pipe_sticky_reset);
785*4882a593Smuzhiyun reset_control_assert(res->phy_reset);
786*4882a593Smuzhiyun reset_control_assert(res->phy_ahb_reset);
787*4882a593Smuzhiyun reset_control_assert(res->axi_m_sticky_reset);
788*4882a593Smuzhiyun reset_control_assert(res->pwr_reset);
789*4882a593Smuzhiyun reset_control_assert(res->ahb_reset);
790*4882a593Smuzhiyun clk_bulk_disable_unprepare(res->num_clks, res->clks);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
qcom_pcie_init_2_4_0(struct qcom_pcie * pcie)793*4882a593Smuzhiyun static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
796*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
797*4882a593Smuzhiyun struct device *dev = pci->dev;
798*4882a593Smuzhiyun u32 val;
799*4882a593Smuzhiyun int ret;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = reset_control_assert(res->axi_m_reset);
802*4882a593Smuzhiyun if (ret) {
803*4882a593Smuzhiyun dev_err(dev, "cannot assert axi master reset\n");
804*4882a593Smuzhiyun return ret;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ret = reset_control_assert(res->axi_s_reset);
808*4882a593Smuzhiyun if (ret) {
809*4882a593Smuzhiyun dev_err(dev, "cannot assert axi slave reset\n");
810*4882a593Smuzhiyun return ret;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun usleep_range(10000, 12000);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun ret = reset_control_assert(res->pipe_reset);
816*4882a593Smuzhiyun if (ret) {
817*4882a593Smuzhiyun dev_err(dev, "cannot assert pipe reset\n");
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = reset_control_assert(res->pipe_sticky_reset);
822*4882a593Smuzhiyun if (ret) {
823*4882a593Smuzhiyun dev_err(dev, "cannot assert pipe sticky reset\n");
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ret = reset_control_assert(res->phy_reset);
828*4882a593Smuzhiyun if (ret) {
829*4882a593Smuzhiyun dev_err(dev, "cannot assert phy reset\n");
830*4882a593Smuzhiyun return ret;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun ret = reset_control_assert(res->phy_ahb_reset);
834*4882a593Smuzhiyun if (ret) {
835*4882a593Smuzhiyun dev_err(dev, "cannot assert phy ahb reset\n");
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun usleep_range(10000, 12000);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ret = reset_control_assert(res->axi_m_sticky_reset);
842*4882a593Smuzhiyun if (ret) {
843*4882a593Smuzhiyun dev_err(dev, "cannot assert axi master sticky reset\n");
844*4882a593Smuzhiyun return ret;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = reset_control_assert(res->pwr_reset);
848*4882a593Smuzhiyun if (ret) {
849*4882a593Smuzhiyun dev_err(dev, "cannot assert power reset\n");
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun ret = reset_control_assert(res->ahb_reset);
854*4882a593Smuzhiyun if (ret) {
855*4882a593Smuzhiyun dev_err(dev, "cannot assert ahb reset\n");
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun usleep_range(10000, 12000);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ret = reset_control_deassert(res->phy_ahb_reset);
862*4882a593Smuzhiyun if (ret) {
863*4882a593Smuzhiyun dev_err(dev, "cannot deassert phy ahb reset\n");
864*4882a593Smuzhiyun return ret;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = reset_control_deassert(res->phy_reset);
868*4882a593Smuzhiyun if (ret) {
869*4882a593Smuzhiyun dev_err(dev, "cannot deassert phy reset\n");
870*4882a593Smuzhiyun goto err_rst_phy;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun ret = reset_control_deassert(res->pipe_reset);
874*4882a593Smuzhiyun if (ret) {
875*4882a593Smuzhiyun dev_err(dev, "cannot deassert pipe reset\n");
876*4882a593Smuzhiyun goto err_rst_pipe;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun ret = reset_control_deassert(res->pipe_sticky_reset);
880*4882a593Smuzhiyun if (ret) {
881*4882a593Smuzhiyun dev_err(dev, "cannot deassert pipe sticky reset\n");
882*4882a593Smuzhiyun goto err_rst_pipe_sticky;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun usleep_range(10000, 12000);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun ret = reset_control_deassert(res->axi_m_reset);
888*4882a593Smuzhiyun if (ret) {
889*4882a593Smuzhiyun dev_err(dev, "cannot deassert axi master reset\n");
890*4882a593Smuzhiyun goto err_rst_axi_m;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun ret = reset_control_deassert(res->axi_m_sticky_reset);
894*4882a593Smuzhiyun if (ret) {
895*4882a593Smuzhiyun dev_err(dev, "cannot deassert axi master sticky reset\n");
896*4882a593Smuzhiyun goto err_rst_axi_m_sticky;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun ret = reset_control_deassert(res->axi_s_reset);
900*4882a593Smuzhiyun if (ret) {
901*4882a593Smuzhiyun dev_err(dev, "cannot deassert axi slave reset\n");
902*4882a593Smuzhiyun goto err_rst_axi_s;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ret = reset_control_deassert(res->pwr_reset);
906*4882a593Smuzhiyun if (ret) {
907*4882a593Smuzhiyun dev_err(dev, "cannot deassert power reset\n");
908*4882a593Smuzhiyun goto err_rst_pwr;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun ret = reset_control_deassert(res->ahb_reset);
912*4882a593Smuzhiyun if (ret) {
913*4882a593Smuzhiyun dev_err(dev, "cannot deassert ahb reset\n");
914*4882a593Smuzhiyun goto err_rst_ahb;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun usleep_range(10000, 12000);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
920*4882a593Smuzhiyun if (ret)
921*4882a593Smuzhiyun goto err_clks;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* enable PCIe clocks and resets */
924*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
925*4882a593Smuzhiyun val &= ~BIT(0);
926*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* change DBI base address */
929*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* MAC PHY_POWERDOWN MUX DISABLE */
932*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
933*4882a593Smuzhiyun val &= ~BIT(29);
934*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
937*4882a593Smuzhiyun val |= BIT(4);
938*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
941*4882a593Smuzhiyun val |= BIT(31);
942*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun err_clks:
947*4882a593Smuzhiyun reset_control_assert(res->ahb_reset);
948*4882a593Smuzhiyun err_rst_ahb:
949*4882a593Smuzhiyun reset_control_assert(res->pwr_reset);
950*4882a593Smuzhiyun err_rst_pwr:
951*4882a593Smuzhiyun reset_control_assert(res->axi_s_reset);
952*4882a593Smuzhiyun err_rst_axi_s:
953*4882a593Smuzhiyun reset_control_assert(res->axi_m_sticky_reset);
954*4882a593Smuzhiyun err_rst_axi_m_sticky:
955*4882a593Smuzhiyun reset_control_assert(res->axi_m_reset);
956*4882a593Smuzhiyun err_rst_axi_m:
957*4882a593Smuzhiyun reset_control_assert(res->pipe_sticky_reset);
958*4882a593Smuzhiyun err_rst_pipe_sticky:
959*4882a593Smuzhiyun reset_control_assert(res->pipe_reset);
960*4882a593Smuzhiyun err_rst_pipe:
961*4882a593Smuzhiyun reset_control_assert(res->phy_reset);
962*4882a593Smuzhiyun err_rst_phy:
963*4882a593Smuzhiyun reset_control_assert(res->phy_ahb_reset);
964*4882a593Smuzhiyun return ret;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
qcom_pcie_get_resources_2_3_3(struct qcom_pcie * pcie)967*4882a593Smuzhiyun static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
970*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
971*4882a593Smuzhiyun struct device *dev = pci->dev;
972*4882a593Smuzhiyun int i;
973*4882a593Smuzhiyun const char *rst_names[] = { "axi_m", "axi_s", "pipe",
974*4882a593Smuzhiyun "axi_m_sticky", "sticky",
975*4882a593Smuzhiyun "ahb", "sleep", };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun res->iface = devm_clk_get(dev, "iface");
978*4882a593Smuzhiyun if (IS_ERR(res->iface))
979*4882a593Smuzhiyun return PTR_ERR(res->iface);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun res->axi_m_clk = devm_clk_get(dev, "axi_m");
982*4882a593Smuzhiyun if (IS_ERR(res->axi_m_clk))
983*4882a593Smuzhiyun return PTR_ERR(res->axi_m_clk);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun res->axi_s_clk = devm_clk_get(dev, "axi_s");
986*4882a593Smuzhiyun if (IS_ERR(res->axi_s_clk))
987*4882a593Smuzhiyun return PTR_ERR(res->axi_s_clk);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun res->ahb_clk = devm_clk_get(dev, "ahb");
990*4882a593Smuzhiyun if (IS_ERR(res->ahb_clk))
991*4882a593Smuzhiyun return PTR_ERR(res->ahb_clk);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun res->aux_clk = devm_clk_get(dev, "aux");
994*4882a593Smuzhiyun if (IS_ERR(res->aux_clk))
995*4882a593Smuzhiyun return PTR_ERR(res->aux_clk);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
998*4882a593Smuzhiyun res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
999*4882a593Smuzhiyun if (IS_ERR(res->rst[i]))
1000*4882a593Smuzhiyun return PTR_ERR(res->rst[i]);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
qcom_pcie_deinit_2_3_3(struct qcom_pcie * pcie)1006*4882a593Smuzhiyun static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun clk_disable_unprepare(res->iface);
1011*4882a593Smuzhiyun clk_disable_unprepare(res->axi_m_clk);
1012*4882a593Smuzhiyun clk_disable_unprepare(res->axi_s_clk);
1013*4882a593Smuzhiyun clk_disable_unprepare(res->ahb_clk);
1014*4882a593Smuzhiyun clk_disable_unprepare(res->aux_clk);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
qcom_pcie_init_2_3_3(struct qcom_pcie * pcie)1017*4882a593Smuzhiyun static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1020*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
1021*4882a593Smuzhiyun struct device *dev = pci->dev;
1022*4882a593Smuzhiyun u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1023*4882a593Smuzhiyun int i, ret;
1024*4882a593Smuzhiyun u32 val;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1027*4882a593Smuzhiyun ret = reset_control_assert(res->rst[i]);
1028*4882a593Smuzhiyun if (ret) {
1029*4882a593Smuzhiyun dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
1030*4882a593Smuzhiyun return ret;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun usleep_range(2000, 2500);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1037*4882a593Smuzhiyun ret = reset_control_deassert(res->rst[i]);
1038*4882a593Smuzhiyun if (ret) {
1039*4882a593Smuzhiyun dev_err(dev, "reset #%d deassert failed (%d)\n", i,
1040*4882a593Smuzhiyun ret);
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /*
1046*4882a593Smuzhiyun * Don't have a way to see if the reset has completed.
1047*4882a593Smuzhiyun * Wait for some time.
1048*4882a593Smuzhiyun */
1049*4882a593Smuzhiyun usleep_range(2000, 2500);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun ret = clk_prepare_enable(res->iface);
1052*4882a593Smuzhiyun if (ret) {
1053*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable core clock\n");
1054*4882a593Smuzhiyun goto err_clk_iface;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun ret = clk_prepare_enable(res->axi_m_clk);
1058*4882a593Smuzhiyun if (ret) {
1059*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable core clock\n");
1060*4882a593Smuzhiyun goto err_clk_axi_m;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ret = clk_prepare_enable(res->axi_s_clk);
1064*4882a593Smuzhiyun if (ret) {
1065*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable axi slave clock\n");
1066*4882a593Smuzhiyun goto err_clk_axi_s;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun ret = clk_prepare_enable(res->ahb_clk);
1070*4882a593Smuzhiyun if (ret) {
1071*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable ahb clock\n");
1072*4882a593Smuzhiyun goto err_clk_ahb;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ret = clk_prepare_enable(res->aux_clk);
1076*4882a593Smuzhiyun if (ret) {
1077*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable aux clock\n");
1078*4882a593Smuzhiyun goto err_clk_aux;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun writel(SLV_ADDR_SPACE_SZ,
1082*4882a593Smuzhiyun pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1085*4882a593Smuzhiyun val &= ~BIT(0);
1086*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
1091*4882a593Smuzhiyun | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
1092*4882a593Smuzhiyun AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
1093*4882a593Smuzhiyun pcie->parf + PCIE20_PARF_SYS_CTRL);
1094*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
1097*4882a593Smuzhiyun writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
1098*4882a593Smuzhiyun writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
1101*4882a593Smuzhiyun val &= ~PCI_EXP_LNKCAP_ASPMS;
1102*4882a593Smuzhiyun writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
1105*4882a593Smuzhiyun PCI_EXP_DEVCTL2);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun return 0;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun err_clk_aux:
1110*4882a593Smuzhiyun clk_disable_unprepare(res->ahb_clk);
1111*4882a593Smuzhiyun err_clk_ahb:
1112*4882a593Smuzhiyun clk_disable_unprepare(res->axi_s_clk);
1113*4882a593Smuzhiyun err_clk_axi_s:
1114*4882a593Smuzhiyun clk_disable_unprepare(res->axi_m_clk);
1115*4882a593Smuzhiyun err_clk_axi_m:
1116*4882a593Smuzhiyun clk_disable_unprepare(res->iface);
1117*4882a593Smuzhiyun err_clk_iface:
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun * Not checking for failure, will anyway return
1120*4882a593Smuzhiyun * the original failure in 'ret'.
1121*4882a593Smuzhiyun */
1122*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(res->rst); i++)
1123*4882a593Smuzhiyun reset_control_assert(res->rst[i]);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun return ret;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
qcom_pcie_get_resources_2_7_0(struct qcom_pcie * pcie)1128*4882a593Smuzhiyun static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1131*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
1132*4882a593Smuzhiyun struct device *dev = pci->dev;
1133*4882a593Smuzhiyun int ret;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
1136*4882a593Smuzhiyun if (IS_ERR(res->pci_reset))
1137*4882a593Smuzhiyun return PTR_ERR(res->pci_reset);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun res->supplies[0].supply = "vdda";
1140*4882a593Smuzhiyun res->supplies[1].supply = "vddpe-3v3";
1141*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
1142*4882a593Smuzhiyun res->supplies);
1143*4882a593Smuzhiyun if (ret)
1144*4882a593Smuzhiyun return ret;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun res->clks[0].id = "aux";
1147*4882a593Smuzhiyun res->clks[1].id = "cfg";
1148*4882a593Smuzhiyun res->clks[2].id = "bus_master";
1149*4882a593Smuzhiyun res->clks[3].id = "bus_slave";
1150*4882a593Smuzhiyun res->clks[4].id = "slave_q2a";
1151*4882a593Smuzhiyun res->clks[5].id = "tbu";
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
1154*4882a593Smuzhiyun if (ret < 0)
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun res->pipe_clk = devm_clk_get(dev, "pipe");
1158*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(res->pipe_clk);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
qcom_pcie_init_2_7_0(struct qcom_pcie * pcie)1161*4882a593Smuzhiyun static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1164*4882a593Smuzhiyun struct dw_pcie *pci = pcie->pci;
1165*4882a593Smuzhiyun struct device *dev = pci->dev;
1166*4882a593Smuzhiyun u32 val;
1167*4882a593Smuzhiyun int ret;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
1170*4882a593Smuzhiyun if (ret < 0) {
1171*4882a593Smuzhiyun dev_err(dev, "cannot enable regulators\n");
1172*4882a593Smuzhiyun return ret;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
1176*4882a593Smuzhiyun if (ret < 0)
1177*4882a593Smuzhiyun goto err_disable_regulators;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun ret = reset_control_assert(res->pci_reset);
1180*4882a593Smuzhiyun if (ret < 0) {
1181*4882a593Smuzhiyun dev_err(dev, "cannot deassert pci reset\n");
1182*4882a593Smuzhiyun goto err_disable_clocks;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun usleep_range(1000, 1500);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun ret = reset_control_deassert(res->pci_reset);
1188*4882a593Smuzhiyun if (ret < 0) {
1189*4882a593Smuzhiyun dev_err(dev, "cannot deassert pci reset\n");
1190*4882a593Smuzhiyun goto err_disable_clocks;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* configure PCIe to RC mode */
1194*4882a593Smuzhiyun writel(DEVICE_TYPE_RC, pcie->parf + PCIE20_PARF_DEVICE_TYPE);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* enable PCIe clocks and resets */
1197*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1198*4882a593Smuzhiyun val &= ~BIT(0);
1199*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* change DBI base address */
1202*4882a593Smuzhiyun writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* MAC PHY_POWERDOWN MUX DISABLE */
1205*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
1206*4882a593Smuzhiyun val &= ~BIT(29);
1207*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1210*4882a593Smuzhiyun val |= BIT(4);
1211*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
1214*4882a593Smuzhiyun val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1215*4882a593Smuzhiyun val |= BIT(31);
1216*4882a593Smuzhiyun writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun return 0;
1220*4882a593Smuzhiyun err_disable_clocks:
1221*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
1222*4882a593Smuzhiyun err_disable_regulators:
1223*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun return ret;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
qcom_pcie_deinit_2_7_0(struct qcom_pcie * pcie)1228*4882a593Smuzhiyun static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
1233*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
qcom_pcie_post_init_2_7_0(struct qcom_pcie * pcie)1236*4882a593Smuzhiyun static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun return clk_prepare_enable(res->pipe_clk);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
qcom_pcie_post_deinit_2_7_0(struct qcom_pcie * pcie)1243*4882a593Smuzhiyun static void qcom_pcie_post_deinit_2_7_0(struct qcom_pcie *pcie)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun clk_disable_unprepare(res->pipe_clk);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
qcom_pcie_link_up(struct dw_pcie * pci)1250*4882a593Smuzhiyun static int qcom_pcie_link_up(struct dw_pcie *pci)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1253*4882a593Smuzhiyun u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return !!(val & PCI_EXP_LNKSTA_DLLLA);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
qcom_pcie_host_init(struct pcie_port * pp)1258*4882a593Smuzhiyun static int qcom_pcie_host_init(struct pcie_port *pp)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1261*4882a593Smuzhiyun struct qcom_pcie *pcie = to_qcom_pcie(pci);
1262*4882a593Smuzhiyun int ret;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun qcom_ep_reset_assert(pcie);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun ret = pcie->ops->init(pcie);
1267*4882a593Smuzhiyun if (ret)
1268*4882a593Smuzhiyun return ret;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ret = phy_power_on(pcie->phy);
1271*4882a593Smuzhiyun if (ret)
1272*4882a593Smuzhiyun goto err_deinit;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun if (pcie->ops->post_init) {
1275*4882a593Smuzhiyun ret = pcie->ops->post_init(pcie);
1276*4882a593Smuzhiyun if (ret)
1277*4882a593Smuzhiyun goto err_disable_phy;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
1281*4882a593Smuzhiyun dw_pcie_msi_init(pp);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun qcom_ep_reset_deassert(pcie);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun ret = qcom_pcie_establish_link(pcie);
1286*4882a593Smuzhiyun if (ret)
1287*4882a593Smuzhiyun goto err;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun return 0;
1290*4882a593Smuzhiyun err:
1291*4882a593Smuzhiyun qcom_ep_reset_assert(pcie);
1292*4882a593Smuzhiyun if (pcie->ops->post_deinit)
1293*4882a593Smuzhiyun pcie->ops->post_deinit(pcie);
1294*4882a593Smuzhiyun err_disable_phy:
1295*4882a593Smuzhiyun phy_power_off(pcie->phy);
1296*4882a593Smuzhiyun err_deinit:
1297*4882a593Smuzhiyun pcie->ops->deinit(pcie);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun return ret;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
1303*4882a593Smuzhiyun .host_init = qcom_pcie_host_init,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
1307*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_2_1_0 = {
1308*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_2_1_0,
1309*4882a593Smuzhiyun .init = qcom_pcie_init_2_1_0,
1310*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_2_1_0,
1311*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
1315*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_1_0_0 = {
1316*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_1_0_0,
1317*4882a593Smuzhiyun .init = qcom_pcie_init_1_0_0,
1318*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_1_0_0,
1319*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
1323*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_2_3_2 = {
1324*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_2_3_2,
1325*4882a593Smuzhiyun .init = qcom_pcie_init_2_3_2,
1326*4882a593Smuzhiyun .post_init = qcom_pcie_post_init_2_3_2,
1327*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_2_3_2,
1328*4882a593Smuzhiyun .post_deinit = qcom_pcie_post_deinit_2_3_2,
1329*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
1333*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_2_4_0 = {
1334*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_2_4_0,
1335*4882a593Smuzhiyun .init = qcom_pcie_init_2_4_0,
1336*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_2_4_0,
1337*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
1341*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_2_3_3 = {
1342*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_2_3_3,
1343*4882a593Smuzhiyun .init = qcom_pcie_init_2_3_3,
1344*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_2_3_3,
1345*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */
1349*4882a593Smuzhiyun static const struct qcom_pcie_ops ops_2_7_0 = {
1350*4882a593Smuzhiyun .get_resources = qcom_pcie_get_resources_2_7_0,
1351*4882a593Smuzhiyun .init = qcom_pcie_init_2_7_0,
1352*4882a593Smuzhiyun .deinit = qcom_pcie_deinit_2_7_0,
1353*4882a593Smuzhiyun .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1354*4882a593Smuzhiyun .post_init = qcom_pcie_post_init_2_7_0,
1355*4882a593Smuzhiyun .post_deinit = qcom_pcie_post_deinit_2_7_0,
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun static const struct dw_pcie_ops dw_pcie_ops = {
1359*4882a593Smuzhiyun .link_up = qcom_pcie_link_up,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
qcom_pcie_probe(struct platform_device * pdev)1362*4882a593Smuzhiyun static int qcom_pcie_probe(struct platform_device *pdev)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1365*4882a593Smuzhiyun struct resource *res;
1366*4882a593Smuzhiyun struct pcie_port *pp;
1367*4882a593Smuzhiyun struct dw_pcie *pci;
1368*4882a593Smuzhiyun struct qcom_pcie *pcie;
1369*4882a593Smuzhiyun int ret;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1372*4882a593Smuzhiyun if (!pcie)
1373*4882a593Smuzhiyun return -ENOMEM;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1376*4882a593Smuzhiyun if (!pci)
1377*4882a593Smuzhiyun return -ENOMEM;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun pm_runtime_enable(dev);
1380*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
1381*4882a593Smuzhiyun if (ret < 0)
1382*4882a593Smuzhiyun goto err_pm_runtime_put;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun pci->dev = dev;
1385*4882a593Smuzhiyun pci->ops = &dw_pcie_ops;
1386*4882a593Smuzhiyun pp = &pci->pp;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun pcie->pci = pci;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun pcie->ops = of_device_get_match_data(dev);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
1393*4882a593Smuzhiyun if (IS_ERR(pcie->reset)) {
1394*4882a593Smuzhiyun ret = PTR_ERR(pcie->reset);
1395*4882a593Smuzhiyun goto err_pm_runtime_put;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
1399*4882a593Smuzhiyun if (IS_ERR(pcie->parf)) {
1400*4882a593Smuzhiyun ret = PTR_ERR(pcie->parf);
1401*4882a593Smuzhiyun goto err_pm_runtime_put;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
1405*4882a593Smuzhiyun pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
1406*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base)) {
1407*4882a593Smuzhiyun ret = PTR_ERR(pci->dbi_base);
1408*4882a593Smuzhiyun goto err_pm_runtime_put;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
1412*4882a593Smuzhiyun if (IS_ERR(pcie->elbi)) {
1413*4882a593Smuzhiyun ret = PTR_ERR(pcie->elbi);
1414*4882a593Smuzhiyun goto err_pm_runtime_put;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun pcie->phy = devm_phy_optional_get(dev, "pciephy");
1418*4882a593Smuzhiyun if (IS_ERR(pcie->phy)) {
1419*4882a593Smuzhiyun ret = PTR_ERR(pcie->phy);
1420*4882a593Smuzhiyun goto err_pm_runtime_put;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun ret = pcie->ops->get_resources(pcie);
1424*4882a593Smuzhiyun if (ret)
1425*4882a593Smuzhiyun goto err_pm_runtime_put;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun pp->ops = &qcom_pcie_dw_ops;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
1430*4882a593Smuzhiyun pp->msi_irq = platform_get_irq_byname(pdev, "msi");
1431*4882a593Smuzhiyun if (pp->msi_irq < 0) {
1432*4882a593Smuzhiyun ret = pp->msi_irq;
1433*4882a593Smuzhiyun goto err_pm_runtime_put;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun ret = phy_init(pcie->phy);
1438*4882a593Smuzhiyun if (ret)
1439*4882a593Smuzhiyun goto err_pm_runtime_put;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun platform_set_drvdata(pdev, pcie);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun ret = dw_pcie_host_init(pp);
1444*4882a593Smuzhiyun if (ret) {
1445*4882a593Smuzhiyun dev_err(dev, "cannot initialize host\n");
1446*4882a593Smuzhiyun goto err_phy_exit;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun return 0;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun err_phy_exit:
1452*4882a593Smuzhiyun phy_exit(pcie->phy);
1453*4882a593Smuzhiyun err_pm_runtime_put:
1454*4882a593Smuzhiyun pm_runtime_put(dev);
1455*4882a593Smuzhiyun pm_runtime_disable(dev);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun return ret;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun static const struct of_device_id qcom_pcie_match[] = {
1461*4882a593Smuzhiyun { .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
1462*4882a593Smuzhiyun { .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
1463*4882a593Smuzhiyun { .compatible = "qcom,pcie-ipq8064-v2", .data = &ops_2_1_0 },
1464*4882a593Smuzhiyun { .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
1465*4882a593Smuzhiyun { .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
1466*4882a593Smuzhiyun { .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
1467*4882a593Smuzhiyun { .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
1468*4882a593Smuzhiyun { .compatible = "qcom,pcie-qcs404", .data = &ops_2_4_0 },
1469*4882a593Smuzhiyun { .compatible = "qcom,pcie-sdm845", .data = &ops_2_7_0 },
1470*4882a593Smuzhiyun { }
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun
qcom_fixup_class(struct pci_dev * dev)1473*4882a593Smuzhiyun static void qcom_fixup_class(struct pci_dev *dev)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun dev->class = PCI_CLASS_BRIDGE_PCI << 8;
1476*4882a593Smuzhiyun }
1477*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1478*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1479*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1480*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1481*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1482*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1483*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static struct platform_driver qcom_pcie_driver = {
1486*4882a593Smuzhiyun .probe = qcom_pcie_probe,
1487*4882a593Smuzhiyun .driver = {
1488*4882a593Smuzhiyun .name = "qcom-pcie",
1489*4882a593Smuzhiyun .suppress_bind_attrs = true,
1490*4882a593Smuzhiyun .of_match_table = qcom_pcie_match,
1491*4882a593Smuzhiyun },
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun builtin_platform_driver(qcom_pcie_driver);
1494