1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCIe host controller driver for Kirin Phone SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 HiSilicon Electronics Co., Ltd.
6*4882a593Smuzhiyun * https://www.huawei.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Xiaowei Song <songxiaowei@huawei.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/of_pci.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/pci_regs.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/regmap.h>
25*4882a593Smuzhiyun #include <linux/resource.h>
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include "pcie-designware.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define to_kirin_pcie(x) dev_get_drvdata((x)->dev)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define REF_CLK_FREQ 100000000
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* PCIe ELBI registers */
34*4882a593Smuzhiyun #define SOC_PCIECTRL_CTRL0_ADDR 0x000
35*4882a593Smuzhiyun #define SOC_PCIECTRL_CTRL1_ADDR 0x004
36*4882a593Smuzhiyun #define SOC_PCIEPHY_CTRL2_ADDR 0x008
37*4882a593Smuzhiyun #define SOC_PCIEPHY_CTRL3_ADDR 0x00c
38*4882a593Smuzhiyun #define PCIE_ELBI_SLV_DBI_ENABLE (0x1 << 21)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* info located in APB */
41*4882a593Smuzhiyun #define PCIE_APP_LTSSM_ENABLE 0x01c
42*4882a593Smuzhiyun #define PCIE_APB_PHY_CTRL0 0x0
43*4882a593Smuzhiyun #define PCIE_APB_PHY_CTRL1 0x4
44*4882a593Smuzhiyun #define PCIE_APB_PHY_STATUS0 0x400
45*4882a593Smuzhiyun #define PCIE_LINKUP_ENABLE (0x8020)
46*4882a593Smuzhiyun #define PCIE_LTSSM_ENABLE_BIT (0x1 << 11)
47*4882a593Smuzhiyun #define PIPE_CLK_STABLE (0x1 << 19)
48*4882a593Smuzhiyun #define PHY_REF_PAD_BIT (0x1 << 8)
49*4882a593Smuzhiyun #define PHY_PWR_DOWN_BIT (0x1 << 22)
50*4882a593Smuzhiyun #define PHY_RST_ACK_BIT (0x1 << 16)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* info located in sysctrl */
53*4882a593Smuzhiyun #define SCTRL_PCIE_CMOS_OFFSET 0x60
54*4882a593Smuzhiyun #define SCTRL_PCIE_CMOS_BIT 0x10
55*4882a593Smuzhiyun #define SCTRL_PCIE_ISO_OFFSET 0x44
56*4882a593Smuzhiyun #define SCTRL_PCIE_ISO_BIT 0x30
57*4882a593Smuzhiyun #define SCTRL_PCIE_HPCLK_OFFSET 0x190
58*4882a593Smuzhiyun #define SCTRL_PCIE_HPCLK_BIT 0x184000
59*4882a593Smuzhiyun #define SCTRL_PCIE_OE_OFFSET 0x14a
60*4882a593Smuzhiyun #define PCIE_DEBOUNCE_PARAM 0xF0F400
61*4882a593Smuzhiyun #define PCIE_OE_BYPASS (0x3 << 28)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* peri_crg ctrl */
64*4882a593Smuzhiyun #define CRGCTRL_PCIE_ASSERT_OFFSET 0x88
65*4882a593Smuzhiyun #define CRGCTRL_PCIE_ASSERT_BIT 0x8c000000
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Time for delay */
68*4882a593Smuzhiyun #define REF_2_PERST_MIN 20000
69*4882a593Smuzhiyun #define REF_2_PERST_MAX 25000
70*4882a593Smuzhiyun #define PERST_2_ACCESS_MIN 10000
71*4882a593Smuzhiyun #define PERST_2_ACCESS_MAX 12000
72*4882a593Smuzhiyun #define LINK_WAIT_MIN 900
73*4882a593Smuzhiyun #define LINK_WAIT_MAX 1000
74*4882a593Smuzhiyun #define PIPE_CLK_WAIT_MIN 550
75*4882a593Smuzhiyun #define PIPE_CLK_WAIT_MAX 600
76*4882a593Smuzhiyun #define TIME_CMOS_MIN 100
77*4882a593Smuzhiyun #define TIME_CMOS_MAX 105
78*4882a593Smuzhiyun #define TIME_PHY_PD_MIN 10
79*4882a593Smuzhiyun #define TIME_PHY_PD_MAX 11
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct kirin_pcie {
82*4882a593Smuzhiyun struct dw_pcie *pci;
83*4882a593Smuzhiyun void __iomem *apb_base;
84*4882a593Smuzhiyun void __iomem *phy_base;
85*4882a593Smuzhiyun struct regmap *crgctrl;
86*4882a593Smuzhiyun struct regmap *sysctrl;
87*4882a593Smuzhiyun struct clk *apb_sys_clk;
88*4882a593Smuzhiyun struct clk *apb_phy_clk;
89*4882a593Smuzhiyun struct clk *phy_ref_clk;
90*4882a593Smuzhiyun struct clk *pcie_aclk;
91*4882a593Smuzhiyun struct clk *pcie_aux_clk;
92*4882a593Smuzhiyun int gpio_id_reset;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Registers in PCIeCTRL */
kirin_apb_ctrl_writel(struct kirin_pcie * kirin_pcie,u32 val,u32 reg)96*4882a593Smuzhiyun static inline void kirin_apb_ctrl_writel(struct kirin_pcie *kirin_pcie,
97*4882a593Smuzhiyun u32 val, u32 reg)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun writel(val, kirin_pcie->apb_base + reg);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
kirin_apb_ctrl_readl(struct kirin_pcie * kirin_pcie,u32 reg)102*4882a593Smuzhiyun static inline u32 kirin_apb_ctrl_readl(struct kirin_pcie *kirin_pcie, u32 reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return readl(kirin_pcie->apb_base + reg);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Registers in PCIePHY */
kirin_apb_phy_writel(struct kirin_pcie * kirin_pcie,u32 val,u32 reg)108*4882a593Smuzhiyun static inline void kirin_apb_phy_writel(struct kirin_pcie *kirin_pcie,
109*4882a593Smuzhiyun u32 val, u32 reg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun writel(val, kirin_pcie->phy_base + reg);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
kirin_apb_phy_readl(struct kirin_pcie * kirin_pcie,u32 reg)114*4882a593Smuzhiyun static inline u32 kirin_apb_phy_readl(struct kirin_pcie *kirin_pcie, u32 reg)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return readl(kirin_pcie->phy_base + reg);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
kirin_pcie_get_clk(struct kirin_pcie * kirin_pcie,struct platform_device * pdev)119*4882a593Smuzhiyun static long kirin_pcie_get_clk(struct kirin_pcie *kirin_pcie,
120*4882a593Smuzhiyun struct platform_device *pdev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct device *dev = &pdev->dev;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun kirin_pcie->phy_ref_clk = devm_clk_get(dev, "pcie_phy_ref");
125*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->phy_ref_clk))
126*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->phy_ref_clk);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun kirin_pcie->pcie_aux_clk = devm_clk_get(dev, "pcie_aux");
129*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->pcie_aux_clk))
130*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->pcie_aux_clk);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun kirin_pcie->apb_phy_clk = devm_clk_get(dev, "pcie_apb_phy");
133*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->apb_phy_clk))
134*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->apb_phy_clk);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun kirin_pcie->apb_sys_clk = devm_clk_get(dev, "pcie_apb_sys");
137*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->apb_sys_clk))
138*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->apb_sys_clk);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun kirin_pcie->pcie_aclk = devm_clk_get(dev, "pcie_aclk");
141*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->pcie_aclk))
142*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->pcie_aclk);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
kirin_pcie_get_resource(struct kirin_pcie * kirin_pcie,struct platform_device * pdev)147*4882a593Smuzhiyun static long kirin_pcie_get_resource(struct kirin_pcie *kirin_pcie,
148*4882a593Smuzhiyun struct platform_device *pdev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun kirin_pcie->apb_base =
151*4882a593Smuzhiyun devm_platform_ioremap_resource_byname(pdev, "apb");
152*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->apb_base))
153*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->apb_base);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun kirin_pcie->phy_base =
156*4882a593Smuzhiyun devm_platform_ioremap_resource_byname(pdev, "phy");
157*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->phy_base))
158*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->phy_base);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun kirin_pcie->pci->dbi_base =
161*4882a593Smuzhiyun devm_platform_ioremap_resource_byname(pdev, "dbi");
162*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->pci->dbi_base))
163*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->pci->dbi_base);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun kirin_pcie->crgctrl =
166*4882a593Smuzhiyun syscon_regmap_lookup_by_compatible("hisilicon,hi3660-crgctrl");
167*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->crgctrl))
168*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->crgctrl);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun kirin_pcie->sysctrl =
171*4882a593Smuzhiyun syscon_regmap_lookup_by_compatible("hisilicon,hi3660-sctrl");
172*4882a593Smuzhiyun if (IS_ERR(kirin_pcie->sysctrl))
173*4882a593Smuzhiyun return PTR_ERR(kirin_pcie->sysctrl);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
kirin_pcie_phy_init(struct kirin_pcie * kirin_pcie)178*4882a593Smuzhiyun static int kirin_pcie_phy_init(struct kirin_pcie *kirin_pcie)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct device *dev = kirin_pcie->pci->dev;
181*4882a593Smuzhiyun u32 reg_val;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun reg_val = kirin_apb_phy_readl(kirin_pcie, PCIE_APB_PHY_CTRL1);
184*4882a593Smuzhiyun reg_val &= ~PHY_REF_PAD_BIT;
185*4882a593Smuzhiyun kirin_apb_phy_writel(kirin_pcie, reg_val, PCIE_APB_PHY_CTRL1);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun reg_val = kirin_apb_phy_readl(kirin_pcie, PCIE_APB_PHY_CTRL0);
188*4882a593Smuzhiyun reg_val &= ~PHY_PWR_DOWN_BIT;
189*4882a593Smuzhiyun kirin_apb_phy_writel(kirin_pcie, reg_val, PCIE_APB_PHY_CTRL0);
190*4882a593Smuzhiyun usleep_range(TIME_PHY_PD_MIN, TIME_PHY_PD_MAX);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun reg_val = kirin_apb_phy_readl(kirin_pcie, PCIE_APB_PHY_CTRL1);
193*4882a593Smuzhiyun reg_val &= ~PHY_RST_ACK_BIT;
194*4882a593Smuzhiyun kirin_apb_phy_writel(kirin_pcie, reg_val, PCIE_APB_PHY_CTRL1);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun usleep_range(PIPE_CLK_WAIT_MIN, PIPE_CLK_WAIT_MAX);
197*4882a593Smuzhiyun reg_val = kirin_apb_phy_readl(kirin_pcie, PCIE_APB_PHY_STATUS0);
198*4882a593Smuzhiyun if (reg_val & PIPE_CLK_STABLE) {
199*4882a593Smuzhiyun dev_err(dev, "PIPE clk is not stable\n");
200*4882a593Smuzhiyun return -EINVAL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
kirin_pcie_oe_enable(struct kirin_pcie * kirin_pcie)206*4882a593Smuzhiyun static void kirin_pcie_oe_enable(struct kirin_pcie *kirin_pcie)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u32 val;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun regmap_read(kirin_pcie->sysctrl, SCTRL_PCIE_OE_OFFSET, &val);
211*4882a593Smuzhiyun val |= PCIE_DEBOUNCE_PARAM;
212*4882a593Smuzhiyun val &= ~PCIE_OE_BYPASS;
213*4882a593Smuzhiyun regmap_write(kirin_pcie->sysctrl, SCTRL_PCIE_OE_OFFSET, val);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
kirin_pcie_clk_ctrl(struct kirin_pcie * kirin_pcie,bool enable)216*4882a593Smuzhiyun static int kirin_pcie_clk_ctrl(struct kirin_pcie *kirin_pcie, bool enable)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int ret = 0;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (!enable)
221*4882a593Smuzhiyun goto close_clk;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = clk_set_rate(kirin_pcie->phy_ref_clk, REF_CLK_FREQ);
224*4882a593Smuzhiyun if (ret)
225*4882a593Smuzhiyun return ret;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ret = clk_prepare_enable(kirin_pcie->phy_ref_clk);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = clk_prepare_enable(kirin_pcie->apb_sys_clk);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun goto apb_sys_fail;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun ret = clk_prepare_enable(kirin_pcie->apb_phy_clk);
236*4882a593Smuzhiyun if (ret)
237*4882a593Smuzhiyun goto apb_phy_fail;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = clk_prepare_enable(kirin_pcie->pcie_aclk);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun goto aclk_fail;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ret = clk_prepare_enable(kirin_pcie->pcie_aux_clk);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun goto aux_clk_fail;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun close_clk:
250*4882a593Smuzhiyun clk_disable_unprepare(kirin_pcie->pcie_aux_clk);
251*4882a593Smuzhiyun aux_clk_fail:
252*4882a593Smuzhiyun clk_disable_unprepare(kirin_pcie->pcie_aclk);
253*4882a593Smuzhiyun aclk_fail:
254*4882a593Smuzhiyun clk_disable_unprepare(kirin_pcie->apb_phy_clk);
255*4882a593Smuzhiyun apb_phy_fail:
256*4882a593Smuzhiyun clk_disable_unprepare(kirin_pcie->apb_sys_clk);
257*4882a593Smuzhiyun apb_sys_fail:
258*4882a593Smuzhiyun clk_disable_unprepare(kirin_pcie->phy_ref_clk);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
kirin_pcie_power_on(struct kirin_pcie * kirin_pcie)263*4882a593Smuzhiyun static int kirin_pcie_power_on(struct kirin_pcie *kirin_pcie)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun int ret;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Power supply for Host */
268*4882a593Smuzhiyun regmap_write(kirin_pcie->sysctrl,
269*4882a593Smuzhiyun SCTRL_PCIE_CMOS_OFFSET, SCTRL_PCIE_CMOS_BIT);
270*4882a593Smuzhiyun usleep_range(TIME_CMOS_MIN, TIME_CMOS_MAX);
271*4882a593Smuzhiyun kirin_pcie_oe_enable(kirin_pcie);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun ret = kirin_pcie_clk_ctrl(kirin_pcie, true);
274*4882a593Smuzhiyun if (ret)
275*4882a593Smuzhiyun return ret;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* ISO disable, PCIeCtrl, PHY assert and clk gate clear */
278*4882a593Smuzhiyun regmap_write(kirin_pcie->sysctrl,
279*4882a593Smuzhiyun SCTRL_PCIE_ISO_OFFSET, SCTRL_PCIE_ISO_BIT);
280*4882a593Smuzhiyun regmap_write(kirin_pcie->crgctrl,
281*4882a593Smuzhiyun CRGCTRL_PCIE_ASSERT_OFFSET, CRGCTRL_PCIE_ASSERT_BIT);
282*4882a593Smuzhiyun regmap_write(kirin_pcie->sysctrl,
283*4882a593Smuzhiyun SCTRL_PCIE_HPCLK_OFFSET, SCTRL_PCIE_HPCLK_BIT);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun ret = kirin_pcie_phy_init(kirin_pcie);
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun goto close_clk;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* perst assert Endpoint */
290*4882a593Smuzhiyun if (!gpio_request(kirin_pcie->gpio_id_reset, "pcie_perst")) {
291*4882a593Smuzhiyun usleep_range(REF_2_PERST_MIN, REF_2_PERST_MAX);
292*4882a593Smuzhiyun ret = gpio_direction_output(kirin_pcie->gpio_id_reset, 1);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun goto close_clk;
295*4882a593Smuzhiyun usleep_range(PERST_2_ACCESS_MIN, PERST_2_ACCESS_MAX);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun close_clk:
301*4882a593Smuzhiyun kirin_pcie_clk_ctrl(kirin_pcie, false);
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
kirin_pcie_sideband_dbi_w_mode(struct kirin_pcie * kirin_pcie,bool on)305*4882a593Smuzhiyun static void kirin_pcie_sideband_dbi_w_mode(struct kirin_pcie *kirin_pcie,
306*4882a593Smuzhiyun bool on)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun u32 val;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun val = kirin_apb_ctrl_readl(kirin_pcie, SOC_PCIECTRL_CTRL0_ADDR);
311*4882a593Smuzhiyun if (on)
312*4882a593Smuzhiyun val = val | PCIE_ELBI_SLV_DBI_ENABLE;
313*4882a593Smuzhiyun else
314*4882a593Smuzhiyun val = val & ~PCIE_ELBI_SLV_DBI_ENABLE;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun kirin_apb_ctrl_writel(kirin_pcie, val, SOC_PCIECTRL_CTRL0_ADDR);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
kirin_pcie_sideband_dbi_r_mode(struct kirin_pcie * kirin_pcie,bool on)319*4882a593Smuzhiyun static void kirin_pcie_sideband_dbi_r_mode(struct kirin_pcie *kirin_pcie,
320*4882a593Smuzhiyun bool on)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun u32 val;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun val = kirin_apb_ctrl_readl(kirin_pcie, SOC_PCIECTRL_CTRL1_ADDR);
325*4882a593Smuzhiyun if (on)
326*4882a593Smuzhiyun val = val | PCIE_ELBI_SLV_DBI_ENABLE;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun val = val & ~PCIE_ELBI_SLV_DBI_ENABLE;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun kirin_apb_ctrl_writel(kirin_pcie, val, SOC_PCIECTRL_CTRL1_ADDR);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
kirin_pcie_rd_own_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)333*4882a593Smuzhiyun static int kirin_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn,
334*4882a593Smuzhiyun int where, int size, u32 *val)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (PCI_SLOT(devfn)) {
339*4882a593Smuzhiyun *val = ~0;
340*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun *val = dw_pcie_read_dbi(pci, where, size);
344*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
kirin_pcie_wr_own_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)347*4882a593Smuzhiyun static int kirin_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn,
348*4882a593Smuzhiyun int where, int size, u32 val)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (PCI_SLOT(devfn))
353*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun dw_pcie_write_dbi(pci, where, size, val);
356*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct pci_ops kirin_pci_ops = {
360*4882a593Smuzhiyun .read = kirin_pcie_rd_own_conf,
361*4882a593Smuzhiyun .write = kirin_pcie_wr_own_conf,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
kirin_pcie_read_dbi(struct dw_pcie * pci,void __iomem * base,u32 reg,size_t size)364*4882a593Smuzhiyun static u32 kirin_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base,
365*4882a593Smuzhiyun u32 reg, size_t size)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct kirin_pcie *kirin_pcie = to_kirin_pcie(pci);
368*4882a593Smuzhiyun u32 ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun kirin_pcie_sideband_dbi_r_mode(kirin_pcie, true);
371*4882a593Smuzhiyun dw_pcie_read(base + reg, size, &ret);
372*4882a593Smuzhiyun kirin_pcie_sideband_dbi_r_mode(kirin_pcie, false);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
kirin_pcie_write_dbi(struct dw_pcie * pci,void __iomem * base,u32 reg,size_t size,u32 val)377*4882a593Smuzhiyun static void kirin_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base,
378*4882a593Smuzhiyun u32 reg, size_t size, u32 val)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct kirin_pcie *kirin_pcie = to_kirin_pcie(pci);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun kirin_pcie_sideband_dbi_w_mode(kirin_pcie, true);
383*4882a593Smuzhiyun dw_pcie_write(base + reg, size, val);
384*4882a593Smuzhiyun kirin_pcie_sideband_dbi_w_mode(kirin_pcie, false);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
kirin_pcie_link_up(struct dw_pcie * pci)387*4882a593Smuzhiyun static int kirin_pcie_link_up(struct dw_pcie *pci)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct kirin_pcie *kirin_pcie = to_kirin_pcie(pci);
390*4882a593Smuzhiyun u32 val = kirin_apb_ctrl_readl(kirin_pcie, PCIE_APB_PHY_STATUS0);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if ((val & PCIE_LINKUP_ENABLE) == PCIE_LINKUP_ENABLE)
393*4882a593Smuzhiyun return 1;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
kirin_pcie_establish_link(struct pcie_port * pp)398*4882a593Smuzhiyun static int kirin_pcie_establish_link(struct pcie_port *pp)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
401*4882a593Smuzhiyun struct kirin_pcie *kirin_pcie = to_kirin_pcie(pci);
402*4882a593Smuzhiyun struct device *dev = kirin_pcie->pci->dev;
403*4882a593Smuzhiyun int count = 0;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (kirin_pcie_link_up(pci))
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* assert LTSSM enable */
411*4882a593Smuzhiyun kirin_apb_ctrl_writel(kirin_pcie, PCIE_LTSSM_ENABLE_BIT,
412*4882a593Smuzhiyun PCIE_APP_LTSSM_ENABLE);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* check if the link is up or not */
415*4882a593Smuzhiyun while (!kirin_pcie_link_up(pci)) {
416*4882a593Smuzhiyun usleep_range(LINK_WAIT_MIN, LINK_WAIT_MAX);
417*4882a593Smuzhiyun count++;
418*4882a593Smuzhiyun if (count == 1000) {
419*4882a593Smuzhiyun dev_err(dev, "Link Fail\n");
420*4882a593Smuzhiyun return -EINVAL;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
kirin_pcie_host_init(struct pcie_port * pp)427*4882a593Smuzhiyun static int kirin_pcie_host_init(struct pcie_port *pp)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun pp->bridge->ops = &kirin_pci_ops;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun kirin_pcie_establish_link(pp);
432*4882a593Smuzhiyun dw_pcie_msi_init(pp);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static const struct dw_pcie_ops kirin_dw_pcie_ops = {
438*4882a593Smuzhiyun .read_dbi = kirin_pcie_read_dbi,
439*4882a593Smuzhiyun .write_dbi = kirin_pcie_write_dbi,
440*4882a593Smuzhiyun .link_up = kirin_pcie_link_up,
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun static const struct dw_pcie_host_ops kirin_pcie_host_ops = {
444*4882a593Smuzhiyun .host_init = kirin_pcie_host_init,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
kirin_pcie_add_msi(struct dw_pcie * pci,struct platform_device * pdev)447*4882a593Smuzhiyun static int kirin_pcie_add_msi(struct dw_pcie *pci,
448*4882a593Smuzhiyun struct platform_device *pdev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int irq;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
453*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
454*4882a593Smuzhiyun if (irq < 0)
455*4882a593Smuzhiyun return irq;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun pci->pp.msi_irq = irq;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
kirin_add_pcie_port(struct dw_pcie * pci,struct platform_device * pdev)463*4882a593Smuzhiyun static int kirin_add_pcie_port(struct dw_pcie *pci,
464*4882a593Smuzhiyun struct platform_device *pdev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun int ret;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun ret = kirin_pcie_add_msi(pci, pdev);
469*4882a593Smuzhiyun if (ret)
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun pci->pp.ops = &kirin_pcie_host_ops;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun return dw_pcie_host_init(&pci->pp);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
kirin_pcie_probe(struct platform_device * pdev)477*4882a593Smuzhiyun static int kirin_pcie_probe(struct platform_device *pdev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct device *dev = &pdev->dev;
480*4882a593Smuzhiyun struct kirin_pcie *kirin_pcie;
481*4882a593Smuzhiyun struct dw_pcie *pci;
482*4882a593Smuzhiyun int ret;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (!dev->of_node) {
485*4882a593Smuzhiyun dev_err(dev, "NULL node\n");
486*4882a593Smuzhiyun return -EINVAL;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun kirin_pcie = devm_kzalloc(dev, sizeof(struct kirin_pcie), GFP_KERNEL);
490*4882a593Smuzhiyun if (!kirin_pcie)
491*4882a593Smuzhiyun return -ENOMEM;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
494*4882a593Smuzhiyun if (!pci)
495*4882a593Smuzhiyun return -ENOMEM;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun pci->dev = dev;
498*4882a593Smuzhiyun pci->ops = &kirin_dw_pcie_ops;
499*4882a593Smuzhiyun kirin_pcie->pci = pci;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun ret = kirin_pcie_get_clk(kirin_pcie, pdev);
502*4882a593Smuzhiyun if (ret)
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun ret = kirin_pcie_get_resource(kirin_pcie, pdev);
506*4882a593Smuzhiyun if (ret)
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun kirin_pcie->gpio_id_reset = of_get_named_gpio(dev->of_node,
510*4882a593Smuzhiyun "reset-gpios", 0);
511*4882a593Smuzhiyun if (kirin_pcie->gpio_id_reset == -EPROBE_DEFER) {
512*4882a593Smuzhiyun return -EPROBE_DEFER;
513*4882a593Smuzhiyun } else if (!gpio_is_valid(kirin_pcie->gpio_id_reset)) {
514*4882a593Smuzhiyun dev_err(dev, "unable to get a valid gpio pin\n");
515*4882a593Smuzhiyun return -ENODEV;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun ret = kirin_pcie_power_on(kirin_pcie);
519*4882a593Smuzhiyun if (ret)
520*4882a593Smuzhiyun return ret;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun platform_set_drvdata(pdev, kirin_pcie);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return kirin_add_pcie_port(pci, pdev);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static const struct of_device_id kirin_pcie_match[] = {
528*4882a593Smuzhiyun { .compatible = "hisilicon,kirin960-pcie" },
529*4882a593Smuzhiyun {},
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static struct platform_driver kirin_pcie_driver = {
533*4882a593Smuzhiyun .probe = kirin_pcie_probe,
534*4882a593Smuzhiyun .driver = {
535*4882a593Smuzhiyun .name = "kirin-pcie",
536*4882a593Smuzhiyun .of_match_table = kirin_pcie_match,
537*4882a593Smuzhiyun .suppress_bind_attrs = true,
538*4882a593Smuzhiyun },
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun builtin_platform_driver(kirin_pcie_driver);
541