1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCIe host controller driver for HiSilicon STB SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-2017 HiSilicon Co., Ltd. http://www.hisilicon.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Ruqiang Ju <juruqiang@hisilicon.com>
8*4882a593Smuzhiyun * Jianguo Sun <sunjianguo1@huawei.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_gpio.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/phy/phy.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/resource.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "pcie-designware.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define to_histb_pcie(x) dev_get_drvdata((x)->dev)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PCIE_SYS_CTRL0 0x0000
29*4882a593Smuzhiyun #define PCIE_SYS_CTRL1 0x0004
30*4882a593Smuzhiyun #define PCIE_SYS_CTRL7 0x001C
31*4882a593Smuzhiyun #define PCIE_SYS_CTRL13 0x0034
32*4882a593Smuzhiyun #define PCIE_SYS_CTRL15 0x003C
33*4882a593Smuzhiyun #define PCIE_SYS_CTRL16 0x0040
34*4882a593Smuzhiyun #define PCIE_SYS_CTRL17 0x0044
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define PCIE_SYS_STAT0 0x0100
37*4882a593Smuzhiyun #define PCIE_SYS_STAT4 0x0110
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define PCIE_RDLH_LINK_UP BIT(5)
40*4882a593Smuzhiyun #define PCIE_XMLH_LINK_UP BIT(15)
41*4882a593Smuzhiyun #define PCIE_ELBI_SLV_DBI_ENABLE BIT(21)
42*4882a593Smuzhiyun #define PCIE_APP_LTSSM_ENABLE BIT(11)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PCIE_DEVICE_TYPE_MASK GENMASK(31, 28)
45*4882a593Smuzhiyun #define PCIE_WM_EP 0
46*4882a593Smuzhiyun #define PCIE_WM_LEGACY BIT(1)
47*4882a593Smuzhiyun #define PCIE_WM_RC BIT(30)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define PCIE_LTSSM_STATE_MASK GENMASK(5, 0)
50*4882a593Smuzhiyun #define PCIE_LTSSM_STATE_ACTIVE 0x11
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct histb_pcie {
53*4882a593Smuzhiyun struct dw_pcie *pci;
54*4882a593Smuzhiyun struct clk *aux_clk;
55*4882a593Smuzhiyun struct clk *pipe_clk;
56*4882a593Smuzhiyun struct clk *sys_clk;
57*4882a593Smuzhiyun struct clk *bus_clk;
58*4882a593Smuzhiyun struct phy *phy;
59*4882a593Smuzhiyun struct reset_control *soft_reset;
60*4882a593Smuzhiyun struct reset_control *sys_reset;
61*4882a593Smuzhiyun struct reset_control *bus_reset;
62*4882a593Smuzhiyun void __iomem *ctrl;
63*4882a593Smuzhiyun int reset_gpio;
64*4882a593Smuzhiyun struct regulator *vpcie;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
histb_pcie_readl(struct histb_pcie * histb_pcie,u32 reg)67*4882a593Smuzhiyun static u32 histb_pcie_readl(struct histb_pcie *histb_pcie, u32 reg)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun return readl(histb_pcie->ctrl + reg);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
histb_pcie_writel(struct histb_pcie * histb_pcie,u32 reg,u32 val)72*4882a593Smuzhiyun static void histb_pcie_writel(struct histb_pcie *histb_pcie, u32 reg, u32 val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun writel(val, histb_pcie->ctrl + reg);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
histb_pcie_dbi_w_mode(struct pcie_port * pp,bool enable)77*4882a593Smuzhiyun static void histb_pcie_dbi_w_mode(struct pcie_port *pp, bool enable)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
80*4882a593Smuzhiyun struct histb_pcie *hipcie = to_histb_pcie(pci);
81*4882a593Smuzhiyun u32 val;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0);
84*4882a593Smuzhiyun if (enable)
85*4882a593Smuzhiyun val |= PCIE_ELBI_SLV_DBI_ENABLE;
86*4882a593Smuzhiyun else
87*4882a593Smuzhiyun val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
88*4882a593Smuzhiyun histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, val);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
histb_pcie_dbi_r_mode(struct pcie_port * pp,bool enable)91*4882a593Smuzhiyun static void histb_pcie_dbi_r_mode(struct pcie_port *pp, bool enable)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
94*4882a593Smuzhiyun struct histb_pcie *hipcie = to_histb_pcie(pci);
95*4882a593Smuzhiyun u32 val;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL1);
98*4882a593Smuzhiyun if (enable)
99*4882a593Smuzhiyun val |= PCIE_ELBI_SLV_DBI_ENABLE;
100*4882a593Smuzhiyun else
101*4882a593Smuzhiyun val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
102*4882a593Smuzhiyun histb_pcie_writel(hipcie, PCIE_SYS_CTRL1, val);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
histb_pcie_read_dbi(struct dw_pcie * pci,void __iomem * base,u32 reg,size_t size)105*4882a593Smuzhiyun static u32 histb_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base,
106*4882a593Smuzhiyun u32 reg, size_t size)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 val;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun histb_pcie_dbi_r_mode(&pci->pp, true);
111*4882a593Smuzhiyun dw_pcie_read(base + reg, size, &val);
112*4882a593Smuzhiyun histb_pcie_dbi_r_mode(&pci->pp, false);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return val;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
histb_pcie_write_dbi(struct dw_pcie * pci,void __iomem * base,u32 reg,size_t size,u32 val)117*4882a593Smuzhiyun static void histb_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base,
118*4882a593Smuzhiyun u32 reg, size_t size, u32 val)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun histb_pcie_dbi_w_mode(&pci->pp, true);
121*4882a593Smuzhiyun dw_pcie_write(base + reg, size, val);
122*4882a593Smuzhiyun histb_pcie_dbi_w_mode(&pci->pp, false);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
histb_pcie_rd_own_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)125*4882a593Smuzhiyun static int histb_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn,
126*4882a593Smuzhiyun int where, int size, u32 *val)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (PCI_SLOT(devfn)) {
131*4882a593Smuzhiyun *val = ~0;
132*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *val = dw_pcie_read_dbi(pci, where, size);
136*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
histb_pcie_wr_own_conf(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)139*4882a593Smuzhiyun static int histb_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn,
140*4882a593Smuzhiyun int where, int size, u32 val)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (PCI_SLOT(devfn))
145*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun dw_pcie_write_dbi(pci, where, size, val);
148*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct pci_ops histb_pci_ops = {
152*4882a593Smuzhiyun .read = histb_pcie_rd_own_conf,
153*4882a593Smuzhiyun .write = histb_pcie_wr_own_conf,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
histb_pcie_link_up(struct dw_pcie * pci)156*4882a593Smuzhiyun static int histb_pcie_link_up(struct dw_pcie *pci)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct histb_pcie *hipcie = to_histb_pcie(pci);
159*4882a593Smuzhiyun u32 regval;
160*4882a593Smuzhiyun u32 status;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun regval = histb_pcie_readl(hipcie, PCIE_SYS_STAT0);
163*4882a593Smuzhiyun status = histb_pcie_readl(hipcie, PCIE_SYS_STAT4);
164*4882a593Smuzhiyun status &= PCIE_LTSSM_STATE_MASK;
165*4882a593Smuzhiyun if ((regval & PCIE_XMLH_LINK_UP) && (regval & PCIE_RDLH_LINK_UP) &&
166*4882a593Smuzhiyun (status == PCIE_LTSSM_STATE_ACTIVE))
167*4882a593Smuzhiyun return 1;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
histb_pcie_establish_link(struct pcie_port * pp)172*4882a593Smuzhiyun static int histb_pcie_establish_link(struct pcie_port *pp)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
175*4882a593Smuzhiyun struct histb_pcie *hipcie = to_histb_pcie(pci);
176*4882a593Smuzhiyun u32 regval;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (dw_pcie_link_up(pci)) {
179*4882a593Smuzhiyun dev_info(pci->dev, "Link already up\n");
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* PCIe RC work mode */
184*4882a593Smuzhiyun regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0);
185*4882a593Smuzhiyun regval &= ~PCIE_DEVICE_TYPE_MASK;
186*4882a593Smuzhiyun regval |= PCIE_WM_RC;
187*4882a593Smuzhiyun histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, regval);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* setup root complex */
190*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* assert LTSSM enable */
193*4882a593Smuzhiyun regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL7);
194*4882a593Smuzhiyun regval |= PCIE_APP_LTSSM_ENABLE;
195*4882a593Smuzhiyun histb_pcie_writel(hipcie, PCIE_SYS_CTRL7, regval);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return dw_pcie_wait_for_link(pci);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
histb_pcie_host_init(struct pcie_port * pp)200*4882a593Smuzhiyun static int histb_pcie_host_init(struct pcie_port *pp)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun pp->bridge->ops = &histb_pci_ops;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun histb_pcie_establish_link(pp);
205*4882a593Smuzhiyun dw_pcie_msi_init(pp);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun static const struct dw_pcie_host_ops histb_pcie_host_ops = {
211*4882a593Smuzhiyun .host_init = histb_pcie_host_init,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
histb_pcie_host_disable(struct histb_pcie * hipcie)214*4882a593Smuzhiyun static void histb_pcie_host_disable(struct histb_pcie *hipcie)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun reset_control_assert(hipcie->soft_reset);
217*4882a593Smuzhiyun reset_control_assert(hipcie->sys_reset);
218*4882a593Smuzhiyun reset_control_assert(hipcie->bus_reset);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun clk_disable_unprepare(hipcie->aux_clk);
221*4882a593Smuzhiyun clk_disable_unprepare(hipcie->pipe_clk);
222*4882a593Smuzhiyun clk_disable_unprepare(hipcie->sys_clk);
223*4882a593Smuzhiyun clk_disable_unprepare(hipcie->bus_clk);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (gpio_is_valid(hipcie->reset_gpio))
226*4882a593Smuzhiyun gpio_set_value_cansleep(hipcie->reset_gpio, 0);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (hipcie->vpcie)
229*4882a593Smuzhiyun regulator_disable(hipcie->vpcie);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
histb_pcie_host_enable(struct pcie_port * pp)232*4882a593Smuzhiyun static int histb_pcie_host_enable(struct pcie_port *pp)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
235*4882a593Smuzhiyun struct histb_pcie *hipcie = to_histb_pcie(pci);
236*4882a593Smuzhiyun struct device *dev = pci->dev;
237*4882a593Smuzhiyun int ret;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* power on PCIe device if have */
240*4882a593Smuzhiyun if (hipcie->vpcie) {
241*4882a593Smuzhiyun ret = regulator_enable(hipcie->vpcie);
242*4882a593Smuzhiyun if (ret) {
243*4882a593Smuzhiyun dev_err(dev, "failed to enable regulator: %d\n", ret);
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (gpio_is_valid(hipcie->reset_gpio))
249*4882a593Smuzhiyun gpio_set_value_cansleep(hipcie->reset_gpio, 1);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ret = clk_prepare_enable(hipcie->bus_clk);
252*4882a593Smuzhiyun if (ret) {
253*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable bus clk\n");
254*4882a593Smuzhiyun goto err_bus_clk;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = clk_prepare_enable(hipcie->sys_clk);
258*4882a593Smuzhiyun if (ret) {
259*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable sys clk\n");
260*4882a593Smuzhiyun goto err_sys_clk;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ret = clk_prepare_enable(hipcie->pipe_clk);
264*4882a593Smuzhiyun if (ret) {
265*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable pipe clk\n");
266*4882a593Smuzhiyun goto err_pipe_clk;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ret = clk_prepare_enable(hipcie->aux_clk);
270*4882a593Smuzhiyun if (ret) {
271*4882a593Smuzhiyun dev_err(dev, "cannot prepare/enable aux clk\n");
272*4882a593Smuzhiyun goto err_aux_clk;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun reset_control_assert(hipcie->soft_reset);
276*4882a593Smuzhiyun reset_control_deassert(hipcie->soft_reset);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun reset_control_assert(hipcie->sys_reset);
279*4882a593Smuzhiyun reset_control_deassert(hipcie->sys_reset);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun reset_control_assert(hipcie->bus_reset);
282*4882a593Smuzhiyun reset_control_deassert(hipcie->bus_reset);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun err_aux_clk:
287*4882a593Smuzhiyun clk_disable_unprepare(hipcie->pipe_clk);
288*4882a593Smuzhiyun err_pipe_clk:
289*4882a593Smuzhiyun clk_disable_unprepare(hipcie->sys_clk);
290*4882a593Smuzhiyun err_sys_clk:
291*4882a593Smuzhiyun clk_disable_unprepare(hipcie->bus_clk);
292*4882a593Smuzhiyun err_bus_clk:
293*4882a593Smuzhiyun if (hipcie->vpcie)
294*4882a593Smuzhiyun regulator_disable(hipcie->vpcie);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct dw_pcie_ops dw_pcie_ops = {
300*4882a593Smuzhiyun .read_dbi = histb_pcie_read_dbi,
301*4882a593Smuzhiyun .write_dbi = histb_pcie_write_dbi,
302*4882a593Smuzhiyun .link_up = histb_pcie_link_up,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
histb_pcie_probe(struct platform_device * pdev)305*4882a593Smuzhiyun static int histb_pcie_probe(struct platform_device *pdev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct histb_pcie *hipcie;
308*4882a593Smuzhiyun struct dw_pcie *pci;
309*4882a593Smuzhiyun struct pcie_port *pp;
310*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
311*4882a593Smuzhiyun struct device *dev = &pdev->dev;
312*4882a593Smuzhiyun enum of_gpio_flags of_flags;
313*4882a593Smuzhiyun unsigned long flag = GPIOF_DIR_OUT;
314*4882a593Smuzhiyun int ret;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun hipcie = devm_kzalloc(dev, sizeof(*hipcie), GFP_KERNEL);
317*4882a593Smuzhiyun if (!hipcie)
318*4882a593Smuzhiyun return -ENOMEM;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
321*4882a593Smuzhiyun if (!pci)
322*4882a593Smuzhiyun return -ENOMEM;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun hipcie->pci = pci;
325*4882a593Smuzhiyun pp = &pci->pp;
326*4882a593Smuzhiyun pci->dev = dev;
327*4882a593Smuzhiyun pci->ops = &dw_pcie_ops;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun hipcie->ctrl = devm_platform_ioremap_resource_byname(pdev, "control");
330*4882a593Smuzhiyun if (IS_ERR(hipcie->ctrl)) {
331*4882a593Smuzhiyun dev_err(dev, "cannot get control reg base\n");
332*4882a593Smuzhiyun return PTR_ERR(hipcie->ctrl);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "rc-dbi");
336*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base)) {
337*4882a593Smuzhiyun dev_err(dev, "cannot get rc-dbi base\n");
338*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun hipcie->vpcie = devm_regulator_get_optional(dev, "vpcie");
342*4882a593Smuzhiyun if (IS_ERR(hipcie->vpcie)) {
343*4882a593Smuzhiyun if (PTR_ERR(hipcie->vpcie) != -ENODEV)
344*4882a593Smuzhiyun return PTR_ERR(hipcie->vpcie);
345*4882a593Smuzhiyun hipcie->vpcie = NULL;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun hipcie->reset_gpio = of_get_named_gpio_flags(np,
349*4882a593Smuzhiyun "reset-gpios", 0, &of_flags);
350*4882a593Smuzhiyun if (of_flags & OF_GPIO_ACTIVE_LOW)
351*4882a593Smuzhiyun flag |= GPIOF_ACTIVE_LOW;
352*4882a593Smuzhiyun if (gpio_is_valid(hipcie->reset_gpio)) {
353*4882a593Smuzhiyun ret = devm_gpio_request_one(dev, hipcie->reset_gpio,
354*4882a593Smuzhiyun flag, "PCIe device power control");
355*4882a593Smuzhiyun if (ret) {
356*4882a593Smuzhiyun dev_err(dev, "unable to request gpio\n");
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun hipcie->aux_clk = devm_clk_get(dev, "aux");
362*4882a593Smuzhiyun if (IS_ERR(hipcie->aux_clk)) {
363*4882a593Smuzhiyun dev_err(dev, "Failed to get PCIe aux clk\n");
364*4882a593Smuzhiyun return PTR_ERR(hipcie->aux_clk);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun hipcie->pipe_clk = devm_clk_get(dev, "pipe");
368*4882a593Smuzhiyun if (IS_ERR(hipcie->pipe_clk)) {
369*4882a593Smuzhiyun dev_err(dev, "Failed to get PCIe pipe clk\n");
370*4882a593Smuzhiyun return PTR_ERR(hipcie->pipe_clk);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun hipcie->sys_clk = devm_clk_get(dev, "sys");
374*4882a593Smuzhiyun if (IS_ERR(hipcie->sys_clk)) {
375*4882a593Smuzhiyun dev_err(dev, "Failed to get PCIEe sys clk\n");
376*4882a593Smuzhiyun return PTR_ERR(hipcie->sys_clk);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun hipcie->bus_clk = devm_clk_get(dev, "bus");
380*4882a593Smuzhiyun if (IS_ERR(hipcie->bus_clk)) {
381*4882a593Smuzhiyun dev_err(dev, "Failed to get PCIe bus clk\n");
382*4882a593Smuzhiyun return PTR_ERR(hipcie->bus_clk);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun hipcie->soft_reset = devm_reset_control_get(dev, "soft");
386*4882a593Smuzhiyun if (IS_ERR(hipcie->soft_reset)) {
387*4882a593Smuzhiyun dev_err(dev, "couldn't get soft reset\n");
388*4882a593Smuzhiyun return PTR_ERR(hipcie->soft_reset);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun hipcie->sys_reset = devm_reset_control_get(dev, "sys");
392*4882a593Smuzhiyun if (IS_ERR(hipcie->sys_reset)) {
393*4882a593Smuzhiyun dev_err(dev, "couldn't get sys reset\n");
394*4882a593Smuzhiyun return PTR_ERR(hipcie->sys_reset);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun hipcie->bus_reset = devm_reset_control_get(dev, "bus");
398*4882a593Smuzhiyun if (IS_ERR(hipcie->bus_reset)) {
399*4882a593Smuzhiyun dev_err(dev, "couldn't get bus reset\n");
400*4882a593Smuzhiyun return PTR_ERR(hipcie->bus_reset);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
404*4882a593Smuzhiyun pp->msi_irq = platform_get_irq_byname(pdev, "msi");
405*4882a593Smuzhiyun if (pp->msi_irq < 0)
406*4882a593Smuzhiyun return pp->msi_irq;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun hipcie->phy = devm_phy_get(dev, "phy");
410*4882a593Smuzhiyun if (IS_ERR(hipcie->phy)) {
411*4882a593Smuzhiyun dev_info(dev, "no pcie-phy found\n");
412*4882a593Smuzhiyun hipcie->phy = NULL;
413*4882a593Smuzhiyun /* fall through here!
414*4882a593Smuzhiyun * if no pcie-phy found, phy init
415*4882a593Smuzhiyun * should be done under boot!
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun } else {
418*4882a593Smuzhiyun phy_init(hipcie->phy);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun pp->ops = &histb_pcie_host_ops;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun platform_set_drvdata(pdev, hipcie);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun ret = histb_pcie_host_enable(pp);
426*4882a593Smuzhiyun if (ret) {
427*4882a593Smuzhiyun dev_err(dev, "failed to enable host\n");
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ret = dw_pcie_host_init(pp);
432*4882a593Smuzhiyun if (ret) {
433*4882a593Smuzhiyun dev_err(dev, "failed to initialize host\n");
434*4882a593Smuzhiyun return ret;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
histb_pcie_remove(struct platform_device * pdev)440*4882a593Smuzhiyun static int histb_pcie_remove(struct platform_device *pdev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct histb_pcie *hipcie = platform_get_drvdata(pdev);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun histb_pcie_host_disable(hipcie);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (hipcie->phy)
447*4882a593Smuzhiyun phy_exit(hipcie->phy);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const struct of_device_id histb_pcie_of_match[] = {
453*4882a593Smuzhiyun { .compatible = "hisilicon,hi3798cv200-pcie", },
454*4882a593Smuzhiyun {},
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, histb_pcie_of_match);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun static struct platform_driver histb_pcie_platform_driver = {
459*4882a593Smuzhiyun .probe = histb_pcie_probe,
460*4882a593Smuzhiyun .remove = histb_pcie_remove,
461*4882a593Smuzhiyun .driver = {
462*4882a593Smuzhiyun .name = "histb-pcie",
463*4882a593Smuzhiyun .of_match_table = histb_pcie_of_match,
464*4882a593Smuzhiyun },
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun module_platform_driver(histb_pcie_platform_driver);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun MODULE_DESCRIPTION("HiSilicon STB PCIe host controller driver");
469*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
470