1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Synopsys DesignWare PCIe host controller driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun * https://www.samsung.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Jingoo Han <jg1.han@samsung.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef _PCIE_DESIGNWARE_H
12*4882a593Smuzhiyun #define _PCIE_DESIGNWARE_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/msi.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/pci-epc.h>
21*4882a593Smuzhiyun #include <linux/pci-epf.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Parameters for the waiting for link up routine */
24*4882a593Smuzhiyun #define LINK_WAIT_MAX_RETRIES 10
25*4882a593Smuzhiyun #define LINK_WAIT_USLEEP_MIN 90000
26*4882a593Smuzhiyun #define LINK_WAIT_USLEEP_MAX 100000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Parameters for the waiting for iATU enabled routine */
29*4882a593Smuzhiyun #define LINK_WAIT_MAX_IATU_RETRIES 5
30*4882a593Smuzhiyun #define LINK_WAIT_IATU 9
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Synopsys-specific PCIe configuration registers */
33*4882a593Smuzhiyun #define PCIE_PORT_AFR 0x70C
34*4882a593Smuzhiyun #define PORT_AFR_N_FTS_MASK GENMASK(15, 8)
35*4882a593Smuzhiyun #define PORT_AFR_N_FTS(n) FIELD_PREP(PORT_AFR_N_FTS_MASK, n)
36*4882a593Smuzhiyun #define PORT_AFR_CC_N_FTS_MASK GENMASK(23, 16)
37*4882a593Smuzhiyun #define PORT_AFR_CC_N_FTS(n) FIELD_PREP(PORT_AFR_CC_N_FTS_MASK, n)
38*4882a593Smuzhiyun #define PORT_AFR_ENTER_ASPM BIT(30)
39*4882a593Smuzhiyun #define PORT_AFR_L0S_ENTRANCE_LAT_SHIFT 24
40*4882a593Smuzhiyun #define PORT_AFR_L0S_ENTRANCE_LAT_MASK GENMASK(26, 24)
41*4882a593Smuzhiyun #define PORT_AFR_L1_ENTRANCE_LAT_SHIFT 27
42*4882a593Smuzhiyun #define PORT_AFR_L1_ENTRANCE_LAT_MASK GENMASK(29, 27)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define PCIE_PORT_LINK_CONTROL 0x710
45*4882a593Smuzhiyun #define PORT_LINK_LPBK_ENABLE BIT(2)
46*4882a593Smuzhiyun #define PORT_LINK_DLL_LINK_EN BIT(5)
47*4882a593Smuzhiyun #define PORT_LINK_FAST_LINK_MODE BIT(7)
48*4882a593Smuzhiyun #define PORT_LINK_MODE_MASK GENMASK(21, 16)
49*4882a593Smuzhiyun #define PORT_LINK_MODE(n) FIELD_PREP(PORT_LINK_MODE_MASK, n)
50*4882a593Smuzhiyun #define PORT_LINK_MODE_1_LANES PORT_LINK_MODE(0x1)
51*4882a593Smuzhiyun #define PORT_LINK_MODE_2_LANES PORT_LINK_MODE(0x3)
52*4882a593Smuzhiyun #define PORT_LINK_MODE_4_LANES PORT_LINK_MODE(0x7)
53*4882a593Smuzhiyun #define PORT_LINK_MODE_8_LANES PORT_LINK_MODE(0xf)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PCIE_PORT_DEBUG0 0x728
56*4882a593Smuzhiyun #define PORT_LOGIC_LTSSM_STATE_MASK 0x1f
57*4882a593Smuzhiyun #define PORT_LOGIC_LTSSM_STATE_L0 0x11
58*4882a593Smuzhiyun #define PCIE_PORT_DEBUG1 0x72C
59*4882a593Smuzhiyun #define PCIE_PORT_DEBUG1_LINK_UP BIT(4)
60*4882a593Smuzhiyun #define PCIE_PORT_DEBUG1_LINK_IN_TRAINING BIT(29)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
63*4882a593Smuzhiyun #define PORT_LOGIC_N_FTS_MASK GENMASK(7, 0)
64*4882a593Smuzhiyun #define PORT_LOGIC_SPEED_CHANGE BIT(17)
65*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH_MASK GENMASK(12, 8)
66*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH(n) FIELD_PREP(PORT_LOGIC_LINK_WIDTH_MASK, n)
67*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH_1_LANES PORT_LOGIC_LINK_WIDTH(0x1)
68*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH_2_LANES PORT_LOGIC_LINK_WIDTH(0x2)
69*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH_4_LANES PORT_LOGIC_LINK_WIDTH(0x4)
70*4882a593Smuzhiyun #define PORT_LOGIC_LINK_WIDTH_8_LANES PORT_LOGIC_LINK_WIDTH(0x8)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define PCIE_MSI_ADDR_LO 0x820
73*4882a593Smuzhiyun #define PCIE_MSI_ADDR_HI 0x824
74*4882a593Smuzhiyun #define PCIE_MSI_INTR0_ENABLE 0x828
75*4882a593Smuzhiyun #define PCIE_MSI_INTR0_MASK 0x82C
76*4882a593Smuzhiyun #define PCIE_MSI_INTR0_STATUS 0x830
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define PCIE_PORT_MULTI_LANE_CTRL 0x8C0
79*4882a593Smuzhiyun #define PORT_MLTI_UPCFG_SUPPORT BIT(7)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define PCIE_ATU_VIEWPORT 0x900
82*4882a593Smuzhiyun #define PCIE_ATU_REGION_INBOUND BIT(31)
83*4882a593Smuzhiyun #define PCIE_ATU_REGION_OUTBOUND 0
84*4882a593Smuzhiyun #define PCIE_ATU_CR1 0x904
85*4882a593Smuzhiyun #define PCIE_ATU_TYPE_MEM 0x0
86*4882a593Smuzhiyun #define PCIE_ATU_TYPE_IO 0x2
87*4882a593Smuzhiyun #define PCIE_ATU_TYPE_CFG0 0x4
88*4882a593Smuzhiyun #define PCIE_ATU_TYPE_CFG1 0x5
89*4882a593Smuzhiyun #define PCIE_ATU_FUNC_NUM(pf) ((pf) << 20)
90*4882a593Smuzhiyun #define PCIE_ATU_CR2 0x908
91*4882a593Smuzhiyun #define PCIE_ATU_ENABLE BIT(31)
92*4882a593Smuzhiyun #define PCIE_ATU_BAR_MODE_ENABLE BIT(30)
93*4882a593Smuzhiyun #define PCIE_ATU_FUNC_NUM_MATCH_EN BIT(19)
94*4882a593Smuzhiyun #define PCIE_ATU_LOWER_BASE 0x90C
95*4882a593Smuzhiyun #define PCIE_ATU_UPPER_BASE 0x910
96*4882a593Smuzhiyun #define PCIE_ATU_LIMIT 0x914
97*4882a593Smuzhiyun #define PCIE_ATU_LOWER_TARGET 0x918
98*4882a593Smuzhiyun #define PCIE_ATU_BUS(x) FIELD_PREP(GENMASK(31, 24), x)
99*4882a593Smuzhiyun #define PCIE_ATU_DEV(x) FIELD_PREP(GENMASK(23, 19), x)
100*4882a593Smuzhiyun #define PCIE_ATU_FUNC(x) FIELD_PREP(GENMASK(18, 16), x)
101*4882a593Smuzhiyun #define PCIE_ATU_UPPER_TARGET 0x91C
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define PCIE_MISC_CONTROL_1_OFF 0x8BC
104*4882a593Smuzhiyun #define PCIE_DBI_RO_WR_EN BIT(0)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define PCIE_MSIX_DOORBELL 0x948
107*4882a593Smuzhiyun #define PCIE_MSIX_DOORBELL_PF_SHIFT 24
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CONTROL_STATUS 0xB20
110*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CHK_REG_START BIT(0)
111*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CHK_REG_CONTINUOUS BIT(1)
112*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CHK_REG_COMPARISON_ERROR BIT(16)
113*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CHK_REG_LOGIC_ERROR BIT(17)
114*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_CHK_REG_COMPLETE BIT(18)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define PCIE_PL_CHK_REG_ERR_ADDR 0xB28
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * iATU Unroll-specific register definitions
120*4882a593Smuzhiyun * From 4.80 core version the address translation will be made by unroll
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun #define PCIE_ATU_UNR_REGION_CTRL1 0x00
123*4882a593Smuzhiyun #define PCIE_ATU_UNR_REGION_CTRL2 0x04
124*4882a593Smuzhiyun #define PCIE_ATU_UNR_LOWER_BASE 0x08
125*4882a593Smuzhiyun #define PCIE_ATU_UNR_UPPER_BASE 0x0C
126*4882a593Smuzhiyun #define PCIE_ATU_UNR_LOWER_LIMIT 0x10
127*4882a593Smuzhiyun #define PCIE_ATU_UNR_LOWER_TARGET 0x14
128*4882a593Smuzhiyun #define PCIE_ATU_UNR_UPPER_TARGET 0x18
129*4882a593Smuzhiyun #define PCIE_ATU_UNR_UPPER_LIMIT 0x20
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * The default address offset between dbi_base and atu_base. Root controller
133*4882a593Smuzhiyun * drivers are not required to initialize atu_base if the offset matches this
134*4882a593Smuzhiyun * default; the driver core automatically derives atu_base from dbi_base using
135*4882a593Smuzhiyun * this offset, if atu_base not set.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun #define DEFAULT_DBI_ATU_OFFSET (0x3 << 20)
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Register address builder */
140*4882a593Smuzhiyun #define PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(region) \
141*4882a593Smuzhiyun ((region) << 9)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define PCIE_GET_ATU_INB_UNR_REG_OFFSET(region) \
144*4882a593Smuzhiyun (((region) << 9) | BIT(8))
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define MAX_MSI_IRQS 256
147*4882a593Smuzhiyun #define MAX_MSI_IRQS_PER_CTRL 32
148*4882a593Smuzhiyun #define MAX_MSI_CTRLS (MAX_MSI_IRQS / MAX_MSI_IRQS_PER_CTRL)
149*4882a593Smuzhiyun #define MSI_REG_CTRL_BLOCK_SIZE 12
150*4882a593Smuzhiyun #define MSI_DEF_NUM_VECTORS 32
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Maximum number of inbound/outbound iATUs */
153*4882a593Smuzhiyun #define MAX_IATU_IN 256
154*4882a593Smuzhiyun #define MAX_IATU_OUT 256
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct pcie_port;
157*4882a593Smuzhiyun struct dw_pcie;
158*4882a593Smuzhiyun struct dw_pcie_ep;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun enum dw_pcie_region_type {
161*4882a593Smuzhiyun DW_PCIE_REGION_UNKNOWN,
162*4882a593Smuzhiyun DW_PCIE_REGION_INBOUND,
163*4882a593Smuzhiyun DW_PCIE_REGION_OUTBOUND,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun enum dw_pcie_device_mode {
167*4882a593Smuzhiyun DW_PCIE_UNKNOWN_TYPE,
168*4882a593Smuzhiyun DW_PCIE_EP_TYPE,
169*4882a593Smuzhiyun DW_PCIE_LEG_EP_TYPE,
170*4882a593Smuzhiyun DW_PCIE_RC_TYPE,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct dw_pcie_host_ops {
174*4882a593Smuzhiyun int (*host_init)(struct pcie_port *pp);
175*4882a593Smuzhiyun void (*set_num_vectors)(struct pcie_port *pp);
176*4882a593Smuzhiyun int (*msi_host_init)(struct pcie_port *pp);
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct pcie_port {
180*4882a593Smuzhiyun u64 cfg0_base;
181*4882a593Smuzhiyun void __iomem *va_cfg0_base;
182*4882a593Smuzhiyun u32 cfg0_size;
183*4882a593Smuzhiyun resource_size_t io_base;
184*4882a593Smuzhiyun phys_addr_t io_bus_addr;
185*4882a593Smuzhiyun u32 io_size;
186*4882a593Smuzhiyun int irq;
187*4882a593Smuzhiyun const struct dw_pcie_host_ops *ops;
188*4882a593Smuzhiyun int msi_irq;
189*4882a593Smuzhiyun struct irq_domain *irq_domain;
190*4882a593Smuzhiyun struct irq_domain *msi_domain;
191*4882a593Smuzhiyun u16 msi_msg;
192*4882a593Smuzhiyun dma_addr_t msi_data;
193*4882a593Smuzhiyun struct irq_chip *msi_irq_chip;
194*4882a593Smuzhiyun u32 num_vectors;
195*4882a593Smuzhiyun u32 irq_mask[MAX_MSI_CTRLS];
196*4882a593Smuzhiyun struct pci_host_bridge *bridge;
197*4882a593Smuzhiyun raw_spinlock_t lock;
198*4882a593Smuzhiyun DECLARE_BITMAP(msi_irq_in_use, MAX_MSI_IRQS);
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun enum dw_pcie_as_type {
202*4882a593Smuzhiyun DW_PCIE_AS_UNKNOWN,
203*4882a593Smuzhiyun DW_PCIE_AS_MEM,
204*4882a593Smuzhiyun DW_PCIE_AS_IO,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun struct dw_pcie_ep_ops {
208*4882a593Smuzhiyun void (*ep_init)(struct dw_pcie_ep *ep);
209*4882a593Smuzhiyun int (*raise_irq)(struct dw_pcie_ep *ep, u8 func_no,
210*4882a593Smuzhiyun enum pci_epc_irq_type type, u16 interrupt_num);
211*4882a593Smuzhiyun const struct pci_epc_features* (*get_features)(struct dw_pcie_ep *ep);
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * Provide a method to implement the different func config space
214*4882a593Smuzhiyun * access for different platform, if different func have different
215*4882a593Smuzhiyun * offset, return the offset of func. if use write a register way
216*4882a593Smuzhiyun * return a 0, and implement code in callback function of platform
217*4882a593Smuzhiyun * driver.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun unsigned int (*func_conf_select)(struct dw_pcie_ep *ep, u8 func_no);
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun struct dw_pcie_ep_func {
223*4882a593Smuzhiyun struct list_head list;
224*4882a593Smuzhiyun u8 func_no;
225*4882a593Smuzhiyun u8 msi_cap; /* MSI capability offset */
226*4882a593Smuzhiyun u8 msix_cap; /* MSI-X capability offset */
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct dw_pcie_ep {
230*4882a593Smuzhiyun struct pci_epc *epc;
231*4882a593Smuzhiyun struct list_head func_list;
232*4882a593Smuzhiyun const struct dw_pcie_ep_ops *ops;
233*4882a593Smuzhiyun phys_addr_t phys_base;
234*4882a593Smuzhiyun size_t addr_size;
235*4882a593Smuzhiyun size_t page_size;
236*4882a593Smuzhiyun u8 bar_to_atu[PCI_STD_NUM_BARS];
237*4882a593Smuzhiyun phys_addr_t *outbound_addr;
238*4882a593Smuzhiyun unsigned long *ib_window_map;
239*4882a593Smuzhiyun unsigned long *ob_window_map;
240*4882a593Smuzhiyun u32 num_ib_windows;
241*4882a593Smuzhiyun u32 num_ob_windows;
242*4882a593Smuzhiyun void __iomem *msi_mem;
243*4882a593Smuzhiyun phys_addr_t msi_mem_phys;
244*4882a593Smuzhiyun struct pci_epf_bar *epf_bar[PCI_STD_NUM_BARS];
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun struct dw_pcie_ops {
248*4882a593Smuzhiyun u64 (*cpu_addr_fixup)(struct dw_pcie *pcie, u64 cpu_addr);
249*4882a593Smuzhiyun u32 (*read_dbi)(struct dw_pcie *pcie, void __iomem *base, u32 reg,
250*4882a593Smuzhiyun size_t size);
251*4882a593Smuzhiyun void (*write_dbi)(struct dw_pcie *pcie, void __iomem *base, u32 reg,
252*4882a593Smuzhiyun size_t size, u32 val);
253*4882a593Smuzhiyun void (*write_dbi2)(struct dw_pcie *pcie, void __iomem *base, u32 reg,
254*4882a593Smuzhiyun size_t size, u32 val);
255*4882a593Smuzhiyun int (*link_up)(struct dw_pcie *pcie);
256*4882a593Smuzhiyun int (*start_link)(struct dw_pcie *pcie);
257*4882a593Smuzhiyun void (*stop_link)(struct dw_pcie *pcie);
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #define DWC_IATU_UNROLL_EN BIT(0)
261*4882a593Smuzhiyun #define DWC_IATU_IOCFG_SHARED BIT(1)
262*4882a593Smuzhiyun struct dw_pcie {
263*4882a593Smuzhiyun struct device *dev;
264*4882a593Smuzhiyun void __iomem *dbi_base;
265*4882a593Smuzhiyun void __iomem *dbi_base2;
266*4882a593Smuzhiyun /* Used when iatu_unroll_enabled is true */
267*4882a593Smuzhiyun void __iomem *atu_base;
268*4882a593Smuzhiyun u32 num_viewport;
269*4882a593Smuzhiyun u8 iatu_unroll_enabled;
270*4882a593Smuzhiyun struct pcie_port pp;
271*4882a593Smuzhiyun struct dw_pcie_ep ep;
272*4882a593Smuzhiyun const struct dw_pcie_ops *ops;
273*4882a593Smuzhiyun unsigned int version;
274*4882a593Smuzhiyun int num_lanes;
275*4882a593Smuzhiyun int link_gen;
276*4882a593Smuzhiyun u8 n_fts[2];
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun #define to_dw_pcie_from_pp(port) container_of((port), struct dw_pcie, pp)
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define to_dw_pcie_from_ep(endpoint) \
282*4882a593Smuzhiyun container_of((endpoint), struct dw_pcie, ep)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap);
285*4882a593Smuzhiyun u16 dw_pcie_find_ext_capability(struct dw_pcie *pci, u8 cap);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun int dw_pcie_read(void __iomem *addr, int size, u32 *val);
288*4882a593Smuzhiyun int dw_pcie_write(void __iomem *addr, int size, u32 val);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun u32 dw_pcie_read_dbi(struct dw_pcie *pci, u32 reg, size_t size);
291*4882a593Smuzhiyun void dw_pcie_write_dbi(struct dw_pcie *pci, u32 reg, size_t size, u32 val);
292*4882a593Smuzhiyun void dw_pcie_write_dbi2(struct dw_pcie *pci, u32 reg, size_t size, u32 val);
293*4882a593Smuzhiyun int dw_pcie_link_up(struct dw_pcie *pci);
294*4882a593Smuzhiyun void dw_pcie_upconfig_setup(struct dw_pcie *pci);
295*4882a593Smuzhiyun int dw_pcie_wait_for_link(struct dw_pcie *pci);
296*4882a593Smuzhiyun void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index,
297*4882a593Smuzhiyun int type, u64 cpu_addr, u64 pci_addr,
298*4882a593Smuzhiyun u32 size);
299*4882a593Smuzhiyun void dw_pcie_prog_ep_outbound_atu(struct dw_pcie *pci, u8 func_no, int index,
300*4882a593Smuzhiyun int type, u64 cpu_addr, u64 pci_addr,
301*4882a593Smuzhiyun u32 size);
302*4882a593Smuzhiyun int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, u8 func_no, int index,
303*4882a593Smuzhiyun int bar, u64 cpu_addr,
304*4882a593Smuzhiyun enum dw_pcie_as_type as_type);
305*4882a593Smuzhiyun void dw_pcie_disable_atu(struct dw_pcie *pci, int index,
306*4882a593Smuzhiyun enum dw_pcie_region_type type);
307*4882a593Smuzhiyun void dw_pcie_setup(struct dw_pcie *pci);
308*4882a593Smuzhiyun
dw_pcie_writel_dbi(struct dw_pcie * pci,u32 reg,u32 val)309*4882a593Smuzhiyun static inline void dw_pcie_writel_dbi(struct dw_pcie *pci, u32 reg, u32 val)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun dw_pcie_write_dbi(pci, reg, 0x4, val);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
dw_pcie_readl_dbi(struct dw_pcie * pci,u32 reg)314*4882a593Smuzhiyun static inline u32 dw_pcie_readl_dbi(struct dw_pcie *pci, u32 reg)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return dw_pcie_read_dbi(pci, reg, 0x4);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
dw_pcie_writew_dbi(struct dw_pcie * pci,u32 reg,u16 val)319*4882a593Smuzhiyun static inline void dw_pcie_writew_dbi(struct dw_pcie *pci, u32 reg, u16 val)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun dw_pcie_write_dbi(pci, reg, 0x2, val);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
dw_pcie_readw_dbi(struct dw_pcie * pci,u32 reg)324*4882a593Smuzhiyun static inline u16 dw_pcie_readw_dbi(struct dw_pcie *pci, u32 reg)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun return dw_pcie_read_dbi(pci, reg, 0x2);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
dw_pcie_writeb_dbi(struct dw_pcie * pci,u32 reg,u8 val)329*4882a593Smuzhiyun static inline void dw_pcie_writeb_dbi(struct dw_pcie *pci, u32 reg, u8 val)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun dw_pcie_write_dbi(pci, reg, 0x1, val);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
dw_pcie_readb_dbi(struct dw_pcie * pci,u32 reg)334*4882a593Smuzhiyun static inline u8 dw_pcie_readb_dbi(struct dw_pcie *pci, u32 reg)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun return dw_pcie_read_dbi(pci, reg, 0x1);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
dw_pcie_writel_dbi2(struct dw_pcie * pci,u32 reg,u32 val)339*4882a593Smuzhiyun static inline void dw_pcie_writel_dbi2(struct dw_pcie *pci, u32 reg, u32 val)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun dw_pcie_write_dbi2(pci, reg, 0x4, val);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
dw_pcie_dbi_ro_wr_en(struct dw_pcie * pci)344*4882a593Smuzhiyun static inline void dw_pcie_dbi_ro_wr_en(struct dw_pcie *pci)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 reg;
347*4882a593Smuzhiyun u32 val;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun reg = PCIE_MISC_CONTROL_1_OFF;
350*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, reg);
351*4882a593Smuzhiyun val |= PCIE_DBI_RO_WR_EN;
352*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, reg, val);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
dw_pcie_dbi_ro_wr_dis(struct dw_pcie * pci)355*4882a593Smuzhiyun static inline void dw_pcie_dbi_ro_wr_dis(struct dw_pcie *pci)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun u32 reg;
358*4882a593Smuzhiyun u32 val;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun reg = PCIE_MISC_CONTROL_1_OFF;
361*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, reg);
362*4882a593Smuzhiyun val &= ~PCIE_DBI_RO_WR_EN;
363*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, reg, val);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun #ifdef CONFIG_PCIE_DW_HOST
367*4882a593Smuzhiyun irqreturn_t dw_handle_msi_irq(struct pcie_port *pp);
368*4882a593Smuzhiyun void dw_pcie_msi_init(struct pcie_port *pp);
369*4882a593Smuzhiyun void dw_pcie_free_msi(struct pcie_port *pp);
370*4882a593Smuzhiyun void dw_pcie_setup_rc(struct pcie_port *pp);
371*4882a593Smuzhiyun int dw_pcie_host_init(struct pcie_port *pp);
372*4882a593Smuzhiyun void dw_pcie_host_deinit(struct pcie_port *pp);
373*4882a593Smuzhiyun int dw_pcie_allocate_domains(struct pcie_port *pp);
374*4882a593Smuzhiyun void __iomem *dw_pcie_own_conf_map_bus(struct pci_bus *bus, unsigned int devfn,
375*4882a593Smuzhiyun int where);
376*4882a593Smuzhiyun #else
dw_handle_msi_irq(struct pcie_port * pp)377*4882a593Smuzhiyun static inline irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun return IRQ_NONE;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
dw_pcie_msi_init(struct pcie_port * pp)382*4882a593Smuzhiyun static inline void dw_pcie_msi_init(struct pcie_port *pp)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
dw_pcie_free_msi(struct pcie_port * pp)386*4882a593Smuzhiyun static inline void dw_pcie_free_msi(struct pcie_port *pp)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
dw_pcie_setup_rc(struct pcie_port * pp)390*4882a593Smuzhiyun static inline void dw_pcie_setup_rc(struct pcie_port *pp)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
dw_pcie_host_init(struct pcie_port * pp)394*4882a593Smuzhiyun static inline int dw_pcie_host_init(struct pcie_port *pp)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
dw_pcie_host_deinit(struct pcie_port * pp)399*4882a593Smuzhiyun static inline void dw_pcie_host_deinit(struct pcie_port *pp)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
dw_pcie_allocate_domains(struct pcie_port * pp)403*4882a593Smuzhiyun static inline int dw_pcie_allocate_domains(struct pcie_port *pp)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
dw_pcie_own_conf_map_bus(struct pci_bus * bus,unsigned int devfn,int where)407*4882a593Smuzhiyun static inline void __iomem *dw_pcie_own_conf_map_bus(struct pci_bus *bus,
408*4882a593Smuzhiyun unsigned int devfn,
409*4882a593Smuzhiyun int where)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return NULL;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun #ifdef CONFIG_PCIE_DW_EP
416*4882a593Smuzhiyun void dw_pcie_ep_linkup(struct dw_pcie_ep *ep);
417*4882a593Smuzhiyun int dw_pcie_ep_init(struct dw_pcie_ep *ep);
418*4882a593Smuzhiyun int dw_pcie_ep_init_complete(struct dw_pcie_ep *ep);
419*4882a593Smuzhiyun void dw_pcie_ep_init_notify(struct dw_pcie_ep *ep);
420*4882a593Smuzhiyun void dw_pcie_ep_exit(struct dw_pcie_ep *ep);
421*4882a593Smuzhiyun int dw_pcie_ep_raise_legacy_irq(struct dw_pcie_ep *ep, u8 func_no);
422*4882a593Smuzhiyun int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no,
423*4882a593Smuzhiyun u8 interrupt_num);
424*4882a593Smuzhiyun int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no,
425*4882a593Smuzhiyun u16 interrupt_num);
426*4882a593Smuzhiyun int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, u8 func_no,
427*4882a593Smuzhiyun u16 interrupt_num);
428*4882a593Smuzhiyun void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar);
429*4882a593Smuzhiyun struct dw_pcie_ep_func *
430*4882a593Smuzhiyun dw_pcie_ep_get_func_from_ep(struct dw_pcie_ep *ep, u8 func_no);
431*4882a593Smuzhiyun #else
dw_pcie_ep_linkup(struct dw_pcie_ep * ep)432*4882a593Smuzhiyun static inline void dw_pcie_ep_linkup(struct dw_pcie_ep *ep)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
dw_pcie_ep_init(struct dw_pcie_ep * ep)436*4882a593Smuzhiyun static inline int dw_pcie_ep_init(struct dw_pcie_ep *ep)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
dw_pcie_ep_init_complete(struct dw_pcie_ep * ep)441*4882a593Smuzhiyun static inline int dw_pcie_ep_init_complete(struct dw_pcie_ep *ep)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
dw_pcie_ep_init_notify(struct dw_pcie_ep * ep)446*4882a593Smuzhiyun static inline void dw_pcie_ep_init_notify(struct dw_pcie_ep *ep)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
dw_pcie_ep_exit(struct dw_pcie_ep * ep)450*4882a593Smuzhiyun static inline void dw_pcie_ep_exit(struct dw_pcie_ep *ep)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
dw_pcie_ep_raise_legacy_irq(struct dw_pcie_ep * ep,u8 func_no)454*4882a593Smuzhiyun static inline int dw_pcie_ep_raise_legacy_irq(struct dw_pcie_ep *ep, u8 func_no)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep * ep,u8 func_no,u8 interrupt_num)459*4882a593Smuzhiyun static inline int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no,
460*4882a593Smuzhiyun u8 interrupt_num)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep * ep,u8 func_no,u16 interrupt_num)465*4882a593Smuzhiyun static inline int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no,
466*4882a593Smuzhiyun u16 interrupt_num)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep * ep,u8 func_no,u16 interrupt_num)471*4882a593Smuzhiyun static inline int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep,
472*4882a593Smuzhiyun u8 func_no,
473*4882a593Smuzhiyun u16 interrupt_num)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
dw_pcie_ep_reset_bar(struct dw_pcie * pci,enum pci_barno bar)478*4882a593Smuzhiyun static inline void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static inline struct dw_pcie_ep_func *
dw_pcie_ep_get_func_from_ep(struct dw_pcie_ep * ep,u8 func_no)483*4882a593Smuzhiyun dw_pcie_ep_get_func_from_ep(struct dw_pcie_ep *ep, u8 func_no)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun return NULL;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun #endif /* _PCIE_DESIGNWARE_H */
489