xref: /OK3568_Linux_fs/kernel/drivers/pci/controller/dwc/pcie-designware.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Synopsys DesignWare PCIe host controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun  *		https://www.samsung.com
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Author: Jingoo Han <jg1.han@samsung.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "../../pci.h"
17*4882a593Smuzhiyun #include "pcie-designware.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * These interfaces resemble the pci_find_*capability() interfaces, but these
21*4882a593Smuzhiyun  * are for configuring host controllers, which are bridges *to* PCI devices but
22*4882a593Smuzhiyun  * are not PCI devices themselves.
23*4882a593Smuzhiyun  */
__dw_pcie_find_next_cap(struct dw_pcie * pci,u8 cap_ptr,u8 cap)24*4882a593Smuzhiyun static u8 __dw_pcie_find_next_cap(struct dw_pcie *pci, u8 cap_ptr,
25*4882a593Smuzhiyun 				  u8 cap)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	u8 cap_id, next_cap_ptr;
28*4882a593Smuzhiyun 	u16 reg;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	if (!cap_ptr)
31*4882a593Smuzhiyun 		return 0;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	reg = dw_pcie_readw_dbi(pci, cap_ptr);
34*4882a593Smuzhiyun 	cap_id = (reg & 0x00ff);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (cap_id > PCI_CAP_ID_MAX)
37*4882a593Smuzhiyun 		return 0;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (cap_id == cap)
40*4882a593Smuzhiyun 		return cap_ptr;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	next_cap_ptr = (reg & 0xff00) >> 8;
43*4882a593Smuzhiyun 	return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
dw_pcie_find_capability(struct dw_pcie * pci,u8 cap)46*4882a593Smuzhiyun u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	u8 next_cap_ptr;
49*4882a593Smuzhiyun 	u16 reg;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	reg = dw_pcie_readw_dbi(pci, PCI_CAPABILITY_LIST);
52*4882a593Smuzhiyun 	next_cap_ptr = (reg & 0x00ff);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_find_capability);
57*4882a593Smuzhiyun 
dw_pcie_find_next_ext_capability(struct dw_pcie * pci,u16 start,u8 cap)58*4882a593Smuzhiyun static u16 dw_pcie_find_next_ext_capability(struct dw_pcie *pci, u16 start,
59*4882a593Smuzhiyun 					    u8 cap)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	u32 header;
62*4882a593Smuzhiyun 	int ttl;
63*4882a593Smuzhiyun 	int pos = PCI_CFG_SPACE_SIZE;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* minimum 8 bytes per capability */
66*4882a593Smuzhiyun 	ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (start)
69*4882a593Smuzhiyun 		pos = start;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	header = dw_pcie_readl_dbi(pci, pos);
72*4882a593Smuzhiyun 	/*
73*4882a593Smuzhiyun 	 * If we have no capabilities, this is indicated by cap ID,
74*4882a593Smuzhiyun 	 * cap version and next pointer all being 0.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	if (header == 0)
77*4882a593Smuzhiyun 		return 0;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	while (ttl-- > 0) {
80*4882a593Smuzhiyun 		if (PCI_EXT_CAP_ID(header) == cap && pos != start)
81*4882a593Smuzhiyun 			return pos;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 		pos = PCI_EXT_CAP_NEXT(header);
84*4882a593Smuzhiyun 		if (pos < PCI_CFG_SPACE_SIZE)
85*4882a593Smuzhiyun 			break;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		header = dw_pcie_readl_dbi(pci, pos);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
dw_pcie_find_ext_capability(struct dw_pcie * pci,u8 cap)93*4882a593Smuzhiyun u16 dw_pcie_find_ext_capability(struct dw_pcie *pci, u8 cap)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return dw_pcie_find_next_ext_capability(pci, 0, cap);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_find_ext_capability);
98*4882a593Smuzhiyun 
dw_pcie_read(void __iomem * addr,int size,u32 * val)99*4882a593Smuzhiyun int dw_pcie_read(void __iomem *addr, int size, u32 *val)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	if (!IS_ALIGNED((uintptr_t)addr, size)) {
102*4882a593Smuzhiyun 		*val = 0;
103*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (size == 4) {
107*4882a593Smuzhiyun 		*val = readl(addr);
108*4882a593Smuzhiyun 	} else if (size == 2) {
109*4882a593Smuzhiyun 		*val = readw(addr);
110*4882a593Smuzhiyun 	} else if (size == 1) {
111*4882a593Smuzhiyun 		*val = readb(addr);
112*4882a593Smuzhiyun 	} else {
113*4882a593Smuzhiyun 		*val = 0;
114*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_read);
120*4882a593Smuzhiyun 
dw_pcie_write(void __iomem * addr,int size,u32 val)121*4882a593Smuzhiyun int dw_pcie_write(void __iomem *addr, int size, u32 val)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	if (!IS_ALIGNED((uintptr_t)addr, size))
124*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (size == 4)
127*4882a593Smuzhiyun 		writel(val, addr);
128*4882a593Smuzhiyun 	else if (size == 2)
129*4882a593Smuzhiyun 		writew(val, addr);
130*4882a593Smuzhiyun 	else if (size == 1)
131*4882a593Smuzhiyun 		writeb(val, addr);
132*4882a593Smuzhiyun 	else
133*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_write);
138*4882a593Smuzhiyun 
dw_pcie_read_dbi(struct dw_pcie * pci,u32 reg,size_t size)139*4882a593Smuzhiyun u32 dw_pcie_read_dbi(struct dw_pcie *pci, u32 reg, size_t size)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	int ret;
142*4882a593Smuzhiyun 	u32 val;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (pci->ops->read_dbi)
145*4882a593Smuzhiyun 		return pci->ops->read_dbi(pci, pci->dbi_base, reg, size);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = dw_pcie_read(pci->dbi_base + reg, size, &val);
148*4882a593Smuzhiyun 	if (ret)
149*4882a593Smuzhiyun 		dev_err(pci->dev, "Read DBI address failed\n");
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return val;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_read_dbi);
154*4882a593Smuzhiyun 
dw_pcie_write_dbi(struct dw_pcie * pci,u32 reg,size_t size,u32 val)155*4882a593Smuzhiyun void dw_pcie_write_dbi(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int ret;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (pci->ops->write_dbi) {
160*4882a593Smuzhiyun 		pci->ops->write_dbi(pci, pci->dbi_base, reg, size, val);
161*4882a593Smuzhiyun 		return;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ret = dw_pcie_write(pci->dbi_base + reg, size, val);
165*4882a593Smuzhiyun 	if (ret)
166*4882a593Smuzhiyun 		dev_err(pci->dev, "Write DBI address failed\n");
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_write_dbi);
169*4882a593Smuzhiyun 
dw_pcie_write_dbi2(struct dw_pcie * pci,u32 reg,size_t size,u32 val)170*4882a593Smuzhiyun void dw_pcie_write_dbi2(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	int ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (pci->ops->write_dbi2) {
175*4882a593Smuzhiyun 		pci->ops->write_dbi2(pci, pci->dbi_base2, reg, size, val);
176*4882a593Smuzhiyun 		return;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	ret = dw_pcie_write(pci->dbi_base2 + reg, size, val);
180*4882a593Smuzhiyun 	if (ret)
181*4882a593Smuzhiyun 		dev_err(pci->dev, "write DBI address failed\n");
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
dw_pcie_readl_atu(struct dw_pcie * pci,u32 reg)184*4882a593Smuzhiyun static u32 dw_pcie_readl_atu(struct dw_pcie *pci, u32 reg)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int ret;
187*4882a593Smuzhiyun 	u32 val;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (pci->ops->read_dbi)
190*4882a593Smuzhiyun 		return pci->ops->read_dbi(pci, pci->atu_base, reg, 4);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ret = dw_pcie_read(pci->atu_base + reg, 4, &val);
193*4882a593Smuzhiyun 	if (ret)
194*4882a593Smuzhiyun 		dev_err(pci->dev, "Read ATU address failed\n");
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return val;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
dw_pcie_writel_atu(struct dw_pcie * pci,u32 reg,u32 val)199*4882a593Smuzhiyun static void dw_pcie_writel_atu(struct dw_pcie *pci, u32 reg, u32 val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	int ret;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (pci->ops->write_dbi) {
204*4882a593Smuzhiyun 		pci->ops->write_dbi(pci, pci->atu_base, reg, 4, val);
205*4882a593Smuzhiyun 		return;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ret = dw_pcie_write(pci->atu_base + reg, 4, val);
209*4882a593Smuzhiyun 	if (ret)
210*4882a593Smuzhiyun 		dev_err(pci->dev, "Write ATU address failed\n");
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
dw_pcie_readl_ob_unroll(struct dw_pcie * pci,u32 index,u32 reg)213*4882a593Smuzhiyun static u32 dw_pcie_readl_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return dw_pcie_readl_atu(pci, offset + reg);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
dw_pcie_writel_ob_unroll(struct dw_pcie * pci,u32 index,u32 reg,u32 val)220*4882a593Smuzhiyun static void dw_pcie_writel_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg,
221*4882a593Smuzhiyun 				     u32 val)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	dw_pcie_writel_atu(pci, offset + reg, val);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
dw_pcie_prog_outbound_atu_unroll(struct dw_pcie * pci,u8 func_no,int index,int type,u64 cpu_addr,u64 pci_addr,u32 size)228*4882a593Smuzhiyun static void dw_pcie_prog_outbound_atu_unroll(struct dw_pcie *pci, u8 func_no,
229*4882a593Smuzhiyun 					     int index, int type,
230*4882a593Smuzhiyun 					     u64 cpu_addr, u64 pci_addr,
231*4882a593Smuzhiyun 					     u32 size)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	u32 retries, val;
234*4882a593Smuzhiyun 	u64 limit_addr = cpu_addr + size - 1;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
237*4882a593Smuzhiyun 				 lower_32_bits(cpu_addr));
238*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
239*4882a593Smuzhiyun 				 upper_32_bits(cpu_addr));
240*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_LIMIT,
241*4882a593Smuzhiyun 				 lower_32_bits(limit_addr));
242*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_LIMIT,
243*4882a593Smuzhiyun 				 upper_32_bits(limit_addr));
244*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
245*4882a593Smuzhiyun 				 lower_32_bits(pci_addr));
246*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
247*4882a593Smuzhiyun 				 upper_32_bits(pci_addr));
248*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
249*4882a593Smuzhiyun 				 type | PCIE_ATU_FUNC_NUM(func_no));
250*4882a593Smuzhiyun 	dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
251*4882a593Smuzhiyun 				 PCIE_ATU_ENABLE);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/*
254*4882a593Smuzhiyun 	 * Make sure ATU enable takes effect before any subsequent config
255*4882a593Smuzhiyun 	 * and I/O accesses.
256*4882a593Smuzhiyun 	 */
257*4882a593Smuzhiyun 	for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
258*4882a593Smuzhiyun 		val = dw_pcie_readl_ob_unroll(pci, index,
259*4882a593Smuzhiyun 					      PCIE_ATU_UNR_REGION_CTRL2);
260*4882a593Smuzhiyun 		if (val & PCIE_ATU_ENABLE)
261*4882a593Smuzhiyun 			return;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		mdelay(LINK_WAIT_IATU);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 	dev_err(pci->dev, "Outbound iATU is not being enabled\n");
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
__dw_pcie_prog_outbound_atu(struct dw_pcie * pci,u8 func_no,int index,int type,u64 cpu_addr,u64 pci_addr,u32 size)268*4882a593Smuzhiyun static void __dw_pcie_prog_outbound_atu(struct dw_pcie *pci, u8 func_no,
269*4882a593Smuzhiyun 					int index, int type, u64 cpu_addr,
270*4882a593Smuzhiyun 					u64 pci_addr, u32 size)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	u32 retries, val;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (pci->ops->cpu_addr_fixup)
275*4882a593Smuzhiyun 		cpu_addr = pci->ops->cpu_addr_fixup(pci, cpu_addr);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (pci->iatu_unroll_enabled & DWC_IATU_UNROLL_EN) {
278*4882a593Smuzhiyun 		dw_pcie_prog_outbound_atu_unroll(pci, func_no, index, type,
279*4882a593Smuzhiyun 						 cpu_addr, pci_addr, size);
280*4882a593Smuzhiyun 		return;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
284*4882a593Smuzhiyun 			   PCIE_ATU_REGION_OUTBOUND | index);
285*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
286*4882a593Smuzhiyun 			   lower_32_bits(cpu_addr));
287*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
288*4882a593Smuzhiyun 			   upper_32_bits(cpu_addr));
289*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
290*4882a593Smuzhiyun 			   lower_32_bits(cpu_addr + size - 1));
291*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
292*4882a593Smuzhiyun 			   lower_32_bits(pci_addr));
293*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
294*4882a593Smuzhiyun 			   upper_32_bits(pci_addr));
295*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type |
296*4882a593Smuzhiyun 			   PCIE_ATU_FUNC_NUM(func_no));
297*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/*
300*4882a593Smuzhiyun 	 * Make sure ATU enable takes effect before any subsequent config
301*4882a593Smuzhiyun 	 * and I/O accesses.
302*4882a593Smuzhiyun 	 */
303*4882a593Smuzhiyun 	for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
304*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
305*4882a593Smuzhiyun 		if (val & PCIE_ATU_ENABLE)
306*4882a593Smuzhiyun 			return;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		mdelay(LINK_WAIT_IATU);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 	dev_err(pci->dev, "Outbound iATU is not being enabled\n");
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
dw_pcie_prog_outbound_atu(struct dw_pcie * pci,int index,int type,u64 cpu_addr,u64 pci_addr,u32 size)313*4882a593Smuzhiyun void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
314*4882a593Smuzhiyun 			       u64 cpu_addr, u64 pci_addr, u32 size)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	__dw_pcie_prog_outbound_atu(pci, 0, index, type,
317*4882a593Smuzhiyun 				    cpu_addr, pci_addr, size);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
dw_pcie_prog_ep_outbound_atu(struct dw_pcie * pci,u8 func_no,int index,int type,u64 cpu_addr,u64 pci_addr,u32 size)320*4882a593Smuzhiyun void dw_pcie_prog_ep_outbound_atu(struct dw_pcie *pci, u8 func_no, int index,
321*4882a593Smuzhiyun 				  int type, u64 cpu_addr, u64 pci_addr,
322*4882a593Smuzhiyun 				  u32 size)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	__dw_pcie_prog_outbound_atu(pci, func_no, index, type,
325*4882a593Smuzhiyun 				    cpu_addr, pci_addr, size);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
dw_pcie_readl_ib_unroll(struct dw_pcie * pci,u32 index,u32 reg)328*4882a593Smuzhiyun static u32 dw_pcie_readl_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return dw_pcie_readl_atu(pci, offset + reg);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
dw_pcie_writel_ib_unroll(struct dw_pcie * pci,u32 index,u32 reg,u32 val)335*4882a593Smuzhiyun static void dw_pcie_writel_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg,
336*4882a593Smuzhiyun 				     u32 val)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	dw_pcie_writel_atu(pci, offset + reg, val);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
dw_pcie_prog_inbound_atu_unroll(struct dw_pcie * pci,u8 func_no,int index,int bar,u64 cpu_addr,enum dw_pcie_as_type as_type)343*4882a593Smuzhiyun static int dw_pcie_prog_inbound_atu_unroll(struct dw_pcie *pci, u8 func_no,
344*4882a593Smuzhiyun 					   int index, int bar, u64 cpu_addr,
345*4882a593Smuzhiyun 					   enum dw_pcie_as_type as_type)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	int type;
348*4882a593Smuzhiyun 	u32 retries, val;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
351*4882a593Smuzhiyun 				 lower_32_bits(cpu_addr));
352*4882a593Smuzhiyun 	dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
353*4882a593Smuzhiyun 				 upper_32_bits(cpu_addr));
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	switch (as_type) {
356*4882a593Smuzhiyun 	case DW_PCIE_AS_MEM:
357*4882a593Smuzhiyun 		type = PCIE_ATU_TYPE_MEM;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	case DW_PCIE_AS_IO:
360*4882a593Smuzhiyun 		type = PCIE_ATU_TYPE_IO;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	default:
363*4882a593Smuzhiyun 		return -EINVAL;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1, type |
367*4882a593Smuzhiyun 				 PCIE_ATU_FUNC_NUM(func_no));
368*4882a593Smuzhiyun 	dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
369*4882a593Smuzhiyun 				 PCIE_ATU_FUNC_NUM_MATCH_EN |
370*4882a593Smuzhiyun 				 PCIE_ATU_ENABLE |
371*4882a593Smuzhiyun 				 PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/*
374*4882a593Smuzhiyun 	 * Make sure ATU enable takes effect before any subsequent config
375*4882a593Smuzhiyun 	 * and I/O accesses.
376*4882a593Smuzhiyun 	 */
377*4882a593Smuzhiyun 	for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
378*4882a593Smuzhiyun 		val = dw_pcie_readl_ib_unroll(pci, index,
379*4882a593Smuzhiyun 					      PCIE_ATU_UNR_REGION_CTRL2);
380*4882a593Smuzhiyun 		if (val & PCIE_ATU_ENABLE)
381*4882a593Smuzhiyun 			return 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		mdelay(LINK_WAIT_IATU);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 	dev_err(pci->dev, "Inbound iATU is not being enabled\n");
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return -EBUSY;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
dw_pcie_prog_inbound_atu(struct dw_pcie * pci,u8 func_no,int index,int bar,u64 cpu_addr,enum dw_pcie_as_type as_type)390*4882a593Smuzhiyun int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, u8 func_no, int index,
391*4882a593Smuzhiyun 			     int bar, u64 cpu_addr,
392*4882a593Smuzhiyun 			     enum dw_pcie_as_type as_type)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	int type;
395*4882a593Smuzhiyun 	u32 retries, val;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (pci->iatu_unroll_enabled & DWC_IATU_UNROLL_EN)
398*4882a593Smuzhiyun 		return dw_pcie_prog_inbound_atu_unroll(pci, func_no, index, bar,
399*4882a593Smuzhiyun 						       cpu_addr, as_type);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, PCIE_ATU_REGION_INBOUND |
402*4882a593Smuzhiyun 			   index);
403*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET, lower_32_bits(cpu_addr));
404*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET, upper_32_bits(cpu_addr));
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	switch (as_type) {
407*4882a593Smuzhiyun 	case DW_PCIE_AS_MEM:
408*4882a593Smuzhiyun 		type = PCIE_ATU_TYPE_MEM;
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case DW_PCIE_AS_IO:
411*4882a593Smuzhiyun 		type = PCIE_ATU_TYPE_IO;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	default:
414*4882a593Smuzhiyun 		return -EINVAL;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type |
418*4882a593Smuzhiyun 			   PCIE_ATU_FUNC_NUM(func_no));
419*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE |
420*4882a593Smuzhiyun 			   PCIE_ATU_FUNC_NUM_MATCH_EN |
421*4882a593Smuzhiyun 			   PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/*
424*4882a593Smuzhiyun 	 * Make sure ATU enable takes effect before any subsequent config
425*4882a593Smuzhiyun 	 * and I/O accesses.
426*4882a593Smuzhiyun 	 */
427*4882a593Smuzhiyun 	for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
428*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
429*4882a593Smuzhiyun 		if (val & PCIE_ATU_ENABLE)
430*4882a593Smuzhiyun 			return 0;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 		mdelay(LINK_WAIT_IATU);
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 	dev_err(pci->dev, "Inbound iATU is not being enabled\n");
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return -EBUSY;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
dw_pcie_disable_atu(struct dw_pcie * pci,int index,enum dw_pcie_region_type type)439*4882a593Smuzhiyun void dw_pcie_disable_atu(struct dw_pcie *pci, int index,
440*4882a593Smuzhiyun 			 enum dw_pcie_region_type type)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	u32 region;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	switch (type) {
445*4882a593Smuzhiyun 	case DW_PCIE_REGION_INBOUND:
446*4882a593Smuzhiyun 		region = PCIE_ATU_REGION_INBOUND;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	case DW_PCIE_REGION_OUTBOUND:
449*4882a593Smuzhiyun 		region = PCIE_ATU_REGION_OUTBOUND;
450*4882a593Smuzhiyun 		break;
451*4882a593Smuzhiyun 	default:
452*4882a593Smuzhiyun 		return;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (pci->iatu_unroll_enabled) {
456*4882a593Smuzhiyun 		if (region == PCIE_ATU_REGION_INBOUND) {
457*4882a593Smuzhiyun 			dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
458*4882a593Smuzhiyun 						 ~(u32)PCIE_ATU_ENABLE);
459*4882a593Smuzhiyun 		} else {
460*4882a593Smuzhiyun 			dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
461*4882a593Smuzhiyun 						 ~(u32)PCIE_ATU_ENABLE);
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 	} else {
464*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, region | index);
465*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, ~(u32)PCIE_ATU_ENABLE);
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
dw_pcie_wait_for_link(struct dw_pcie * pci)469*4882a593Smuzhiyun int dw_pcie_wait_for_link(struct dw_pcie *pci)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	int retries;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* Check if the link is up or not */
474*4882a593Smuzhiyun 	for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
475*4882a593Smuzhiyun 		if (dw_pcie_link_up(pci)) {
476*4882a593Smuzhiyun 			dev_info(pci->dev, "Link up\n");
477*4882a593Smuzhiyun 			return 0;
478*4882a593Smuzhiyun 		}
479*4882a593Smuzhiyun 		usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	dev_info(pci->dev, "Phy link never came up\n");
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	return -ETIMEDOUT;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_wait_for_link);
487*4882a593Smuzhiyun 
dw_pcie_link_up(struct dw_pcie * pci)488*4882a593Smuzhiyun int dw_pcie_link_up(struct dw_pcie *pci)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	u32 val;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (pci->ops->link_up)
493*4882a593Smuzhiyun 		return pci->ops->link_up(pci);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	val = readl(pci->dbi_base + PCIE_PORT_DEBUG1);
496*4882a593Smuzhiyun 	return ((val & PCIE_PORT_DEBUG1_LINK_UP) &&
497*4882a593Smuzhiyun 		(!(val & PCIE_PORT_DEBUG1_LINK_IN_TRAINING)));
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_link_up);
500*4882a593Smuzhiyun 
dw_pcie_upconfig_setup(struct dw_pcie * pci)501*4882a593Smuzhiyun void dw_pcie_upconfig_setup(struct dw_pcie *pci)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	u32 val;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL);
506*4882a593Smuzhiyun 	val |= PORT_MLTI_UPCFG_SUPPORT;
507*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL, val);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dw_pcie_upconfig_setup);
510*4882a593Smuzhiyun 
dw_pcie_link_set_max_speed(struct dw_pcie * pci,u32 link_gen)511*4882a593Smuzhiyun static void dw_pcie_link_set_max_speed(struct dw_pcie *pci, u32 link_gen)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	u32 cap, ctrl2, link_speed;
514*4882a593Smuzhiyun 	u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	cap = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
517*4882a593Smuzhiyun 	ctrl2 = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCTL2);
518*4882a593Smuzhiyun 	ctrl2 &= ~PCI_EXP_LNKCTL2_TLS;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	switch (pcie_link_speed[link_gen]) {
521*4882a593Smuzhiyun 	case PCIE_SPEED_2_5GT:
522*4882a593Smuzhiyun 		link_speed = PCI_EXP_LNKCTL2_TLS_2_5GT;
523*4882a593Smuzhiyun 		break;
524*4882a593Smuzhiyun 	case PCIE_SPEED_5_0GT:
525*4882a593Smuzhiyun 		link_speed = PCI_EXP_LNKCTL2_TLS_5_0GT;
526*4882a593Smuzhiyun 		break;
527*4882a593Smuzhiyun 	case PCIE_SPEED_8_0GT:
528*4882a593Smuzhiyun 		link_speed = PCI_EXP_LNKCTL2_TLS_8_0GT;
529*4882a593Smuzhiyun 		break;
530*4882a593Smuzhiyun 	case PCIE_SPEED_16_0GT:
531*4882a593Smuzhiyun 		link_speed = PCI_EXP_LNKCTL2_TLS_16_0GT;
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	default:
534*4882a593Smuzhiyun 		/* Use hardware capability */
535*4882a593Smuzhiyun 		link_speed = FIELD_GET(PCI_EXP_LNKCAP_SLS, cap);
536*4882a593Smuzhiyun 		ctrl2 &= ~PCI_EXP_LNKCTL2_HASD;
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCTL2, ctrl2 | link_speed);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	cap &= ~((u32)PCI_EXP_LNKCAP_SLS);
543*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, cap | link_speed);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
dw_pcie_iatu_unroll_enabled(struct dw_pcie * pci)547*4882a593Smuzhiyun static u8 dw_pcie_iatu_unroll_enabled(struct dw_pcie *pci)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	u32 val;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCIE_ATU_VIEWPORT);
552*4882a593Smuzhiyun 	if (val == 0xffffffff)
553*4882a593Smuzhiyun 		return 1;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
dw_pcie_setup(struct dw_pcie * pci)558*4882a593Smuzhiyun void dw_pcie_setup(struct dw_pcie *pci)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	u32 val;
561*4882a593Smuzhiyun 	struct device *dev = pci->dev;
562*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
563*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (pci->version >= 0x480A || (!pci->version &&
566*4882a593Smuzhiyun 				       dw_pcie_iatu_unroll_enabled(pci))) {
567*4882a593Smuzhiyun 		pci->iatu_unroll_enabled |= DWC_IATU_UNROLL_EN;
568*4882a593Smuzhiyun 		if (!pci->atu_base)
569*4882a593Smuzhiyun 			pci->atu_base =
570*4882a593Smuzhiyun 			    devm_platform_ioremap_resource_byname(pdev, "atu");
571*4882a593Smuzhiyun 		if (IS_ERR(pci->atu_base))
572*4882a593Smuzhiyun 			pci->atu_base = pci->dbi_base + DEFAULT_DBI_ATU_OFFSET;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 	dev_dbg(pci->dev, "iATU unroll: %s\n",
575*4882a593Smuzhiyun 		pci->iatu_unroll_enabled & DWC_IATU_UNROLL_EN ?
576*4882a593Smuzhiyun 		"enabled" : "disabled");
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	if (pci->link_gen > 0)
579*4882a593Smuzhiyun 		dw_pcie_link_set_max_speed(pci, pci->link_gen);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Configure Gen1 N_FTS */
582*4882a593Smuzhiyun 	if (pci->n_fts[0]) {
583*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_PORT_AFR);
584*4882a593Smuzhiyun 		val &= ~(PORT_AFR_N_FTS_MASK | PORT_AFR_CC_N_FTS_MASK);
585*4882a593Smuzhiyun 		val |= PORT_AFR_N_FTS(pci->n_fts[0]);
586*4882a593Smuzhiyun 		val |= PORT_AFR_CC_N_FTS(pci->n_fts[0]);
587*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_PORT_AFR, val);
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* Configure Gen2+ N_FTS */
591*4882a593Smuzhiyun 	if (pci->n_fts[1]) {
592*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
593*4882a593Smuzhiyun 		val &= ~PORT_LOGIC_N_FTS_MASK;
594*4882a593Smuzhiyun 		val |= pci->n_fts[pci->link_gen - 1];
595*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
599*4882a593Smuzhiyun 	val &= ~PORT_LINK_FAST_LINK_MODE;
600*4882a593Smuzhiyun 	val |= PORT_LINK_DLL_LINK_EN;
601*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (of_property_read_bool(np, "snps,enable-cdm-check")) {
604*4882a593Smuzhiyun 		val = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS);
605*4882a593Smuzhiyun 		val |= PCIE_PL_CHK_REG_CHK_REG_CONTINUOUS |
606*4882a593Smuzhiyun 		       PCIE_PL_CHK_REG_CHK_REG_START;
607*4882a593Smuzhiyun 		dw_pcie_writel_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS, val);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	of_property_read_u32(np, "num-lanes", &pci->num_lanes);
611*4882a593Smuzhiyun 	if (!pci->num_lanes) {
612*4882a593Smuzhiyun 		dev_dbg(pci->dev, "Using h/w default number of lanes\n");
613*4882a593Smuzhiyun 		return;
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Set the number of lanes */
617*4882a593Smuzhiyun 	val &= ~PORT_LINK_FAST_LINK_MODE;
618*4882a593Smuzhiyun 	val &= ~PORT_LINK_MODE_MASK;
619*4882a593Smuzhiyun 	switch (pci->num_lanes) {
620*4882a593Smuzhiyun 	case 1:
621*4882a593Smuzhiyun 		val |= PORT_LINK_MODE_1_LANES;
622*4882a593Smuzhiyun 		break;
623*4882a593Smuzhiyun 	case 2:
624*4882a593Smuzhiyun 		val |= PORT_LINK_MODE_2_LANES;
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	case 4:
627*4882a593Smuzhiyun 		val |= PORT_LINK_MODE_4_LANES;
628*4882a593Smuzhiyun 		break;
629*4882a593Smuzhiyun 	case 8:
630*4882a593Smuzhiyun 		val |= PORT_LINK_MODE_8_LANES;
631*4882a593Smuzhiyun 		break;
632*4882a593Smuzhiyun 	default:
633*4882a593Smuzhiyun 		dev_err(pci->dev, "num-lanes %u: invalid value\n", pci->num_lanes);
634*4882a593Smuzhiyun 		return;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	/* Set link width speed control register */
639*4882a593Smuzhiyun 	val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
640*4882a593Smuzhiyun 	val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
641*4882a593Smuzhiyun 	switch (pci->num_lanes) {
642*4882a593Smuzhiyun 	case 1:
643*4882a593Smuzhiyun 		val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	case 2:
646*4882a593Smuzhiyun 		val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case 4:
649*4882a593Smuzhiyun 		val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case 8:
652*4882a593Smuzhiyun 		val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
653*4882a593Smuzhiyun 		break;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 	dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
656*4882a593Smuzhiyun }
657