1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCIe RC driver for Synopsys DesignWare Core
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Joao Pinto <Joao.Pinto@synopsys.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/gpio.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/resource.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "pcie-designware.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct dw_plat_pcie {
25*4882a593Smuzhiyun struct dw_pcie *pci;
26*4882a593Smuzhiyun struct regmap *regmap;
27*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct dw_plat_pcie_of_data {
31*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static const struct of_device_id dw_plat_pcie_of_match[];
35*4882a593Smuzhiyun
dw_plat_pcie_host_init(struct pcie_port * pp)36*4882a593Smuzhiyun static int dw_plat_pcie_host_init(struct pcie_port *pp)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
41*4882a593Smuzhiyun dw_pcie_wait_for_link(pci);
42*4882a593Smuzhiyun dw_pcie_msi_init(pp);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
dw_plat_set_num_vectors(struct pcie_port * pp)47*4882a593Smuzhiyun static void dw_plat_set_num_vectors(struct pcie_port *pp)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun pp->num_vectors = MAX_MSI_IRQS;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct dw_pcie_host_ops dw_plat_pcie_host_ops = {
53*4882a593Smuzhiyun .host_init = dw_plat_pcie_host_init,
54*4882a593Smuzhiyun .set_num_vectors = dw_plat_set_num_vectors,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
dw_plat_pcie_establish_link(struct dw_pcie * pci)57*4882a593Smuzhiyun static int dw_plat_pcie_establish_link(struct dw_pcie *pci)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const struct dw_pcie_ops dw_pcie_ops = {
63*4882a593Smuzhiyun .start_link = dw_plat_pcie_establish_link,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
dw_plat_pcie_ep_init(struct dw_pcie_ep * ep)66*4882a593Smuzhiyun static void dw_plat_pcie_ep_init(struct dw_pcie_ep *ep)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
69*4882a593Smuzhiyun enum pci_barno bar;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++)
72*4882a593Smuzhiyun dw_pcie_ep_reset_bar(pci, bar);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
dw_plat_pcie_ep_raise_irq(struct dw_pcie_ep * ep,u8 func_no,enum pci_epc_irq_type type,u16 interrupt_num)75*4882a593Smuzhiyun static int dw_plat_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
76*4882a593Smuzhiyun enum pci_epc_irq_type type,
77*4882a593Smuzhiyun u16 interrupt_num)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun switch (type) {
82*4882a593Smuzhiyun case PCI_EPC_IRQ_LEGACY:
83*4882a593Smuzhiyun return dw_pcie_ep_raise_legacy_irq(ep, func_no);
84*4882a593Smuzhiyun case PCI_EPC_IRQ_MSI:
85*4882a593Smuzhiyun return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
86*4882a593Smuzhiyun case PCI_EPC_IRQ_MSIX:
87*4882a593Smuzhiyun return dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
88*4882a593Smuzhiyun default:
89*4882a593Smuzhiyun dev_err(pci->dev, "UNKNOWN IRQ type\n");
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct pci_epc_features dw_plat_pcie_epc_features = {
96*4882a593Smuzhiyun .linkup_notifier = false,
97*4882a593Smuzhiyun .msi_capable = true,
98*4882a593Smuzhiyun .msix_capable = true,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const struct pci_epc_features*
dw_plat_pcie_get_features(struct dw_pcie_ep * ep)102*4882a593Smuzhiyun dw_plat_pcie_get_features(struct dw_pcie_ep *ep)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return &dw_plat_pcie_epc_features;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static const struct dw_pcie_ep_ops pcie_ep_ops = {
108*4882a593Smuzhiyun .ep_init = dw_plat_pcie_ep_init,
109*4882a593Smuzhiyun .raise_irq = dw_plat_pcie_ep_raise_irq,
110*4882a593Smuzhiyun .get_features = dw_plat_pcie_get_features,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
dw_plat_add_pcie_port(struct dw_plat_pcie * dw_plat_pcie,struct platform_device * pdev)113*4882a593Smuzhiyun static int dw_plat_add_pcie_port(struct dw_plat_pcie *dw_plat_pcie,
114*4882a593Smuzhiyun struct platform_device *pdev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct dw_pcie *pci = dw_plat_pcie->pci;
117*4882a593Smuzhiyun struct pcie_port *pp = &pci->pp;
118*4882a593Smuzhiyun struct device *dev = &pdev->dev;
119*4882a593Smuzhiyun int ret;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun pp->irq = platform_get_irq(pdev, 1);
122*4882a593Smuzhiyun if (pp->irq < 0)
123*4882a593Smuzhiyun return pp->irq;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PCI_MSI)) {
126*4882a593Smuzhiyun pp->msi_irq = platform_get_irq(pdev, 0);
127*4882a593Smuzhiyun if (pp->msi_irq < 0)
128*4882a593Smuzhiyun return pp->msi_irq;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pp->ops = &dw_plat_pcie_host_ops;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun ret = dw_pcie_host_init(pp);
134*4882a593Smuzhiyun if (ret) {
135*4882a593Smuzhiyun dev_err(dev, "Failed to initialize host\n");
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
dw_plat_add_pcie_ep(struct dw_plat_pcie * dw_plat_pcie,struct platform_device * pdev)142*4882a593Smuzhiyun static int dw_plat_add_pcie_ep(struct dw_plat_pcie *dw_plat_pcie,
143*4882a593Smuzhiyun struct platform_device *pdev)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun struct dw_pcie_ep *ep;
147*4882a593Smuzhiyun struct resource *res;
148*4882a593Smuzhiyun struct device *dev = &pdev->dev;
149*4882a593Smuzhiyun struct dw_pcie *pci = dw_plat_pcie->pci;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun ep = &pci->ep;
152*4882a593Smuzhiyun ep->ops = &pcie_ep_ops;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun pci->dbi_base2 = devm_platform_ioremap_resource_byname(pdev, "dbi2");
155*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base2))
156*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base2);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
159*4882a593Smuzhiyun if (!res)
160*4882a593Smuzhiyun return -EINVAL;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ep->phys_base = res->start;
163*4882a593Smuzhiyun ep->addr_size = resource_size(res);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun ret = dw_pcie_ep_init(ep);
166*4882a593Smuzhiyun if (ret) {
167*4882a593Smuzhiyun dev_err(dev, "Failed to initialize endpoint\n");
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
dw_plat_pcie_probe(struct platform_device * pdev)173*4882a593Smuzhiyun static int dw_plat_pcie_probe(struct platform_device *pdev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct device *dev = &pdev->dev;
176*4882a593Smuzhiyun struct dw_plat_pcie *dw_plat_pcie;
177*4882a593Smuzhiyun struct dw_pcie *pci;
178*4882a593Smuzhiyun struct resource *res; /* Resource from DT */
179*4882a593Smuzhiyun int ret;
180*4882a593Smuzhiyun const struct of_device_id *match;
181*4882a593Smuzhiyun const struct dw_plat_pcie_of_data *data;
182*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun match = of_match_device(dw_plat_pcie_of_match, dev);
185*4882a593Smuzhiyun if (!match)
186*4882a593Smuzhiyun return -EINVAL;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun data = (struct dw_plat_pcie_of_data *)match->data;
189*4882a593Smuzhiyun mode = (enum dw_pcie_device_mode)data->mode;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun dw_plat_pcie = devm_kzalloc(dev, sizeof(*dw_plat_pcie), GFP_KERNEL);
192*4882a593Smuzhiyun if (!dw_plat_pcie)
193*4882a593Smuzhiyun return -ENOMEM;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
196*4882a593Smuzhiyun if (!pci)
197*4882a593Smuzhiyun return -ENOMEM;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun pci->dev = dev;
200*4882a593Smuzhiyun pci->ops = &dw_pcie_ops;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun dw_plat_pcie->pci = pci;
203*4882a593Smuzhiyun dw_plat_pcie->mode = mode;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
206*4882a593Smuzhiyun if (!res)
207*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun pci->dbi_base = devm_ioremap_resource(dev, res);
210*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base))
211*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun platform_set_drvdata(pdev, dw_plat_pcie);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun switch (dw_plat_pcie->mode) {
216*4882a593Smuzhiyun case DW_PCIE_RC_TYPE:
217*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_HOST))
218*4882a593Smuzhiyun return -ENODEV;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = dw_plat_add_pcie_port(dw_plat_pcie, pdev);
221*4882a593Smuzhiyun if (ret < 0)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case DW_PCIE_EP_TYPE:
225*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_EP))
226*4882a593Smuzhiyun return -ENODEV;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ret = dw_plat_add_pcie_ep(dw_plat_pcie, pdev);
229*4882a593Smuzhiyun if (ret < 0)
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun default:
233*4882a593Smuzhiyun dev_err(dev, "INVALID device type %d\n", dw_plat_pcie->mode);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct dw_plat_pcie_of_data dw_plat_pcie_rc_of_data = {
240*4882a593Smuzhiyun .mode = DW_PCIE_RC_TYPE,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static const struct dw_plat_pcie_of_data dw_plat_pcie_ep_of_data = {
244*4882a593Smuzhiyun .mode = DW_PCIE_EP_TYPE,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct of_device_id dw_plat_pcie_of_match[] = {
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun .compatible = "snps,dw-pcie",
250*4882a593Smuzhiyun .data = &dw_plat_pcie_rc_of_data,
251*4882a593Smuzhiyun },
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun .compatible = "snps,dw-pcie-ep",
254*4882a593Smuzhiyun .data = &dw_plat_pcie_ep_of_data,
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun {},
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static struct platform_driver dw_plat_pcie_driver = {
260*4882a593Smuzhiyun .driver = {
261*4882a593Smuzhiyun .name = "dw-pcie",
262*4882a593Smuzhiyun .of_match_table = dw_plat_pcie_of_match,
263*4882a593Smuzhiyun .suppress_bind_attrs = true,
264*4882a593Smuzhiyun },
265*4882a593Smuzhiyun .probe = dw_plat_pcie_probe,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun builtin_platform_driver(dw_plat_pcie_driver);
268