1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCIe host controller driver for Texas Instruments Keystone SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013-2014 Texas Instruments., Ltd.
6*4882a593Smuzhiyun * https://www.ti.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Author: Murali Karicheri <m-karicheri2@ti.com>
9*4882a593Smuzhiyun * Implementation based on pci-exynos.c and pcie-designware.c
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
18*4882a593Smuzhiyun #include <linux/irqdomain.h>
19*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
20*4882a593Smuzhiyun #include <linux/msi.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_device.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/of_pci.h>
25*4882a593Smuzhiyun #include <linux/phy/phy.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/regmap.h>
28*4882a593Smuzhiyun #include <linux/resource.h>
29*4882a593Smuzhiyun #include <linux/signal.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "../../pci.h"
32*4882a593Smuzhiyun #include "pcie-designware.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PCIE_VENDORID_MASK 0xffff
35*4882a593Smuzhiyun #define PCIE_DEVICEID_SHIFT 16
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Application registers */
38*4882a593Smuzhiyun #define CMD_STATUS 0x004
39*4882a593Smuzhiyun #define LTSSM_EN_VAL BIT(0)
40*4882a593Smuzhiyun #define OB_XLAT_EN_VAL BIT(1)
41*4882a593Smuzhiyun #define DBI_CS2 BIT(5)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define CFG_SETUP 0x008
44*4882a593Smuzhiyun #define CFG_BUS(x) (((x) & 0xff) << 16)
45*4882a593Smuzhiyun #define CFG_DEVICE(x) (((x) & 0x1f) << 8)
46*4882a593Smuzhiyun #define CFG_FUNC(x) ((x) & 0x7)
47*4882a593Smuzhiyun #define CFG_TYPE1 BIT(24)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define OB_SIZE 0x030
50*4882a593Smuzhiyun #define OB_OFFSET_INDEX(n) (0x200 + (8 * (n)))
51*4882a593Smuzhiyun #define OB_OFFSET_HI(n) (0x204 + (8 * (n)))
52*4882a593Smuzhiyun #define OB_ENABLEN BIT(0)
53*4882a593Smuzhiyun #define OB_WIN_SIZE 8 /* 8MB */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PCIE_LEGACY_IRQ_ENABLE_SET(n) (0x188 + (0x10 * ((n) - 1)))
56*4882a593Smuzhiyun #define PCIE_LEGACY_IRQ_ENABLE_CLR(n) (0x18c + (0x10 * ((n) - 1)))
57*4882a593Smuzhiyun #define PCIE_EP_IRQ_SET 0x64
58*4882a593Smuzhiyun #define PCIE_EP_IRQ_CLR 0x68
59*4882a593Smuzhiyun #define INT_ENABLE BIT(0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* IRQ register defines */
62*4882a593Smuzhiyun #define IRQ_EOI 0x050
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MSI_IRQ 0x054
65*4882a593Smuzhiyun #define MSI_IRQ_STATUS(n) (0x104 + ((n) << 4))
66*4882a593Smuzhiyun #define MSI_IRQ_ENABLE_SET(n) (0x108 + ((n) << 4))
67*4882a593Smuzhiyun #define MSI_IRQ_ENABLE_CLR(n) (0x10c + ((n) << 4))
68*4882a593Smuzhiyun #define MSI_IRQ_OFFSET 4
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define IRQ_STATUS(n) (0x184 + ((n) << 4))
71*4882a593Smuzhiyun #define IRQ_ENABLE_SET(n) (0x188 + ((n) << 4))
72*4882a593Smuzhiyun #define INTx_EN BIT(0)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define ERR_IRQ_STATUS 0x1c4
75*4882a593Smuzhiyun #define ERR_IRQ_ENABLE_SET 0x1c8
76*4882a593Smuzhiyun #define ERR_AER BIT(5) /* ECRC error */
77*4882a593Smuzhiyun #define AM6_ERR_AER BIT(4) /* AM6 ECRC error */
78*4882a593Smuzhiyun #define ERR_AXI BIT(4) /* AXI tag lookup fatal error */
79*4882a593Smuzhiyun #define ERR_CORR BIT(3) /* Correctable error */
80*4882a593Smuzhiyun #define ERR_NONFATAL BIT(2) /* Non-fatal error */
81*4882a593Smuzhiyun #define ERR_FATAL BIT(1) /* Fatal error */
82*4882a593Smuzhiyun #define ERR_SYS BIT(0) /* System error */
83*4882a593Smuzhiyun #define ERR_IRQ_ALL (ERR_AER | ERR_AXI | ERR_CORR | \
84*4882a593Smuzhiyun ERR_NONFATAL | ERR_FATAL | ERR_SYS)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* PCIE controller device IDs */
87*4882a593Smuzhiyun #define PCIE_RC_K2HK 0xb008
88*4882a593Smuzhiyun #define PCIE_RC_K2E 0xb009
89*4882a593Smuzhiyun #define PCIE_RC_K2L 0xb00a
90*4882a593Smuzhiyun #define PCIE_RC_K2G 0xb00b
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define KS_PCIE_DEV_TYPE_MASK (0x3 << 1)
93*4882a593Smuzhiyun #define KS_PCIE_DEV_TYPE(mode) ((mode) << 1)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define EP 0x0
96*4882a593Smuzhiyun #define LEG_EP 0x1
97*4882a593Smuzhiyun #define RC 0x2
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define KS_PCIE_SYSCLOCKOUTEN BIT(0)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define AM654_PCIE_DEV_TYPE_MASK 0x3
102*4882a593Smuzhiyun #define AM654_WIN_SIZE SZ_64K
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define APP_ADDR_SPACE_0 (16 * SZ_1K)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define to_keystone_pcie(x) dev_get_drvdata((x)->dev)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct ks_pcie_of_data {
109*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
110*4882a593Smuzhiyun const struct dw_pcie_host_ops *host_ops;
111*4882a593Smuzhiyun const struct dw_pcie_ep_ops *ep_ops;
112*4882a593Smuzhiyun unsigned int version;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun struct keystone_pcie {
116*4882a593Smuzhiyun struct dw_pcie *pci;
117*4882a593Smuzhiyun /* PCI Device ID */
118*4882a593Smuzhiyun u32 device_id;
119*4882a593Smuzhiyun int legacy_host_irqs[PCI_NUM_INTX];
120*4882a593Smuzhiyun struct device_node *legacy_intc_np;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun int msi_host_irq;
123*4882a593Smuzhiyun int num_lanes;
124*4882a593Smuzhiyun struct phy **phy;
125*4882a593Smuzhiyun struct device_link **link;
126*4882a593Smuzhiyun struct device_node *msi_intc_np;
127*4882a593Smuzhiyun struct irq_domain *legacy_irq_domain;
128*4882a593Smuzhiyun struct device_node *np;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Application register space */
131*4882a593Smuzhiyun void __iomem *va_app_base; /* DT 1st resource */
132*4882a593Smuzhiyun struct resource app;
133*4882a593Smuzhiyun bool is_am6;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
ks_pcie_app_readl(struct keystone_pcie * ks_pcie,u32 offset)136*4882a593Smuzhiyun static u32 ks_pcie_app_readl(struct keystone_pcie *ks_pcie, u32 offset)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun return readl(ks_pcie->va_app_base + offset);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
ks_pcie_app_writel(struct keystone_pcie * ks_pcie,u32 offset,u32 val)141*4882a593Smuzhiyun static void ks_pcie_app_writel(struct keystone_pcie *ks_pcie, u32 offset,
142*4882a593Smuzhiyun u32 val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun writel(val, ks_pcie->va_app_base + offset);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
ks_pcie_msi_irq_ack(struct irq_data * data)147*4882a593Smuzhiyun static void ks_pcie_msi_irq_ack(struct irq_data *data)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(data);
150*4882a593Smuzhiyun struct keystone_pcie *ks_pcie;
151*4882a593Smuzhiyun u32 irq = data->hwirq;
152*4882a593Smuzhiyun struct dw_pcie *pci;
153*4882a593Smuzhiyun u32 reg_offset;
154*4882a593Smuzhiyun u32 bit_pos;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun pci = to_dw_pcie_from_pp(pp);
157*4882a593Smuzhiyun ks_pcie = to_keystone_pcie(pci);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun reg_offset = irq % 8;
160*4882a593Smuzhiyun bit_pos = irq >> 3;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, MSI_IRQ_STATUS(reg_offset),
163*4882a593Smuzhiyun BIT(bit_pos));
164*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, IRQ_EOI, reg_offset + MSI_IRQ_OFFSET);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
ks_pcie_compose_msi_msg(struct irq_data * data,struct msi_msg * msg)167*4882a593Smuzhiyun static void ks_pcie_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(data);
170*4882a593Smuzhiyun struct keystone_pcie *ks_pcie;
171*4882a593Smuzhiyun struct dw_pcie *pci;
172*4882a593Smuzhiyun u64 msi_target;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun pci = to_dw_pcie_from_pp(pp);
175*4882a593Smuzhiyun ks_pcie = to_keystone_pcie(pci);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun msi_target = ks_pcie->app.start + MSI_IRQ;
178*4882a593Smuzhiyun msg->address_lo = lower_32_bits(msi_target);
179*4882a593Smuzhiyun msg->address_hi = upper_32_bits(msi_target);
180*4882a593Smuzhiyun msg->data = data->hwirq;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
183*4882a593Smuzhiyun (int)data->hwirq, msg->address_hi, msg->address_lo);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
ks_pcie_msi_set_affinity(struct irq_data * irq_data,const struct cpumask * mask,bool force)186*4882a593Smuzhiyun static int ks_pcie_msi_set_affinity(struct irq_data *irq_data,
187*4882a593Smuzhiyun const struct cpumask *mask, bool force)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return -EINVAL;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
ks_pcie_msi_mask(struct irq_data * data)192*4882a593Smuzhiyun static void ks_pcie_msi_mask(struct irq_data *data)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(data);
195*4882a593Smuzhiyun struct keystone_pcie *ks_pcie;
196*4882a593Smuzhiyun u32 irq = data->hwirq;
197*4882a593Smuzhiyun struct dw_pcie *pci;
198*4882a593Smuzhiyun unsigned long flags;
199*4882a593Smuzhiyun u32 reg_offset;
200*4882a593Smuzhiyun u32 bit_pos;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun raw_spin_lock_irqsave(&pp->lock, flags);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun pci = to_dw_pcie_from_pp(pp);
205*4882a593Smuzhiyun ks_pcie = to_keystone_pcie(pci);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun reg_offset = irq % 8;
208*4882a593Smuzhiyun bit_pos = irq >> 3;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_CLR(reg_offset),
211*4882a593Smuzhiyun BIT(bit_pos));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pp->lock, flags);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
ks_pcie_msi_unmask(struct irq_data * data)216*4882a593Smuzhiyun static void ks_pcie_msi_unmask(struct irq_data *data)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(data);
219*4882a593Smuzhiyun struct keystone_pcie *ks_pcie;
220*4882a593Smuzhiyun u32 irq = data->hwirq;
221*4882a593Smuzhiyun struct dw_pcie *pci;
222*4882a593Smuzhiyun unsigned long flags;
223*4882a593Smuzhiyun u32 reg_offset;
224*4882a593Smuzhiyun u32 bit_pos;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun raw_spin_lock_irqsave(&pp->lock, flags);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun pci = to_dw_pcie_from_pp(pp);
229*4882a593Smuzhiyun ks_pcie = to_keystone_pcie(pci);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun reg_offset = irq % 8;
232*4882a593Smuzhiyun bit_pos = irq >> 3;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_SET(reg_offset),
235*4882a593Smuzhiyun BIT(bit_pos));
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pp->lock, flags);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static struct irq_chip ks_pcie_msi_irq_chip = {
241*4882a593Smuzhiyun .name = "KEYSTONE-PCI-MSI",
242*4882a593Smuzhiyun .irq_ack = ks_pcie_msi_irq_ack,
243*4882a593Smuzhiyun .irq_compose_msi_msg = ks_pcie_compose_msi_msg,
244*4882a593Smuzhiyun .irq_set_affinity = ks_pcie_msi_set_affinity,
245*4882a593Smuzhiyun .irq_mask = ks_pcie_msi_mask,
246*4882a593Smuzhiyun .irq_unmask = ks_pcie_msi_unmask,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
ks_pcie_msi_host_init(struct pcie_port * pp)249*4882a593Smuzhiyun static int ks_pcie_msi_host_init(struct pcie_port *pp)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun pp->msi_irq_chip = &ks_pcie_msi_irq_chip;
252*4882a593Smuzhiyun return dw_pcie_allocate_domains(pp);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
ks_pcie_handle_legacy_irq(struct keystone_pcie * ks_pcie,int offset)255*4882a593Smuzhiyun static void ks_pcie_handle_legacy_irq(struct keystone_pcie *ks_pcie,
256*4882a593Smuzhiyun int offset)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
259*4882a593Smuzhiyun struct device *dev = pci->dev;
260*4882a593Smuzhiyun u32 pending;
261*4882a593Smuzhiyun int virq;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun pending = ks_pcie_app_readl(ks_pcie, IRQ_STATUS(offset));
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (BIT(0) & pending) {
266*4882a593Smuzhiyun virq = irq_linear_revmap(ks_pcie->legacy_irq_domain, offset);
267*4882a593Smuzhiyun dev_dbg(dev, ": irq: irq_offset %d, virq %d\n", offset, virq);
268*4882a593Smuzhiyun generic_handle_irq(virq);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* EOI the INTx interrupt */
272*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, IRQ_EOI, offset);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * Dummy function so that DW core doesn't configure MSI
277*4882a593Smuzhiyun */
ks_pcie_am654_msi_host_init(struct pcie_port * pp)278*4882a593Smuzhiyun static int ks_pcie_am654_msi_host_init(struct pcie_port *pp)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
ks_pcie_enable_error_irq(struct keystone_pcie * ks_pcie)283*4882a593Smuzhiyun static void ks_pcie_enable_error_irq(struct keystone_pcie *ks_pcie)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, ERR_IRQ_ENABLE_SET, ERR_IRQ_ALL);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
ks_pcie_handle_error_irq(struct keystone_pcie * ks_pcie)288*4882a593Smuzhiyun static irqreturn_t ks_pcie_handle_error_irq(struct keystone_pcie *ks_pcie)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun u32 reg;
291*4882a593Smuzhiyun struct device *dev = ks_pcie->pci->dev;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun reg = ks_pcie_app_readl(ks_pcie, ERR_IRQ_STATUS);
294*4882a593Smuzhiyun if (!reg)
295*4882a593Smuzhiyun return IRQ_NONE;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (reg & ERR_SYS)
298*4882a593Smuzhiyun dev_err(dev, "System Error\n");
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (reg & ERR_FATAL)
301*4882a593Smuzhiyun dev_err(dev, "Fatal Error\n");
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (reg & ERR_NONFATAL)
304*4882a593Smuzhiyun dev_dbg(dev, "Non Fatal Error\n");
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (reg & ERR_CORR)
307*4882a593Smuzhiyun dev_dbg(dev, "Correctable Error\n");
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!ks_pcie->is_am6 && (reg & ERR_AXI))
310*4882a593Smuzhiyun dev_err(dev, "AXI tag lookup fatal Error\n");
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (reg & ERR_AER || (ks_pcie->is_am6 && (reg & AM6_ERR_AER)))
313*4882a593Smuzhiyun dev_err(dev, "ECRC Error\n");
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, ERR_IRQ_STATUS, reg);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return IRQ_HANDLED;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
ks_pcie_ack_legacy_irq(struct irq_data * d)320*4882a593Smuzhiyun static void ks_pcie_ack_legacy_irq(struct irq_data *d)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
ks_pcie_mask_legacy_irq(struct irq_data * d)324*4882a593Smuzhiyun static void ks_pcie_mask_legacy_irq(struct irq_data *d)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
ks_pcie_unmask_legacy_irq(struct irq_data * d)328*4882a593Smuzhiyun static void ks_pcie_unmask_legacy_irq(struct irq_data *d)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static struct irq_chip ks_pcie_legacy_irq_chip = {
333*4882a593Smuzhiyun .name = "Keystone-PCI-Legacy-IRQ",
334*4882a593Smuzhiyun .irq_ack = ks_pcie_ack_legacy_irq,
335*4882a593Smuzhiyun .irq_mask = ks_pcie_mask_legacy_irq,
336*4882a593Smuzhiyun .irq_unmask = ks_pcie_unmask_legacy_irq,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
ks_pcie_init_legacy_irq_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw_irq)339*4882a593Smuzhiyun static int ks_pcie_init_legacy_irq_map(struct irq_domain *d,
340*4882a593Smuzhiyun unsigned int irq,
341*4882a593Smuzhiyun irq_hw_number_t hw_irq)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ks_pcie_legacy_irq_chip,
344*4882a593Smuzhiyun handle_level_irq);
345*4882a593Smuzhiyun irq_set_chip_data(irq, d->host_data);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static const struct irq_domain_ops ks_pcie_legacy_irq_domain_ops = {
351*4882a593Smuzhiyun .map = ks_pcie_init_legacy_irq_map,
352*4882a593Smuzhiyun .xlate = irq_domain_xlate_onetwocell,
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /**
356*4882a593Smuzhiyun * ks_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask
357*4882a593Smuzhiyun * registers
358*4882a593Smuzhiyun *
359*4882a593Smuzhiyun * Since modification of dbi_cs2 involves different clock domain, read the
360*4882a593Smuzhiyun * status back to ensure the transition is complete.
361*4882a593Smuzhiyun */
ks_pcie_set_dbi_mode(struct keystone_pcie * ks_pcie)362*4882a593Smuzhiyun static void ks_pcie_set_dbi_mode(struct keystone_pcie *ks_pcie)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun u32 val;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
367*4882a593Smuzhiyun val |= DBI_CS2;
368*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun do {
371*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
372*4882a593Smuzhiyun } while (!(val & DBI_CS2));
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /**
376*4882a593Smuzhiyun * ks_pcie_clear_dbi_mode() - Disable DBI mode
377*4882a593Smuzhiyun *
378*4882a593Smuzhiyun * Since modification of dbi_cs2 involves different clock domain, read the
379*4882a593Smuzhiyun * status back to ensure the transition is complete.
380*4882a593Smuzhiyun */
ks_pcie_clear_dbi_mode(struct keystone_pcie * ks_pcie)381*4882a593Smuzhiyun static void ks_pcie_clear_dbi_mode(struct keystone_pcie *ks_pcie)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun u32 val;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
386*4882a593Smuzhiyun val &= ~DBI_CS2;
387*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun do {
390*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
391*4882a593Smuzhiyun } while (val & DBI_CS2);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
ks_pcie_setup_rc_app_regs(struct keystone_pcie * ks_pcie)394*4882a593Smuzhiyun static void ks_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun u32 val;
397*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
398*4882a593Smuzhiyun struct pcie_port *pp = &pci->pp;
399*4882a593Smuzhiyun u32 num_viewport = pci->num_viewport;
400*4882a593Smuzhiyun u64 start, end;
401*4882a593Smuzhiyun struct resource *mem;
402*4882a593Smuzhiyun int i;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun mem = resource_list_first_type(&pp->bridge->windows, IORESOURCE_MEM)->res;
405*4882a593Smuzhiyun start = mem->start;
406*4882a593Smuzhiyun end = mem->end;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Disable BARs for inbound access */
409*4882a593Smuzhiyun ks_pcie_set_dbi_mode(ks_pcie);
410*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
411*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0);
412*4882a593Smuzhiyun ks_pcie_clear_dbi_mode(ks_pcie);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (ks_pcie->is_am6)
415*4882a593Smuzhiyun return;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun val = ilog2(OB_WIN_SIZE);
418*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, OB_SIZE, val);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Using Direct 1:1 mapping of RC <-> PCI memory space */
421*4882a593Smuzhiyun for (i = 0; i < num_viewport && (start < end); i++) {
422*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, OB_OFFSET_INDEX(i),
423*4882a593Smuzhiyun lower_32_bits(start) | OB_ENABLEN);
424*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, OB_OFFSET_HI(i),
425*4882a593Smuzhiyun upper_32_bits(start));
426*4882a593Smuzhiyun start += OB_WIN_SIZE * SZ_1M;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
430*4882a593Smuzhiyun val |= OB_XLAT_EN_VAL;
431*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
ks_pcie_other_map_bus(struct pci_bus * bus,unsigned int devfn,int where)434*4882a593Smuzhiyun static void __iomem *ks_pcie_other_map_bus(struct pci_bus *bus,
435*4882a593Smuzhiyun unsigned int devfn, int where)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct pcie_port *pp = bus->sysdata;
438*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
439*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
440*4882a593Smuzhiyun u32 reg;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun reg = CFG_BUS(bus->number) | CFG_DEVICE(PCI_SLOT(devfn)) |
443*4882a593Smuzhiyun CFG_FUNC(PCI_FUNC(devfn));
444*4882a593Smuzhiyun if (!pci_is_root_bus(bus->parent))
445*4882a593Smuzhiyun reg |= CFG_TYPE1;
446*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CFG_SETUP, reg);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return pp->va_cfg0_base + where;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static struct pci_ops ks_child_pcie_ops = {
452*4882a593Smuzhiyun .map_bus = ks_pcie_other_map_bus,
453*4882a593Smuzhiyun .read = pci_generic_config_read,
454*4882a593Smuzhiyun .write = pci_generic_config_write,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /**
458*4882a593Smuzhiyun * ks_pcie_v3_65_add_bus() - keystone add_bus post initialization
459*4882a593Smuzhiyun *
460*4882a593Smuzhiyun * This sets BAR0 to enable inbound access for MSI_IRQ register
461*4882a593Smuzhiyun */
ks_pcie_v3_65_add_bus(struct pci_bus * bus)462*4882a593Smuzhiyun static int ks_pcie_v3_65_add_bus(struct pci_bus *bus)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct pcie_port *pp = bus->sysdata;
465*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
466*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (!pci_is_root_bus(bus))
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Configure and set up BAR0 */
472*4882a593Smuzhiyun ks_pcie_set_dbi_mode(ks_pcie);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Enable BAR0 */
475*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 1);
476*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, SZ_4K - 1);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun ks_pcie_clear_dbi_mode(ks_pcie);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * For BAR0, just setting bus address for inbound writes (MSI) should
482*4882a593Smuzhiyun * be sufficient. Use physical address to avoid any conflicts.
483*4882a593Smuzhiyun */
484*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, ks_pcie->app.start);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static struct pci_ops ks_pcie_ops = {
490*4882a593Smuzhiyun .map_bus = dw_pcie_own_conf_map_bus,
491*4882a593Smuzhiyun .read = pci_generic_config_read,
492*4882a593Smuzhiyun .write = pci_generic_config_write,
493*4882a593Smuzhiyun .add_bus = ks_pcie_v3_65_add_bus,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /**
497*4882a593Smuzhiyun * ks_pcie_link_up() - Check if link up
498*4882a593Smuzhiyun */
ks_pcie_link_up(struct dw_pcie * pci)499*4882a593Smuzhiyun static int ks_pcie_link_up(struct dw_pcie *pci)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun u32 val;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0);
504*4882a593Smuzhiyun val &= PORT_LOGIC_LTSSM_STATE_MASK;
505*4882a593Smuzhiyun return (val == PORT_LOGIC_LTSSM_STATE_L0);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
ks_pcie_stop_link(struct dw_pcie * pci)508*4882a593Smuzhiyun static void ks_pcie_stop_link(struct dw_pcie *pci)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
511*4882a593Smuzhiyun u32 val;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Disable Link training */
514*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
515*4882a593Smuzhiyun val &= ~LTSSM_EN_VAL;
516*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
ks_pcie_start_link(struct dw_pcie * pci)519*4882a593Smuzhiyun static int ks_pcie_start_link(struct dw_pcie *pci)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
522*4882a593Smuzhiyun struct device *dev = pci->dev;
523*4882a593Smuzhiyun u32 val;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (dw_pcie_link_up(pci)) {
526*4882a593Smuzhiyun dev_dbg(dev, "link is already up\n");
527*4882a593Smuzhiyun return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* Initiate Link Training */
531*4882a593Smuzhiyun val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
532*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, CMD_STATUS, LTSSM_EN_VAL | val);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
ks_pcie_quirk(struct pci_dev * dev)537*4882a593Smuzhiyun static void ks_pcie_quirk(struct pci_dev *dev)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct pci_bus *bus = dev->bus;
540*4882a593Smuzhiyun struct pci_dev *bridge;
541*4882a593Smuzhiyun static const struct pci_device_id rc_pci_devids[] = {
542*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2HK),
543*4882a593Smuzhiyun .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
544*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2E),
545*4882a593Smuzhiyun .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
546*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2L),
547*4882a593Smuzhiyun .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
548*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2G),
549*4882a593Smuzhiyun .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
550*4882a593Smuzhiyun { 0, },
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (pci_is_root_bus(bus))
554*4882a593Smuzhiyun bridge = dev;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* look for the host bridge */
557*4882a593Smuzhiyun while (!pci_is_root_bus(bus)) {
558*4882a593Smuzhiyun bridge = bus->self;
559*4882a593Smuzhiyun bus = bus->parent;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (!bridge)
563*4882a593Smuzhiyun return;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * Keystone PCI controller has a h/w limitation of
567*4882a593Smuzhiyun * 256 bytes maximum read request size. It can't handle
568*4882a593Smuzhiyun * anything higher than this. So force this limit on
569*4882a593Smuzhiyun * all downstream devices.
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun if (pci_match_id(rc_pci_devids, bridge)) {
572*4882a593Smuzhiyun if (pcie_get_readrq(dev) > 256) {
573*4882a593Smuzhiyun dev_info(&dev->dev, "limiting MRRS to 256\n");
574*4882a593Smuzhiyun pcie_set_readrq(dev, 256);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, ks_pcie_quirk);
579*4882a593Smuzhiyun
ks_pcie_msi_irq_handler(struct irq_desc * desc)580*4882a593Smuzhiyun static void ks_pcie_msi_irq_handler(struct irq_desc *desc)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun unsigned int irq = desc->irq_data.hwirq;
583*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
584*4882a593Smuzhiyun u32 offset = irq - ks_pcie->msi_host_irq;
585*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
586*4882a593Smuzhiyun struct pcie_port *pp = &pci->pp;
587*4882a593Smuzhiyun struct device *dev = pci->dev;
588*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
589*4882a593Smuzhiyun u32 vector, virq, reg, pos;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun dev_dbg(dev, "%s, irq %d\n", __func__, irq);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * The chained irq handler installation would have replaced normal
595*4882a593Smuzhiyun * interrupt driver handler so we need to take care of mask/unmask and
596*4882a593Smuzhiyun * ack operation.
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun chained_irq_enter(chip, desc);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun reg = ks_pcie_app_readl(ks_pcie, MSI_IRQ_STATUS(offset));
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
603*4882a593Smuzhiyun * shows 1, 9, 17, 25 and so forth
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun for (pos = 0; pos < 4; pos++) {
606*4882a593Smuzhiyun if (!(reg & BIT(pos)))
607*4882a593Smuzhiyun continue;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun vector = offset + (pos << 3);
610*4882a593Smuzhiyun virq = irq_linear_revmap(pp->irq_domain, vector);
611*4882a593Smuzhiyun dev_dbg(dev, "irq: bit %d, vector %d, virq %d\n", pos, vector,
612*4882a593Smuzhiyun virq);
613*4882a593Smuzhiyun generic_handle_irq(virq);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun chained_irq_exit(chip, desc);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /**
620*4882a593Smuzhiyun * ks_pcie_legacy_irq_handler() - Handle legacy interrupt
621*4882a593Smuzhiyun * @irq: IRQ line for legacy interrupts
622*4882a593Smuzhiyun * @desc: Pointer to irq descriptor
623*4882a593Smuzhiyun *
624*4882a593Smuzhiyun * Traverse through pending legacy interrupts and invoke handler for each. Also
625*4882a593Smuzhiyun * takes care of interrupt controller level mask/ack operation.
626*4882a593Smuzhiyun */
ks_pcie_legacy_irq_handler(struct irq_desc * desc)627*4882a593Smuzhiyun static void ks_pcie_legacy_irq_handler(struct irq_desc *desc)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun unsigned int irq = irq_desc_get_irq(desc);
630*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
631*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
632*4882a593Smuzhiyun struct device *dev = pci->dev;
633*4882a593Smuzhiyun u32 irq_offset = irq - ks_pcie->legacy_host_irqs[0];
634*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun dev_dbg(dev, ": Handling legacy irq %d\n", irq);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * The chained irq handler installation would have replaced normal
640*4882a593Smuzhiyun * interrupt driver handler so we need to take care of mask/unmask and
641*4882a593Smuzhiyun * ack operation.
642*4882a593Smuzhiyun */
643*4882a593Smuzhiyun chained_irq_enter(chip, desc);
644*4882a593Smuzhiyun ks_pcie_handle_legacy_irq(ks_pcie, irq_offset);
645*4882a593Smuzhiyun chained_irq_exit(chip, desc);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
ks_pcie_config_msi_irq(struct keystone_pcie * ks_pcie)648*4882a593Smuzhiyun static int ks_pcie_config_msi_irq(struct keystone_pcie *ks_pcie)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct device *dev = ks_pcie->pci->dev;
651*4882a593Smuzhiyun struct device_node *np = ks_pcie->np;
652*4882a593Smuzhiyun struct device_node *intc_np;
653*4882a593Smuzhiyun struct irq_data *irq_data;
654*4882a593Smuzhiyun int irq_count, irq, ret, i;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCI_MSI))
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun intc_np = of_get_child_by_name(np, "msi-interrupt-controller");
660*4882a593Smuzhiyun if (!intc_np) {
661*4882a593Smuzhiyun if (ks_pcie->is_am6)
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun dev_warn(dev, "msi-interrupt-controller node is absent\n");
664*4882a593Smuzhiyun return -EINVAL;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun irq_count = of_irq_count(intc_np);
668*4882a593Smuzhiyun if (!irq_count) {
669*4882a593Smuzhiyun dev_err(dev, "No IRQ entries in msi-interrupt-controller\n");
670*4882a593Smuzhiyun ret = -EINVAL;
671*4882a593Smuzhiyun goto err;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun for (i = 0; i < irq_count; i++) {
675*4882a593Smuzhiyun irq = irq_of_parse_and_map(intc_np, i);
676*4882a593Smuzhiyun if (!irq) {
677*4882a593Smuzhiyun ret = -EINVAL;
678*4882a593Smuzhiyun goto err;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (!ks_pcie->msi_host_irq) {
682*4882a593Smuzhiyun irq_data = irq_get_irq_data(irq);
683*4882a593Smuzhiyun if (!irq_data) {
684*4882a593Smuzhiyun ret = -EINVAL;
685*4882a593Smuzhiyun goto err;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun ks_pcie->msi_host_irq = irq_data->hwirq;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, ks_pcie_msi_irq_handler,
691*4882a593Smuzhiyun ks_pcie);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun of_node_put(intc_np);
695*4882a593Smuzhiyun return 0;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun err:
698*4882a593Smuzhiyun of_node_put(intc_np);
699*4882a593Smuzhiyun return ret;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
ks_pcie_config_legacy_irq(struct keystone_pcie * ks_pcie)702*4882a593Smuzhiyun static int ks_pcie_config_legacy_irq(struct keystone_pcie *ks_pcie)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct device *dev = ks_pcie->pci->dev;
705*4882a593Smuzhiyun struct irq_domain *legacy_irq_domain;
706*4882a593Smuzhiyun struct device_node *np = ks_pcie->np;
707*4882a593Smuzhiyun struct device_node *intc_np;
708*4882a593Smuzhiyun int irq_count, irq, ret = 0, i;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun intc_np = of_get_child_by_name(np, "legacy-interrupt-controller");
711*4882a593Smuzhiyun if (!intc_np) {
712*4882a593Smuzhiyun /*
713*4882a593Smuzhiyun * Since legacy interrupts are modeled as edge-interrupts in
714*4882a593Smuzhiyun * AM6, keep it disabled for now.
715*4882a593Smuzhiyun */
716*4882a593Smuzhiyun if (ks_pcie->is_am6)
717*4882a593Smuzhiyun return 0;
718*4882a593Smuzhiyun dev_warn(dev, "legacy-interrupt-controller node is absent\n");
719*4882a593Smuzhiyun return -EINVAL;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun irq_count = of_irq_count(intc_np);
723*4882a593Smuzhiyun if (!irq_count) {
724*4882a593Smuzhiyun dev_err(dev, "No IRQ entries in legacy-interrupt-controller\n");
725*4882a593Smuzhiyun ret = -EINVAL;
726*4882a593Smuzhiyun goto err;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun for (i = 0; i < irq_count; i++) {
730*4882a593Smuzhiyun irq = irq_of_parse_and_map(intc_np, i);
731*4882a593Smuzhiyun if (!irq) {
732*4882a593Smuzhiyun ret = -EINVAL;
733*4882a593Smuzhiyun goto err;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun ks_pcie->legacy_host_irqs[i] = irq;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq,
738*4882a593Smuzhiyun ks_pcie_legacy_irq_handler,
739*4882a593Smuzhiyun ks_pcie);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun legacy_irq_domain =
743*4882a593Smuzhiyun irq_domain_add_linear(intc_np, PCI_NUM_INTX,
744*4882a593Smuzhiyun &ks_pcie_legacy_irq_domain_ops, NULL);
745*4882a593Smuzhiyun if (!legacy_irq_domain) {
746*4882a593Smuzhiyun dev_err(dev, "Failed to add irq domain for legacy irqs\n");
747*4882a593Smuzhiyun ret = -EINVAL;
748*4882a593Smuzhiyun goto err;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun ks_pcie->legacy_irq_domain = legacy_irq_domain;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun for (i = 0; i < PCI_NUM_INTX; i++)
753*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, IRQ_ENABLE_SET(i), INTx_EN);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun err:
756*4882a593Smuzhiyun of_node_put(intc_np);
757*4882a593Smuzhiyun return ret;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun #ifdef CONFIG_ARM
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun * When a PCI device does not exist during config cycles, keystone host gets a
763*4882a593Smuzhiyun * bus error instead of returning 0xffffffff. This handler always returns 0
764*4882a593Smuzhiyun * for this kind of faults.
765*4882a593Smuzhiyun */
ks_pcie_fault(unsigned long addr,unsigned int fsr,struct pt_regs * regs)766*4882a593Smuzhiyun static int ks_pcie_fault(unsigned long addr, unsigned int fsr,
767*4882a593Smuzhiyun struct pt_regs *regs)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun unsigned long instr = *(unsigned long *) instruction_pointer(regs);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if ((instr & 0x0e100090) == 0x00100090) {
772*4882a593Smuzhiyun int reg = (instr >> 12) & 15;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun regs->uregs[reg] = -1;
775*4882a593Smuzhiyun regs->ARM_pc += 4;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun return 0;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun #endif
781*4882a593Smuzhiyun
ks_pcie_init_id(struct keystone_pcie * ks_pcie)782*4882a593Smuzhiyun static int __init ks_pcie_init_id(struct keystone_pcie *ks_pcie)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun int ret;
785*4882a593Smuzhiyun unsigned int id;
786*4882a593Smuzhiyun struct regmap *devctrl_regs;
787*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
788*4882a593Smuzhiyun struct device *dev = pci->dev;
789*4882a593Smuzhiyun struct device_node *np = dev->of_node;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun devctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-id");
792*4882a593Smuzhiyun if (IS_ERR(devctrl_regs))
793*4882a593Smuzhiyun return PTR_ERR(devctrl_regs);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ret = regmap_read(devctrl_regs, 0, &id);
796*4882a593Smuzhiyun if (ret)
797*4882a593Smuzhiyun return ret;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun dw_pcie_dbi_ro_wr_en(pci);
800*4882a593Smuzhiyun dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, id & PCIE_VENDORID_MASK);
801*4882a593Smuzhiyun dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, id >> PCIE_DEVICEID_SHIFT);
802*4882a593Smuzhiyun dw_pcie_dbi_ro_wr_dis(pci);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
ks_pcie_host_init(struct pcie_port * pp)807*4882a593Smuzhiyun static int __init ks_pcie_host_init(struct pcie_port *pp)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
810*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
811*4882a593Smuzhiyun int ret;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun pp->bridge->ops = &ks_pcie_ops;
814*4882a593Smuzhiyun if (!ks_pcie->is_am6)
815*4882a593Smuzhiyun pp->bridge->child_ops = &ks_child_pcie_ops;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ret = ks_pcie_config_legacy_irq(ks_pcie);
818*4882a593Smuzhiyun if (ret)
819*4882a593Smuzhiyun return ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = ks_pcie_config_msi_irq(ks_pcie);
822*4882a593Smuzhiyun if (ret)
823*4882a593Smuzhiyun return ret;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ks_pcie_stop_link(pci);
828*4882a593Smuzhiyun ks_pcie_setup_rc_app_regs(ks_pcie);
829*4882a593Smuzhiyun writew(PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8),
830*4882a593Smuzhiyun pci->dbi_base + PCI_IO_BASE);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun ret = ks_pcie_init_id(ks_pcie);
833*4882a593Smuzhiyun if (ret < 0)
834*4882a593Smuzhiyun return ret;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #ifdef CONFIG_ARM
837*4882a593Smuzhiyun /*
838*4882a593Smuzhiyun * PCIe access errors that result into OCP errors are caught by ARM as
839*4882a593Smuzhiyun * "External aborts"
840*4882a593Smuzhiyun */
841*4882a593Smuzhiyun hook_fault_code(17, ks_pcie_fault, SIGBUS, 0,
842*4882a593Smuzhiyun "Asynchronous external abort");
843*4882a593Smuzhiyun #endif
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun ks_pcie_start_link(pci);
846*4882a593Smuzhiyun dw_pcie_wait_for_link(pci);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun static const struct dw_pcie_host_ops ks_pcie_host_ops = {
852*4882a593Smuzhiyun .host_init = ks_pcie_host_init,
853*4882a593Smuzhiyun .msi_host_init = ks_pcie_msi_host_init,
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static const struct dw_pcie_host_ops ks_pcie_am654_host_ops = {
857*4882a593Smuzhiyun .host_init = ks_pcie_host_init,
858*4882a593Smuzhiyun .msi_host_init = ks_pcie_am654_msi_host_init,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
ks_pcie_err_irq_handler(int irq,void * priv)861*4882a593Smuzhiyun static irqreturn_t ks_pcie_err_irq_handler(int irq, void *priv)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = priv;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun return ks_pcie_handle_error_irq(ks_pcie);
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
ks_pcie_add_pcie_port(struct keystone_pcie * ks_pcie,struct platform_device * pdev)868*4882a593Smuzhiyun static int __init ks_pcie_add_pcie_port(struct keystone_pcie *ks_pcie,
869*4882a593Smuzhiyun struct platform_device *pdev)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
872*4882a593Smuzhiyun struct pcie_port *pp = &pci->pp;
873*4882a593Smuzhiyun struct device *dev = &pdev->dev;
874*4882a593Smuzhiyun int ret;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun ret = dw_pcie_host_init(pp);
877*4882a593Smuzhiyun if (ret) {
878*4882a593Smuzhiyun dev_err(dev, "failed to initialize host\n");
879*4882a593Smuzhiyun return ret;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun return 0;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
ks_pcie_am654_write_dbi2(struct dw_pcie * pci,void __iomem * base,u32 reg,size_t size,u32 val)885*4882a593Smuzhiyun static void ks_pcie_am654_write_dbi2(struct dw_pcie *pci, void __iomem *base,
886*4882a593Smuzhiyun u32 reg, size_t size, u32 val)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ks_pcie_set_dbi_mode(ks_pcie);
891*4882a593Smuzhiyun dw_pcie_write(base + reg, size, val);
892*4882a593Smuzhiyun ks_pcie_clear_dbi_mode(ks_pcie);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun static const struct dw_pcie_ops ks_pcie_dw_pcie_ops = {
896*4882a593Smuzhiyun .start_link = ks_pcie_start_link,
897*4882a593Smuzhiyun .stop_link = ks_pcie_stop_link,
898*4882a593Smuzhiyun .link_up = ks_pcie_link_up,
899*4882a593Smuzhiyun .write_dbi2 = ks_pcie_am654_write_dbi2,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun
ks_pcie_am654_ep_init(struct dw_pcie_ep * ep)902*4882a593Smuzhiyun static void ks_pcie_am654_ep_init(struct dw_pcie_ep *ep)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
905*4882a593Smuzhiyun int flags;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun ep->page_size = AM654_WIN_SIZE;
908*4882a593Smuzhiyun flags = PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_32;
909*4882a593Smuzhiyun dw_pcie_writel_dbi2(pci, PCI_BASE_ADDRESS_0, APP_ADDR_SPACE_0 - 1);
910*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, flags);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
ks_pcie_am654_raise_legacy_irq(struct keystone_pcie * ks_pcie)913*4882a593Smuzhiyun static void ks_pcie_am654_raise_legacy_irq(struct keystone_pcie *ks_pcie)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
916*4882a593Smuzhiyun u8 int_pin;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun int_pin = dw_pcie_readb_dbi(pci, PCI_INTERRUPT_PIN);
919*4882a593Smuzhiyun if (int_pin == 0 || int_pin > 4)
920*4882a593Smuzhiyun return;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_SET(int_pin),
923*4882a593Smuzhiyun INT_ENABLE);
924*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_SET, INT_ENABLE);
925*4882a593Smuzhiyun mdelay(1);
926*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_CLR, INT_ENABLE);
927*4882a593Smuzhiyun ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_CLR(int_pin),
928*4882a593Smuzhiyun INT_ENABLE);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
ks_pcie_am654_raise_irq(struct dw_pcie_ep * ep,u8 func_no,enum pci_epc_irq_type type,u16 interrupt_num)931*4882a593Smuzhiyun static int ks_pcie_am654_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
932*4882a593Smuzhiyun enum pci_epc_irq_type type,
933*4882a593Smuzhiyun u16 interrupt_num)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
936*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun switch (type) {
939*4882a593Smuzhiyun case PCI_EPC_IRQ_LEGACY:
940*4882a593Smuzhiyun ks_pcie_am654_raise_legacy_irq(ks_pcie);
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun case PCI_EPC_IRQ_MSI:
943*4882a593Smuzhiyun dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun case PCI_EPC_IRQ_MSIX:
946*4882a593Smuzhiyun dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
947*4882a593Smuzhiyun break;
948*4882a593Smuzhiyun default:
949*4882a593Smuzhiyun dev_err(pci->dev, "UNKNOWN IRQ type\n");
950*4882a593Smuzhiyun return -EINVAL;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static const struct pci_epc_features ks_pcie_am654_epc_features = {
957*4882a593Smuzhiyun .linkup_notifier = false,
958*4882a593Smuzhiyun .msi_capable = true,
959*4882a593Smuzhiyun .msix_capable = true,
960*4882a593Smuzhiyun .reserved_bar = 1 << BAR_0 | 1 << BAR_1,
961*4882a593Smuzhiyun .bar_fixed_64bit = 1 << BAR_0,
962*4882a593Smuzhiyun .bar_fixed_size[2] = SZ_1M,
963*4882a593Smuzhiyun .bar_fixed_size[3] = SZ_64K,
964*4882a593Smuzhiyun .bar_fixed_size[4] = 256,
965*4882a593Smuzhiyun .bar_fixed_size[5] = SZ_1M,
966*4882a593Smuzhiyun .align = SZ_1M,
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static const struct pci_epc_features*
ks_pcie_am654_get_features(struct dw_pcie_ep * ep)970*4882a593Smuzhiyun ks_pcie_am654_get_features(struct dw_pcie_ep *ep)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun return &ks_pcie_am654_epc_features;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun static const struct dw_pcie_ep_ops ks_pcie_am654_ep_ops = {
976*4882a593Smuzhiyun .ep_init = ks_pcie_am654_ep_init,
977*4882a593Smuzhiyun .raise_irq = ks_pcie_am654_raise_irq,
978*4882a593Smuzhiyun .get_features = &ks_pcie_am654_get_features,
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
ks_pcie_add_pcie_ep(struct keystone_pcie * ks_pcie,struct platform_device * pdev)981*4882a593Smuzhiyun static int __init ks_pcie_add_pcie_ep(struct keystone_pcie *ks_pcie,
982*4882a593Smuzhiyun struct platform_device *pdev)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun int ret;
985*4882a593Smuzhiyun struct dw_pcie_ep *ep;
986*4882a593Smuzhiyun struct resource *res;
987*4882a593Smuzhiyun struct device *dev = &pdev->dev;
988*4882a593Smuzhiyun struct dw_pcie *pci = ks_pcie->pci;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun ep = &pci->ep;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
993*4882a593Smuzhiyun if (!res)
994*4882a593Smuzhiyun return -EINVAL;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun ep->phys_base = res->start;
997*4882a593Smuzhiyun ep->addr_size = resource_size(res);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun ret = dw_pcie_ep_init(ep);
1000*4882a593Smuzhiyun if (ret) {
1001*4882a593Smuzhiyun dev_err(dev, "failed to initialize endpoint\n");
1002*4882a593Smuzhiyun return ret;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun return 0;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
ks_pcie_disable_phy(struct keystone_pcie * ks_pcie)1008*4882a593Smuzhiyun static void ks_pcie_disable_phy(struct keystone_pcie *ks_pcie)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun int num_lanes = ks_pcie->num_lanes;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun while (num_lanes--) {
1013*4882a593Smuzhiyun phy_power_off(ks_pcie->phy[num_lanes]);
1014*4882a593Smuzhiyun phy_exit(ks_pcie->phy[num_lanes]);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
ks_pcie_enable_phy(struct keystone_pcie * ks_pcie)1018*4882a593Smuzhiyun static int ks_pcie_enable_phy(struct keystone_pcie *ks_pcie)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun int i;
1021*4882a593Smuzhiyun int ret;
1022*4882a593Smuzhiyun int num_lanes = ks_pcie->num_lanes;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun for (i = 0; i < num_lanes; i++) {
1025*4882a593Smuzhiyun ret = phy_reset(ks_pcie->phy[i]);
1026*4882a593Smuzhiyun if (ret < 0)
1027*4882a593Smuzhiyun goto err_phy;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun ret = phy_init(ks_pcie->phy[i]);
1030*4882a593Smuzhiyun if (ret < 0)
1031*4882a593Smuzhiyun goto err_phy;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun ret = phy_power_on(ks_pcie->phy[i]);
1034*4882a593Smuzhiyun if (ret < 0) {
1035*4882a593Smuzhiyun phy_exit(ks_pcie->phy[i]);
1036*4882a593Smuzhiyun goto err_phy;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun return 0;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun err_phy:
1043*4882a593Smuzhiyun while (--i >= 0) {
1044*4882a593Smuzhiyun phy_power_off(ks_pcie->phy[i]);
1045*4882a593Smuzhiyun phy_exit(ks_pcie->phy[i]);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
ks_pcie_set_mode(struct device * dev)1051*4882a593Smuzhiyun static int ks_pcie_set_mode(struct device *dev)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1054*4882a593Smuzhiyun struct regmap *syscon;
1055*4882a593Smuzhiyun u32 val;
1056*4882a593Smuzhiyun u32 mask;
1057*4882a593Smuzhiyun int ret = 0;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1060*4882a593Smuzhiyun if (IS_ERR(syscon))
1061*4882a593Smuzhiyun return 0;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun mask = KS_PCIE_DEV_TYPE_MASK | KS_PCIE_SYSCLOCKOUTEN;
1064*4882a593Smuzhiyun val = KS_PCIE_DEV_TYPE(RC) | KS_PCIE_SYSCLOCKOUTEN;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun ret = regmap_update_bits(syscon, 0, mask, val);
1067*4882a593Smuzhiyun if (ret) {
1068*4882a593Smuzhiyun dev_err(dev, "failed to set pcie mode\n");
1069*4882a593Smuzhiyun return ret;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun return 0;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
ks_pcie_am654_set_mode(struct device * dev,enum dw_pcie_device_mode mode)1075*4882a593Smuzhiyun static int ks_pcie_am654_set_mode(struct device *dev,
1076*4882a593Smuzhiyun enum dw_pcie_device_mode mode)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1079*4882a593Smuzhiyun struct regmap *syscon;
1080*4882a593Smuzhiyun u32 val;
1081*4882a593Smuzhiyun u32 mask;
1082*4882a593Smuzhiyun int ret = 0;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1085*4882a593Smuzhiyun if (IS_ERR(syscon))
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun mask = AM654_PCIE_DEV_TYPE_MASK;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun switch (mode) {
1091*4882a593Smuzhiyun case DW_PCIE_RC_TYPE:
1092*4882a593Smuzhiyun val = RC;
1093*4882a593Smuzhiyun break;
1094*4882a593Smuzhiyun case DW_PCIE_EP_TYPE:
1095*4882a593Smuzhiyun val = EP;
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun default:
1098*4882a593Smuzhiyun dev_err(dev, "INVALID device type %d\n", mode);
1099*4882a593Smuzhiyun return -EINVAL;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun ret = regmap_update_bits(syscon, 0, mask, val);
1103*4882a593Smuzhiyun if (ret) {
1104*4882a593Smuzhiyun dev_err(dev, "failed to set pcie mode\n");
1105*4882a593Smuzhiyun return ret;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun return 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun static const struct ks_pcie_of_data ks_pcie_rc_of_data = {
1112*4882a593Smuzhiyun .host_ops = &ks_pcie_host_ops,
1113*4882a593Smuzhiyun .version = 0x365A,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const struct ks_pcie_of_data ks_pcie_am654_rc_of_data = {
1117*4882a593Smuzhiyun .host_ops = &ks_pcie_am654_host_ops,
1118*4882a593Smuzhiyun .mode = DW_PCIE_RC_TYPE,
1119*4882a593Smuzhiyun .version = 0x490A,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const struct ks_pcie_of_data ks_pcie_am654_ep_of_data = {
1123*4882a593Smuzhiyun .ep_ops = &ks_pcie_am654_ep_ops,
1124*4882a593Smuzhiyun .mode = DW_PCIE_EP_TYPE,
1125*4882a593Smuzhiyun .version = 0x490A,
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static const struct of_device_id ks_pcie_of_match[] = {
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun .type = "pci",
1131*4882a593Smuzhiyun .data = &ks_pcie_rc_of_data,
1132*4882a593Smuzhiyun .compatible = "ti,keystone-pcie",
1133*4882a593Smuzhiyun },
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun .data = &ks_pcie_am654_rc_of_data,
1136*4882a593Smuzhiyun .compatible = "ti,am654-pcie-rc",
1137*4882a593Smuzhiyun },
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun .data = &ks_pcie_am654_ep_of_data,
1140*4882a593Smuzhiyun .compatible = "ti,am654-pcie-ep",
1141*4882a593Smuzhiyun },
1142*4882a593Smuzhiyun { },
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun
ks_pcie_probe(struct platform_device * pdev)1145*4882a593Smuzhiyun static int __init ks_pcie_probe(struct platform_device *pdev)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun const struct dw_pcie_host_ops *host_ops;
1148*4882a593Smuzhiyun const struct dw_pcie_ep_ops *ep_ops;
1149*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1150*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1151*4882a593Smuzhiyun const struct ks_pcie_of_data *data;
1152*4882a593Smuzhiyun const struct of_device_id *match;
1153*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
1154*4882a593Smuzhiyun struct dw_pcie *pci;
1155*4882a593Smuzhiyun struct keystone_pcie *ks_pcie;
1156*4882a593Smuzhiyun struct device_link **link;
1157*4882a593Smuzhiyun struct gpio_desc *gpiod;
1158*4882a593Smuzhiyun struct resource *res;
1159*4882a593Smuzhiyun unsigned int version;
1160*4882a593Smuzhiyun void __iomem *base;
1161*4882a593Smuzhiyun struct phy **phy;
1162*4882a593Smuzhiyun u32 num_lanes;
1163*4882a593Smuzhiyun char name[10];
1164*4882a593Smuzhiyun int ret;
1165*4882a593Smuzhiyun int irq;
1166*4882a593Smuzhiyun int i;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun match = of_match_device(of_match_ptr(ks_pcie_of_match), dev);
1169*4882a593Smuzhiyun data = (struct ks_pcie_of_data *)match->data;
1170*4882a593Smuzhiyun if (!data)
1171*4882a593Smuzhiyun return -EINVAL;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun version = data->version;
1174*4882a593Smuzhiyun host_ops = data->host_ops;
1175*4882a593Smuzhiyun ep_ops = data->ep_ops;
1176*4882a593Smuzhiyun mode = data->mode;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun ks_pcie = devm_kzalloc(dev, sizeof(*ks_pcie), GFP_KERNEL);
1179*4882a593Smuzhiyun if (!ks_pcie)
1180*4882a593Smuzhiyun return -ENOMEM;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1183*4882a593Smuzhiyun if (!pci)
1184*4882a593Smuzhiyun return -ENOMEM;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "app");
1187*4882a593Smuzhiyun ks_pcie->va_app_base = devm_ioremap_resource(dev, res);
1188*4882a593Smuzhiyun if (IS_ERR(ks_pcie->va_app_base))
1189*4882a593Smuzhiyun return PTR_ERR(ks_pcie->va_app_base);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun ks_pcie->app = *res;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbics");
1194*4882a593Smuzhiyun base = devm_pci_remap_cfg_resource(dev, res);
1195*4882a593Smuzhiyun if (IS_ERR(base))
1196*4882a593Smuzhiyun return PTR_ERR(base);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (of_device_is_compatible(np, "ti,am654-pcie-rc"))
1199*4882a593Smuzhiyun ks_pcie->is_am6 = true;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun pci->dbi_base = base;
1202*4882a593Smuzhiyun pci->dbi_base2 = base;
1203*4882a593Smuzhiyun pci->dev = dev;
1204*4882a593Smuzhiyun pci->ops = &ks_pcie_dw_pcie_ops;
1205*4882a593Smuzhiyun pci->version = version;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1208*4882a593Smuzhiyun if (irq < 0)
1209*4882a593Smuzhiyun return irq;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun ret = request_irq(irq, ks_pcie_err_irq_handler, IRQF_SHARED,
1212*4882a593Smuzhiyun "ks-pcie-error-irq", ks_pcie);
1213*4882a593Smuzhiyun if (ret < 0) {
1214*4882a593Smuzhiyun dev_err(dev, "failed to request error IRQ %d\n",
1215*4882a593Smuzhiyun irq);
1216*4882a593Smuzhiyun return ret;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun ret = of_property_read_u32(np, "num-lanes", &num_lanes);
1220*4882a593Smuzhiyun if (ret)
1221*4882a593Smuzhiyun num_lanes = 1;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun phy = devm_kzalloc(dev, sizeof(*phy) * num_lanes, GFP_KERNEL);
1224*4882a593Smuzhiyun if (!phy)
1225*4882a593Smuzhiyun return -ENOMEM;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun link = devm_kzalloc(dev, sizeof(*link) * num_lanes, GFP_KERNEL);
1228*4882a593Smuzhiyun if (!link)
1229*4882a593Smuzhiyun return -ENOMEM;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun for (i = 0; i < num_lanes; i++) {
1232*4882a593Smuzhiyun snprintf(name, sizeof(name), "pcie-phy%d", i);
1233*4882a593Smuzhiyun phy[i] = devm_phy_optional_get(dev, name);
1234*4882a593Smuzhiyun if (IS_ERR(phy[i])) {
1235*4882a593Smuzhiyun ret = PTR_ERR(phy[i]);
1236*4882a593Smuzhiyun goto err_link;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (!phy[i])
1240*4882a593Smuzhiyun continue;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun link[i] = device_link_add(dev, &phy[i]->dev, DL_FLAG_STATELESS);
1243*4882a593Smuzhiyun if (!link[i]) {
1244*4882a593Smuzhiyun ret = -EINVAL;
1245*4882a593Smuzhiyun goto err_link;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ks_pcie->np = np;
1250*4882a593Smuzhiyun ks_pcie->pci = pci;
1251*4882a593Smuzhiyun ks_pcie->link = link;
1252*4882a593Smuzhiyun ks_pcie->num_lanes = num_lanes;
1253*4882a593Smuzhiyun ks_pcie->phy = phy;
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun gpiod = devm_gpiod_get_optional(dev, "reset",
1256*4882a593Smuzhiyun GPIOD_OUT_LOW);
1257*4882a593Smuzhiyun if (IS_ERR(gpiod)) {
1258*4882a593Smuzhiyun ret = PTR_ERR(gpiod);
1259*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1260*4882a593Smuzhiyun dev_err(dev, "Failed to get reset GPIO\n");
1261*4882a593Smuzhiyun goto err_link;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun ret = ks_pcie_enable_phy(ks_pcie);
1265*4882a593Smuzhiyun if (ret) {
1266*4882a593Smuzhiyun dev_err(dev, "failed to enable phy\n");
1267*4882a593Smuzhiyun goto err_link;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun platform_set_drvdata(pdev, ks_pcie);
1271*4882a593Smuzhiyun pm_runtime_enable(dev);
1272*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
1273*4882a593Smuzhiyun if (ret < 0) {
1274*4882a593Smuzhiyun dev_err(dev, "pm_runtime_get_sync failed\n");
1275*4882a593Smuzhiyun goto err_get_sync;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (pci->version >= 0x480A)
1279*4882a593Smuzhiyun ret = ks_pcie_am654_set_mode(dev, mode);
1280*4882a593Smuzhiyun else
1281*4882a593Smuzhiyun ret = ks_pcie_set_mode(dev);
1282*4882a593Smuzhiyun if (ret < 0)
1283*4882a593Smuzhiyun goto err_get_sync;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun switch (mode) {
1286*4882a593Smuzhiyun case DW_PCIE_RC_TYPE:
1287*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_HOST)) {
1288*4882a593Smuzhiyun ret = -ENODEV;
1289*4882a593Smuzhiyun goto err_get_sync;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /*
1293*4882a593Smuzhiyun * "Power Sequencing and Reset Signal Timings" table in
1294*4882a593Smuzhiyun * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 2.0
1295*4882a593Smuzhiyun * indicates PERST# should be deasserted after minimum of 100us
1296*4882a593Smuzhiyun * once REFCLK is stable. The REFCLK to the connector in RC
1297*4882a593Smuzhiyun * mode is selected while enabling the PHY. So deassert PERST#
1298*4882a593Smuzhiyun * after 100 us.
1299*4882a593Smuzhiyun */
1300*4882a593Smuzhiyun if (gpiod) {
1301*4882a593Smuzhiyun usleep_range(100, 200);
1302*4882a593Smuzhiyun gpiod_set_value_cansleep(gpiod, 1);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun pci->pp.ops = host_ops;
1306*4882a593Smuzhiyun ret = ks_pcie_add_pcie_port(ks_pcie, pdev);
1307*4882a593Smuzhiyun if (ret < 0)
1308*4882a593Smuzhiyun goto err_get_sync;
1309*4882a593Smuzhiyun break;
1310*4882a593Smuzhiyun case DW_PCIE_EP_TYPE:
1311*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_EP)) {
1312*4882a593Smuzhiyun ret = -ENODEV;
1313*4882a593Smuzhiyun goto err_get_sync;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun pci->ep.ops = ep_ops;
1317*4882a593Smuzhiyun ret = ks_pcie_add_pcie_ep(ks_pcie, pdev);
1318*4882a593Smuzhiyun if (ret < 0)
1319*4882a593Smuzhiyun goto err_get_sync;
1320*4882a593Smuzhiyun break;
1321*4882a593Smuzhiyun default:
1322*4882a593Smuzhiyun dev_err(dev, "INVALID device type %d\n", mode);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun ks_pcie_enable_error_irq(ks_pcie);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun return 0;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun err_get_sync:
1330*4882a593Smuzhiyun pm_runtime_put(dev);
1331*4882a593Smuzhiyun pm_runtime_disable(dev);
1332*4882a593Smuzhiyun ks_pcie_disable_phy(ks_pcie);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun err_link:
1335*4882a593Smuzhiyun while (--i >= 0 && link[i])
1336*4882a593Smuzhiyun device_link_del(link[i]);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun return ret;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
ks_pcie_remove(struct platform_device * pdev)1341*4882a593Smuzhiyun static int __exit ks_pcie_remove(struct platform_device *pdev)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun struct keystone_pcie *ks_pcie = platform_get_drvdata(pdev);
1344*4882a593Smuzhiyun struct device_link **link = ks_pcie->link;
1345*4882a593Smuzhiyun int num_lanes = ks_pcie->num_lanes;
1346*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun pm_runtime_put(dev);
1349*4882a593Smuzhiyun pm_runtime_disable(dev);
1350*4882a593Smuzhiyun ks_pcie_disable_phy(ks_pcie);
1351*4882a593Smuzhiyun while (num_lanes--)
1352*4882a593Smuzhiyun device_link_del(link[num_lanes]);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun return 0;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun static struct platform_driver ks_pcie_driver __refdata = {
1358*4882a593Smuzhiyun .probe = ks_pcie_probe,
1359*4882a593Smuzhiyun .remove = __exit_p(ks_pcie_remove),
1360*4882a593Smuzhiyun .driver = {
1361*4882a593Smuzhiyun .name = "keystone-pcie",
1362*4882a593Smuzhiyun .of_match_table = of_match_ptr(ks_pcie_of_match),
1363*4882a593Smuzhiyun },
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun builtin_platform_driver(ks_pcie_driver);
1366