1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pcie-dra7xx - PCIe controller driver for TI DRA7xx SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013-2014 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Kishon Vijay Abraham I <kishon@ti.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/irqdomain.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/of_pci.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/phy/phy.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/resource.h>
26*4882a593Smuzhiyun #include <linux/types.h>
27*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
28*4882a593Smuzhiyun #include <linux/regmap.h>
29*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "../../pci.h"
32*4882a593Smuzhiyun #include "pcie-designware.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* PCIe controller wrapper DRA7XX configuration registers */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_IRQSTATUS_MAIN 0x0024
37*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_IRQENABLE_SET_MAIN 0x0028
38*4882a593Smuzhiyun #define ERR_SYS BIT(0)
39*4882a593Smuzhiyun #define ERR_FATAL BIT(1)
40*4882a593Smuzhiyun #define ERR_NONFATAL BIT(2)
41*4882a593Smuzhiyun #define ERR_COR BIT(3)
42*4882a593Smuzhiyun #define ERR_AXI BIT(4)
43*4882a593Smuzhiyun #define ERR_ECRC BIT(5)
44*4882a593Smuzhiyun #define PME_TURN_OFF BIT(8)
45*4882a593Smuzhiyun #define PME_TO_ACK BIT(9)
46*4882a593Smuzhiyun #define PM_PME BIT(10)
47*4882a593Smuzhiyun #define LINK_REQ_RST BIT(11)
48*4882a593Smuzhiyun #define LINK_UP_EVT BIT(12)
49*4882a593Smuzhiyun #define CFG_BME_EVT BIT(13)
50*4882a593Smuzhiyun #define CFG_MSE_EVT BIT(14)
51*4882a593Smuzhiyun #define INTERRUPTS (ERR_SYS | ERR_FATAL | ERR_NONFATAL | ERR_COR | ERR_AXI | \
52*4882a593Smuzhiyun ERR_ECRC | PME_TURN_OFF | PME_TO_ACK | PM_PME | \
53*4882a593Smuzhiyun LINK_REQ_RST | LINK_UP_EVT | CFG_BME_EVT | CFG_MSE_EVT)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_IRQSTATUS_MSI 0x0034
56*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_IRQENABLE_SET_MSI 0x0038
57*4882a593Smuzhiyun #define INTA BIT(0)
58*4882a593Smuzhiyun #define INTB BIT(1)
59*4882a593Smuzhiyun #define INTC BIT(2)
60*4882a593Smuzhiyun #define INTD BIT(3)
61*4882a593Smuzhiyun #define MSI BIT(4)
62*4882a593Smuzhiyun #define LEG_EP_INTERRUPTS (INTA | INTB | INTC | INTD)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define PCIECTRL_TI_CONF_DEVICE_TYPE 0x0100
65*4882a593Smuzhiyun #define DEVICE_TYPE_EP 0x0
66*4882a593Smuzhiyun #define DEVICE_TYPE_LEG_EP 0x1
67*4882a593Smuzhiyun #define DEVICE_TYPE_RC 0x4
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_DEVICE_CMD 0x0104
70*4882a593Smuzhiyun #define LTSSM_EN 0x1
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define PCIECTRL_DRA7XX_CONF_PHY_CS 0x010C
73*4882a593Smuzhiyun #define LINK_UP BIT(16)
74*4882a593Smuzhiyun #define DRA7XX_CPU_TO_BUS_ADDR 0x0FFFFFFF
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define PCIECTRL_TI_CONF_INTX_ASSERT 0x0124
77*4882a593Smuzhiyun #define PCIECTRL_TI_CONF_INTX_DEASSERT 0x0128
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define PCIECTRL_TI_CONF_MSI_XMT 0x012c
80*4882a593Smuzhiyun #define MSI_REQ_GRANT BIT(0)
81*4882a593Smuzhiyun #define MSI_VECTOR_SHIFT 7
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define PCIE_1LANE_2LANE_SELECTION BIT(13)
84*4882a593Smuzhiyun #define PCIE_B1C0_MODE_SEL BIT(2)
85*4882a593Smuzhiyun #define PCIE_B0_B1_TSYNCEN BIT(0)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct dra7xx_pcie {
88*4882a593Smuzhiyun struct dw_pcie *pci;
89*4882a593Smuzhiyun void __iomem *base; /* DT ti_conf */
90*4882a593Smuzhiyun int phy_count; /* DT phy-names count */
91*4882a593Smuzhiyun struct phy **phy;
92*4882a593Smuzhiyun struct irq_domain *irq_domain;
93*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct dra7xx_pcie_of_data {
97*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
98*4882a593Smuzhiyun u32 b1co_mode_sel_mask;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define to_dra7xx_pcie(x) dev_get_drvdata((x)->dev)
102*4882a593Smuzhiyun
dra7xx_pcie_readl(struct dra7xx_pcie * pcie,u32 offset)103*4882a593Smuzhiyun static inline u32 dra7xx_pcie_readl(struct dra7xx_pcie *pcie, u32 offset)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return readl(pcie->base + offset);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
dra7xx_pcie_writel(struct dra7xx_pcie * pcie,u32 offset,u32 value)108*4882a593Smuzhiyun static inline void dra7xx_pcie_writel(struct dra7xx_pcie *pcie, u32 offset,
109*4882a593Smuzhiyun u32 value)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun writel(value, pcie->base + offset);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
dra7xx_pcie_cpu_addr_fixup(struct dw_pcie * pci,u64 pci_addr)114*4882a593Smuzhiyun static u64 dra7xx_pcie_cpu_addr_fixup(struct dw_pcie *pci, u64 pci_addr)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return pci_addr & DRA7XX_CPU_TO_BUS_ADDR;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
dra7xx_pcie_link_up(struct dw_pcie * pci)119*4882a593Smuzhiyun static int dra7xx_pcie_link_up(struct dw_pcie *pci)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
122*4882a593Smuzhiyun u32 reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_PHY_CS);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return !!(reg & LINK_UP);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
dra7xx_pcie_stop_link(struct dw_pcie * pci)127*4882a593Smuzhiyun static void dra7xx_pcie_stop_link(struct dw_pcie *pci)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
130*4882a593Smuzhiyun u32 reg;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD);
133*4882a593Smuzhiyun reg &= ~LTSSM_EN;
134*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD, reg);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
dra7xx_pcie_establish_link(struct dw_pcie * pci)137*4882a593Smuzhiyun static int dra7xx_pcie_establish_link(struct dw_pcie *pci)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
140*4882a593Smuzhiyun struct device *dev = pci->dev;
141*4882a593Smuzhiyun u32 reg;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (dw_pcie_link_up(pci)) {
144*4882a593Smuzhiyun dev_err(dev, "link is already up\n");
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD);
149*4882a593Smuzhiyun reg |= LTSSM_EN;
150*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD, reg);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
dra7xx_pcie_enable_msi_interrupts(struct dra7xx_pcie * dra7xx)155*4882a593Smuzhiyun static void dra7xx_pcie_enable_msi_interrupts(struct dra7xx_pcie *dra7xx)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MSI,
158*4882a593Smuzhiyun LEG_EP_INTERRUPTS | MSI);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx,
161*4882a593Smuzhiyun PCIECTRL_DRA7XX_CONF_IRQENABLE_SET_MSI,
162*4882a593Smuzhiyun MSI | LEG_EP_INTERRUPTS);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
dra7xx_pcie_enable_wrapper_interrupts(struct dra7xx_pcie * dra7xx)165*4882a593Smuzhiyun static void dra7xx_pcie_enable_wrapper_interrupts(struct dra7xx_pcie *dra7xx)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MAIN,
168*4882a593Smuzhiyun INTERRUPTS);
169*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_IRQENABLE_SET_MAIN,
170*4882a593Smuzhiyun INTERRUPTS);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
dra7xx_pcie_enable_interrupts(struct dra7xx_pcie * dra7xx)173*4882a593Smuzhiyun static void dra7xx_pcie_enable_interrupts(struct dra7xx_pcie *dra7xx)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun dra7xx_pcie_enable_wrapper_interrupts(dra7xx);
176*4882a593Smuzhiyun dra7xx_pcie_enable_msi_interrupts(dra7xx);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
dra7xx_pcie_host_init(struct pcie_port * pp)179*4882a593Smuzhiyun static int dra7xx_pcie_host_init(struct pcie_port *pp)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
182*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dw_pcie_setup_rc(pp);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun dra7xx_pcie_establish_link(pci);
187*4882a593Smuzhiyun dw_pcie_wait_for_link(pci);
188*4882a593Smuzhiyun dw_pcie_msi_init(pp);
189*4882a593Smuzhiyun dra7xx_pcie_enable_interrupts(dra7xx);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
dra7xx_pcie_intx_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)194*4882a593Smuzhiyun static int dra7xx_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
195*4882a593Smuzhiyun irq_hw_number_t hwirq)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
198*4882a593Smuzhiyun irq_set_chip_data(irq, domain->host_data);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct irq_domain_ops intx_domain_ops = {
204*4882a593Smuzhiyun .map = dra7xx_pcie_intx_map,
205*4882a593Smuzhiyun .xlate = pci_irqd_intx_xlate,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
dra7xx_pcie_handle_msi(struct pcie_port * pp,int index)208*4882a593Smuzhiyun static int dra7xx_pcie_handle_msi(struct pcie_port *pp, int index)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
211*4882a593Smuzhiyun unsigned long val;
212*4882a593Smuzhiyun int pos, irq;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, PCIE_MSI_INTR0_STATUS +
215*4882a593Smuzhiyun (index * MSI_REG_CTRL_BLOCK_SIZE));
216*4882a593Smuzhiyun if (!val)
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun pos = find_next_bit(&val, MAX_MSI_IRQS_PER_CTRL, 0);
220*4882a593Smuzhiyun while (pos != MAX_MSI_IRQS_PER_CTRL) {
221*4882a593Smuzhiyun irq = irq_find_mapping(pp->irq_domain,
222*4882a593Smuzhiyun (index * MAX_MSI_IRQS_PER_CTRL) + pos);
223*4882a593Smuzhiyun generic_handle_irq(irq);
224*4882a593Smuzhiyun pos++;
225*4882a593Smuzhiyun pos = find_next_bit(&val, MAX_MSI_IRQS_PER_CTRL, pos);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 1;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
dra7xx_pcie_handle_msi_irq(struct pcie_port * pp)231*4882a593Smuzhiyun static void dra7xx_pcie_handle_msi_irq(struct pcie_port *pp)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
234*4882a593Smuzhiyun int ret, i, count, num_ctrls;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /**
239*4882a593Smuzhiyun * Need to make sure all MSI status bits read 0 before exiting.
240*4882a593Smuzhiyun * Else, new MSI IRQs are not registered by the wrapper. Have an
241*4882a593Smuzhiyun * upperbound for the loop and exit the IRQ in case of IRQ flood
242*4882a593Smuzhiyun * to avoid locking up system in interrupt context.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun count = 0;
245*4882a593Smuzhiyun do {
246*4882a593Smuzhiyun ret = 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 0; i < num_ctrls; i++)
249*4882a593Smuzhiyun ret |= dra7xx_pcie_handle_msi(pp, i);
250*4882a593Smuzhiyun count++;
251*4882a593Smuzhiyun } while (ret && count <= 1000);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (count > 1000)
254*4882a593Smuzhiyun dev_warn_ratelimited(pci->dev,
255*4882a593Smuzhiyun "Too many MSI IRQs to handle\n");
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
dra7xx_pcie_msi_irq_handler(struct irq_desc * desc)258*4882a593Smuzhiyun static void dra7xx_pcie_msi_irq_handler(struct irq_desc *desc)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
261*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx;
262*4882a593Smuzhiyun struct dw_pcie *pci;
263*4882a593Smuzhiyun struct pcie_port *pp;
264*4882a593Smuzhiyun unsigned long reg;
265*4882a593Smuzhiyun u32 virq, bit;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun chained_irq_enter(chip, desc);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun pp = irq_desc_get_handler_data(desc);
270*4882a593Smuzhiyun pci = to_dw_pcie_from_pp(pp);
271*4882a593Smuzhiyun dra7xx = to_dra7xx_pcie(pci);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MSI);
274*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MSI, reg);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun switch (reg) {
277*4882a593Smuzhiyun case MSI:
278*4882a593Smuzhiyun dra7xx_pcie_handle_msi_irq(pp);
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case INTA:
281*4882a593Smuzhiyun case INTB:
282*4882a593Smuzhiyun case INTC:
283*4882a593Smuzhiyun case INTD:
284*4882a593Smuzhiyun for_each_set_bit(bit, ®, PCI_NUM_INTX) {
285*4882a593Smuzhiyun virq = irq_find_mapping(dra7xx->irq_domain, bit);
286*4882a593Smuzhiyun if (virq)
287*4882a593Smuzhiyun generic_handle_irq(virq);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun chained_irq_exit(chip, desc);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
dra7xx_pcie_irq_handler(int irq,void * arg)295*4882a593Smuzhiyun static irqreturn_t dra7xx_pcie_irq_handler(int irq, void *arg)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = arg;
298*4882a593Smuzhiyun struct dw_pcie *pci = dra7xx->pci;
299*4882a593Smuzhiyun struct device *dev = pci->dev;
300*4882a593Smuzhiyun struct dw_pcie_ep *ep = &pci->ep;
301*4882a593Smuzhiyun u32 reg;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MAIN);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (reg & ERR_SYS)
306*4882a593Smuzhiyun dev_dbg(dev, "System Error\n");
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (reg & ERR_FATAL)
309*4882a593Smuzhiyun dev_dbg(dev, "Fatal Error\n");
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (reg & ERR_NONFATAL)
312*4882a593Smuzhiyun dev_dbg(dev, "Non Fatal Error\n");
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (reg & ERR_COR)
315*4882a593Smuzhiyun dev_dbg(dev, "Correctable Error\n");
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (reg & ERR_AXI)
318*4882a593Smuzhiyun dev_dbg(dev, "AXI tag lookup fatal Error\n");
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (reg & ERR_ECRC)
321*4882a593Smuzhiyun dev_dbg(dev, "ECRC Error\n");
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (reg & PME_TURN_OFF)
324*4882a593Smuzhiyun dev_dbg(dev,
325*4882a593Smuzhiyun "Power Management Event Turn-Off message received\n");
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (reg & PME_TO_ACK)
328*4882a593Smuzhiyun dev_dbg(dev,
329*4882a593Smuzhiyun "Power Management Turn-Off Ack message received\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (reg & PM_PME)
332*4882a593Smuzhiyun dev_dbg(dev, "PM Power Management Event message received\n");
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (reg & LINK_REQ_RST)
335*4882a593Smuzhiyun dev_dbg(dev, "Link Request Reset\n");
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (reg & LINK_UP_EVT) {
338*4882a593Smuzhiyun if (dra7xx->mode == DW_PCIE_EP_TYPE)
339*4882a593Smuzhiyun dw_pcie_ep_linkup(ep);
340*4882a593Smuzhiyun dev_dbg(dev, "Link-up state change\n");
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (reg & CFG_BME_EVT)
344*4882a593Smuzhiyun dev_dbg(dev, "CFG 'Bus Master Enable' change\n");
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun if (reg & CFG_MSE_EVT)
347*4882a593Smuzhiyun dev_dbg(dev, "CFG 'Memory Space Enable' change\n");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_IRQSTATUS_MAIN, reg);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return IRQ_HANDLED;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
dra7xx_pcie_init_irq_domain(struct pcie_port * pp)354*4882a593Smuzhiyun static int dra7xx_pcie_init_irq_domain(struct pcie_port *pp)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
357*4882a593Smuzhiyun struct device *dev = pci->dev;
358*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
359*4882a593Smuzhiyun struct device_node *node = dev->of_node;
360*4882a593Smuzhiyun struct device_node *pcie_intc_node = of_get_next_child(node, NULL);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (!pcie_intc_node) {
363*4882a593Smuzhiyun dev_err(dev, "No PCIe Intc node found\n");
364*4882a593Smuzhiyun return -ENODEV;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun irq_set_chained_handler_and_data(pp->irq, dra7xx_pcie_msi_irq_handler,
368*4882a593Smuzhiyun pp);
369*4882a593Smuzhiyun dra7xx->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
370*4882a593Smuzhiyun &intx_domain_ops, pp);
371*4882a593Smuzhiyun of_node_put(pcie_intc_node);
372*4882a593Smuzhiyun if (!dra7xx->irq_domain) {
373*4882a593Smuzhiyun dev_err(dev, "Failed to get a INTx IRQ domain\n");
374*4882a593Smuzhiyun return -ENODEV;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
dra7xx_pcie_setup_msi_msg(struct irq_data * d,struct msi_msg * msg)380*4882a593Smuzhiyun static void dra7xx_pcie_setup_msi_msg(struct irq_data *d, struct msi_msg *msg)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(d);
383*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
384*4882a593Smuzhiyun u64 msi_target;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun msi_target = (u64)pp->msi_data;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun msg->address_lo = lower_32_bits(msi_target);
389*4882a593Smuzhiyun msg->address_hi = upper_32_bits(msi_target);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun msg->data = d->hwirq;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
394*4882a593Smuzhiyun (int)d->hwirq, msg->address_hi, msg->address_lo);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
dra7xx_pcie_msi_set_affinity(struct irq_data * d,const struct cpumask * mask,bool force)397*4882a593Smuzhiyun static int dra7xx_pcie_msi_set_affinity(struct irq_data *d,
398*4882a593Smuzhiyun const struct cpumask *mask,
399*4882a593Smuzhiyun bool force)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun return -EINVAL;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
dra7xx_pcie_bottom_mask(struct irq_data * d)404*4882a593Smuzhiyun static void dra7xx_pcie_bottom_mask(struct irq_data *d)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(d);
407*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
408*4882a593Smuzhiyun unsigned int res, bit, ctrl;
409*4882a593Smuzhiyun unsigned long flags;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun raw_spin_lock_irqsave(&pp->lock, flags);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
414*4882a593Smuzhiyun res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
415*4882a593Smuzhiyun bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun pp->irq_mask[ctrl] |= BIT(bit);
418*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK + res,
419*4882a593Smuzhiyun pp->irq_mask[ctrl]);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pp->lock, flags);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
dra7xx_pcie_bottom_unmask(struct irq_data * d)424*4882a593Smuzhiyun static void dra7xx_pcie_bottom_unmask(struct irq_data *d)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(d);
427*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
428*4882a593Smuzhiyun unsigned int res, bit, ctrl;
429*4882a593Smuzhiyun unsigned long flags;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun raw_spin_lock_irqsave(&pp->lock, flags);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
434*4882a593Smuzhiyun res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
435*4882a593Smuzhiyun bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun pp->irq_mask[ctrl] &= ~BIT(bit);
438*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK + res,
439*4882a593Smuzhiyun pp->irq_mask[ctrl]);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pp->lock, flags);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
dra7xx_pcie_bottom_ack(struct irq_data * d)444*4882a593Smuzhiyun static void dra7xx_pcie_bottom_ack(struct irq_data *d)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun struct pcie_port *pp = irq_data_get_irq_chip_data(d);
447*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
448*4882a593Smuzhiyun unsigned int res, bit, ctrl;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ctrl = d->hwirq / MAX_MSI_IRQS_PER_CTRL;
451*4882a593Smuzhiyun res = ctrl * MSI_REG_CTRL_BLOCK_SIZE;
452*4882a593Smuzhiyun bit = d->hwirq % MAX_MSI_IRQS_PER_CTRL;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_STATUS + res, BIT(bit));
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static struct irq_chip dra7xx_pci_msi_bottom_irq_chip = {
458*4882a593Smuzhiyun .name = "DRA7XX-PCI-MSI",
459*4882a593Smuzhiyun .irq_ack = dra7xx_pcie_bottom_ack,
460*4882a593Smuzhiyun .irq_compose_msi_msg = dra7xx_pcie_setup_msi_msg,
461*4882a593Smuzhiyun .irq_set_affinity = dra7xx_pcie_msi_set_affinity,
462*4882a593Smuzhiyun .irq_mask = dra7xx_pcie_bottom_mask,
463*4882a593Smuzhiyun .irq_unmask = dra7xx_pcie_bottom_unmask,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
dra7xx_pcie_msi_host_init(struct pcie_port * pp)466*4882a593Smuzhiyun static int dra7xx_pcie_msi_host_init(struct pcie_port *pp)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
469*4882a593Smuzhiyun struct device *dev = pci->dev;
470*4882a593Smuzhiyun u32 ctrl, num_ctrls;
471*4882a593Smuzhiyun int ret;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun pp->msi_irq_chip = &dra7xx_pci_msi_bottom_irq_chip;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun num_ctrls = pp->num_vectors / MAX_MSI_IRQS_PER_CTRL;
476*4882a593Smuzhiyun /* Initialize IRQ Status array */
477*4882a593Smuzhiyun for (ctrl = 0; ctrl < num_ctrls; ctrl++) {
478*4882a593Smuzhiyun pp->irq_mask[ctrl] = ~0;
479*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_MASK +
480*4882a593Smuzhiyun (ctrl * MSI_REG_CTRL_BLOCK_SIZE),
481*4882a593Smuzhiyun pp->irq_mask[ctrl]);
482*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCIE_MSI_INTR0_ENABLE +
483*4882a593Smuzhiyun (ctrl * MSI_REG_CTRL_BLOCK_SIZE),
484*4882a593Smuzhiyun ~0);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = dw_pcie_allocate_domains(pp);
488*4882a593Smuzhiyun if (ret)
489*4882a593Smuzhiyun return ret;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun pp->msi_data = dma_map_single_attrs(dev, &pp->msi_msg,
492*4882a593Smuzhiyun sizeof(pp->msi_msg),
493*4882a593Smuzhiyun DMA_FROM_DEVICE,
494*4882a593Smuzhiyun DMA_ATTR_SKIP_CPU_SYNC);
495*4882a593Smuzhiyun ret = dma_mapping_error(dev, pp->msi_data);
496*4882a593Smuzhiyun if (ret) {
497*4882a593Smuzhiyun dev_err(dev, "Failed to map MSI data\n");
498*4882a593Smuzhiyun pp->msi_data = 0;
499*4882a593Smuzhiyun dw_pcie_free_msi(pp);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun return ret;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct dw_pcie_host_ops dra7xx_pcie_host_ops = {
505*4882a593Smuzhiyun .host_init = dra7xx_pcie_host_init,
506*4882a593Smuzhiyun .msi_host_init = dra7xx_pcie_msi_host_init,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
dra7xx_pcie_ep_init(struct dw_pcie_ep * ep)509*4882a593Smuzhiyun static void dra7xx_pcie_ep_init(struct dw_pcie_ep *ep)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
512*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
513*4882a593Smuzhiyun enum pci_barno bar;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun for (bar = 0; bar < PCI_STD_NUM_BARS; bar++)
516*4882a593Smuzhiyun dw_pcie_ep_reset_bar(pci, bar);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun dra7xx_pcie_enable_wrapper_interrupts(dra7xx);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
dra7xx_pcie_raise_legacy_irq(struct dra7xx_pcie * dra7xx)521*4882a593Smuzhiyun static void dra7xx_pcie_raise_legacy_irq(struct dra7xx_pcie *dra7xx)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_TI_CONF_INTX_ASSERT, 0x1);
524*4882a593Smuzhiyun mdelay(1);
525*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_TI_CONF_INTX_DEASSERT, 0x1);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
dra7xx_pcie_raise_msi_irq(struct dra7xx_pcie * dra7xx,u8 interrupt_num)528*4882a593Smuzhiyun static void dra7xx_pcie_raise_msi_irq(struct dra7xx_pcie *dra7xx,
529*4882a593Smuzhiyun u8 interrupt_num)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun u32 reg;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun reg = (interrupt_num - 1) << MSI_VECTOR_SHIFT;
534*4882a593Smuzhiyun reg |= MSI_REQ_GRANT;
535*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_TI_CONF_MSI_XMT, reg);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
dra7xx_pcie_raise_irq(struct dw_pcie_ep * ep,u8 func_no,enum pci_epc_irq_type type,u16 interrupt_num)538*4882a593Smuzhiyun static int dra7xx_pcie_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
539*4882a593Smuzhiyun enum pci_epc_irq_type type, u16 interrupt_num)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
542*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = to_dra7xx_pcie(pci);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun switch (type) {
545*4882a593Smuzhiyun case PCI_EPC_IRQ_LEGACY:
546*4882a593Smuzhiyun dra7xx_pcie_raise_legacy_irq(dra7xx);
547*4882a593Smuzhiyun break;
548*4882a593Smuzhiyun case PCI_EPC_IRQ_MSI:
549*4882a593Smuzhiyun dra7xx_pcie_raise_msi_irq(dra7xx, interrupt_num);
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun default:
552*4882a593Smuzhiyun dev_err(pci->dev, "UNKNOWN IRQ type\n");
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static const struct pci_epc_features dra7xx_pcie_epc_features = {
559*4882a593Smuzhiyun .linkup_notifier = true,
560*4882a593Smuzhiyun .msi_capable = true,
561*4882a593Smuzhiyun .msix_capable = false,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const struct pci_epc_features*
dra7xx_pcie_get_features(struct dw_pcie_ep * ep)565*4882a593Smuzhiyun dra7xx_pcie_get_features(struct dw_pcie_ep *ep)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun return &dra7xx_pcie_epc_features;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static const struct dw_pcie_ep_ops pcie_ep_ops = {
571*4882a593Smuzhiyun .ep_init = dra7xx_pcie_ep_init,
572*4882a593Smuzhiyun .raise_irq = dra7xx_pcie_raise_irq,
573*4882a593Smuzhiyun .get_features = dra7xx_pcie_get_features,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
dra7xx_add_pcie_ep(struct dra7xx_pcie * dra7xx,struct platform_device * pdev)576*4882a593Smuzhiyun static int __init dra7xx_add_pcie_ep(struct dra7xx_pcie *dra7xx,
577*4882a593Smuzhiyun struct platform_device *pdev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun int ret;
580*4882a593Smuzhiyun struct dw_pcie_ep *ep;
581*4882a593Smuzhiyun struct resource *res;
582*4882a593Smuzhiyun struct device *dev = &pdev->dev;
583*4882a593Smuzhiyun struct dw_pcie *pci = dra7xx->pci;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun ep = &pci->ep;
586*4882a593Smuzhiyun ep->ops = &pcie_ep_ops;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "ep_dbics");
589*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base))
590*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun pci->dbi_base2 =
593*4882a593Smuzhiyun devm_platform_ioremap_resource_byname(pdev, "ep_dbics2");
594*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base2))
595*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base2);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
598*4882a593Smuzhiyun if (!res)
599*4882a593Smuzhiyun return -EINVAL;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun ep->phys_base = res->start;
602*4882a593Smuzhiyun ep->addr_size = resource_size(res);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun ret = dw_pcie_ep_init(ep);
605*4882a593Smuzhiyun if (ret) {
606*4882a593Smuzhiyun dev_err(dev, "failed to initialize endpoint\n");
607*4882a593Smuzhiyun return ret;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun return 0;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun
dra7xx_add_pcie_port(struct dra7xx_pcie * dra7xx,struct platform_device * pdev)613*4882a593Smuzhiyun static int __init dra7xx_add_pcie_port(struct dra7xx_pcie *dra7xx,
614*4882a593Smuzhiyun struct platform_device *pdev)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun int ret;
617*4882a593Smuzhiyun struct dw_pcie *pci = dra7xx->pci;
618*4882a593Smuzhiyun struct pcie_port *pp = &pci->pp;
619*4882a593Smuzhiyun struct device *dev = pci->dev;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun pp->irq = platform_get_irq(pdev, 1);
622*4882a593Smuzhiyun if (pp->irq < 0)
623*4882a593Smuzhiyun return pp->irq;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun ret = dra7xx_pcie_init_irq_domain(pp);
626*4882a593Smuzhiyun if (ret < 0)
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "rc_dbics");
630*4882a593Smuzhiyun if (IS_ERR(pci->dbi_base))
631*4882a593Smuzhiyun return PTR_ERR(pci->dbi_base);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun pp->ops = &dra7xx_pcie_host_ops;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun ret = dw_pcie_host_init(pp);
636*4882a593Smuzhiyun if (ret) {
637*4882a593Smuzhiyun dev_err(dev, "failed to initialize host\n");
638*4882a593Smuzhiyun return ret;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static const struct dw_pcie_ops dw_pcie_ops = {
645*4882a593Smuzhiyun .cpu_addr_fixup = dra7xx_pcie_cpu_addr_fixup,
646*4882a593Smuzhiyun .start_link = dra7xx_pcie_establish_link,
647*4882a593Smuzhiyun .stop_link = dra7xx_pcie_stop_link,
648*4882a593Smuzhiyun .link_up = dra7xx_pcie_link_up,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
dra7xx_pcie_disable_phy(struct dra7xx_pcie * dra7xx)651*4882a593Smuzhiyun static void dra7xx_pcie_disable_phy(struct dra7xx_pcie *dra7xx)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun int phy_count = dra7xx->phy_count;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun while (phy_count--) {
656*4882a593Smuzhiyun phy_power_off(dra7xx->phy[phy_count]);
657*4882a593Smuzhiyun phy_exit(dra7xx->phy[phy_count]);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
dra7xx_pcie_enable_phy(struct dra7xx_pcie * dra7xx)661*4882a593Smuzhiyun static int dra7xx_pcie_enable_phy(struct dra7xx_pcie *dra7xx)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun int phy_count = dra7xx->phy_count;
664*4882a593Smuzhiyun int ret;
665*4882a593Smuzhiyun int i;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun for (i = 0; i < phy_count; i++) {
668*4882a593Smuzhiyun ret = phy_set_mode(dra7xx->phy[i], PHY_MODE_PCIE);
669*4882a593Smuzhiyun if (ret < 0)
670*4882a593Smuzhiyun goto err_phy;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ret = phy_init(dra7xx->phy[i]);
673*4882a593Smuzhiyun if (ret < 0)
674*4882a593Smuzhiyun goto err_phy;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ret = phy_power_on(dra7xx->phy[i]);
677*4882a593Smuzhiyun if (ret < 0) {
678*4882a593Smuzhiyun phy_exit(dra7xx->phy[i]);
679*4882a593Smuzhiyun goto err_phy;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return 0;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun err_phy:
686*4882a593Smuzhiyun while (--i >= 0) {
687*4882a593Smuzhiyun phy_power_off(dra7xx->phy[i]);
688*4882a593Smuzhiyun phy_exit(dra7xx->phy[i]);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return ret;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra7xx_pcie_rc_of_data = {
695*4882a593Smuzhiyun .mode = DW_PCIE_RC_TYPE,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra7xx_pcie_ep_of_data = {
699*4882a593Smuzhiyun .mode = DW_PCIE_EP_TYPE,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra746_pcie_rc_of_data = {
703*4882a593Smuzhiyun .b1co_mode_sel_mask = BIT(2),
704*4882a593Smuzhiyun .mode = DW_PCIE_RC_TYPE,
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra726_pcie_rc_of_data = {
708*4882a593Smuzhiyun .b1co_mode_sel_mask = GENMASK(3, 2),
709*4882a593Smuzhiyun .mode = DW_PCIE_RC_TYPE,
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra746_pcie_ep_of_data = {
713*4882a593Smuzhiyun .b1co_mode_sel_mask = BIT(2),
714*4882a593Smuzhiyun .mode = DW_PCIE_EP_TYPE,
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static const struct dra7xx_pcie_of_data dra726_pcie_ep_of_data = {
718*4882a593Smuzhiyun .b1co_mode_sel_mask = GENMASK(3, 2),
719*4882a593Smuzhiyun .mode = DW_PCIE_EP_TYPE,
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct of_device_id of_dra7xx_pcie_match[] = {
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun .compatible = "ti,dra7-pcie",
725*4882a593Smuzhiyun .data = &dra7xx_pcie_rc_of_data,
726*4882a593Smuzhiyun },
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun .compatible = "ti,dra7-pcie-ep",
729*4882a593Smuzhiyun .data = &dra7xx_pcie_ep_of_data,
730*4882a593Smuzhiyun },
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun .compatible = "ti,dra746-pcie-rc",
733*4882a593Smuzhiyun .data = &dra746_pcie_rc_of_data,
734*4882a593Smuzhiyun },
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun .compatible = "ti,dra726-pcie-rc",
737*4882a593Smuzhiyun .data = &dra726_pcie_rc_of_data,
738*4882a593Smuzhiyun },
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun .compatible = "ti,dra746-pcie-ep",
741*4882a593Smuzhiyun .data = &dra746_pcie_ep_of_data,
742*4882a593Smuzhiyun },
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun .compatible = "ti,dra726-pcie-ep",
745*4882a593Smuzhiyun .data = &dra726_pcie_ep_of_data,
746*4882a593Smuzhiyun },
747*4882a593Smuzhiyun {},
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /*
751*4882a593Smuzhiyun * dra7xx_pcie_unaligned_memaccess: workaround for AM572x/AM571x Errata i870
752*4882a593Smuzhiyun * @dra7xx: the dra7xx device where the workaround should be applied
753*4882a593Smuzhiyun *
754*4882a593Smuzhiyun * Access to the PCIe slave port that are not 32-bit aligned will result
755*4882a593Smuzhiyun * in incorrect mapping to TLP Address and Byte enable fields. Therefore,
756*4882a593Smuzhiyun * byte and half-word accesses are not possible to byte offset 0x1, 0x2, or
757*4882a593Smuzhiyun * 0x3.
758*4882a593Smuzhiyun *
759*4882a593Smuzhiyun * To avoid this issue set PCIE_SS1_AXI2OCP_LEGACY_MODE_ENABLE to 1.
760*4882a593Smuzhiyun */
dra7xx_pcie_unaligned_memaccess(struct device * dev)761*4882a593Smuzhiyun static int dra7xx_pcie_unaligned_memaccess(struct device *dev)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun int ret;
764*4882a593Smuzhiyun struct device_node *np = dev->of_node;
765*4882a593Smuzhiyun struct of_phandle_args args;
766*4882a593Smuzhiyun struct regmap *regmap;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun regmap = syscon_regmap_lookup_by_phandle(np,
769*4882a593Smuzhiyun "ti,syscon-unaligned-access");
770*4882a593Smuzhiyun if (IS_ERR(regmap)) {
771*4882a593Smuzhiyun dev_dbg(dev, "can't get ti,syscon-unaligned-access\n");
772*4882a593Smuzhiyun return -EINVAL;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-unaligned-access",
776*4882a593Smuzhiyun 2, 0, &args);
777*4882a593Smuzhiyun if (ret) {
778*4882a593Smuzhiyun dev_err(dev, "failed to parse ti,syscon-unaligned-access\n");
779*4882a593Smuzhiyun return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun ret = regmap_update_bits(regmap, args.args[0], args.args[1],
783*4882a593Smuzhiyun args.args[1]);
784*4882a593Smuzhiyun if (ret)
785*4882a593Smuzhiyun dev_err(dev, "failed to enable unaligned access\n");
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun of_node_put(args.np);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return ret;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
dra7xx_pcie_configure_two_lane(struct device * dev,u32 b1co_mode_sel_mask)792*4882a593Smuzhiyun static int dra7xx_pcie_configure_two_lane(struct device *dev,
793*4882a593Smuzhiyun u32 b1co_mode_sel_mask)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun struct device_node *np = dev->of_node;
796*4882a593Smuzhiyun struct regmap *pcie_syscon;
797*4882a593Smuzhiyun unsigned int pcie_reg;
798*4882a593Smuzhiyun u32 mask;
799*4882a593Smuzhiyun u32 val;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun pcie_syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-lane-sel");
802*4882a593Smuzhiyun if (IS_ERR(pcie_syscon)) {
803*4882a593Smuzhiyun dev_err(dev, "unable to get ti,syscon-lane-sel\n");
804*4882a593Smuzhiyun return -EINVAL;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (of_property_read_u32_index(np, "ti,syscon-lane-sel", 1,
808*4882a593Smuzhiyun &pcie_reg)) {
809*4882a593Smuzhiyun dev_err(dev, "couldn't get lane selection reg offset\n");
810*4882a593Smuzhiyun return -EINVAL;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun mask = b1co_mode_sel_mask | PCIE_B0_B1_TSYNCEN;
814*4882a593Smuzhiyun val = PCIE_B1C0_MODE_SEL | PCIE_B0_B1_TSYNCEN;
815*4882a593Smuzhiyun regmap_update_bits(pcie_syscon, pcie_reg, mask, val);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
dra7xx_pcie_probe(struct platform_device * pdev)820*4882a593Smuzhiyun static int __init dra7xx_pcie_probe(struct platform_device *pdev)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun u32 reg;
823*4882a593Smuzhiyun int ret;
824*4882a593Smuzhiyun int irq;
825*4882a593Smuzhiyun int i;
826*4882a593Smuzhiyun int phy_count;
827*4882a593Smuzhiyun struct phy **phy;
828*4882a593Smuzhiyun struct device_link **link;
829*4882a593Smuzhiyun void __iomem *base;
830*4882a593Smuzhiyun struct dw_pcie *pci;
831*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx;
832*4882a593Smuzhiyun struct device *dev = &pdev->dev;
833*4882a593Smuzhiyun struct device_node *np = dev->of_node;
834*4882a593Smuzhiyun char name[10];
835*4882a593Smuzhiyun struct gpio_desc *reset;
836*4882a593Smuzhiyun const struct of_device_id *match;
837*4882a593Smuzhiyun const struct dra7xx_pcie_of_data *data;
838*4882a593Smuzhiyun enum dw_pcie_device_mode mode;
839*4882a593Smuzhiyun u32 b1co_mode_sel_mask;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun match = of_match_device(of_match_ptr(of_dra7xx_pcie_match), dev);
842*4882a593Smuzhiyun if (!match)
843*4882a593Smuzhiyun return -EINVAL;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun data = (struct dra7xx_pcie_of_data *)match->data;
846*4882a593Smuzhiyun mode = (enum dw_pcie_device_mode)data->mode;
847*4882a593Smuzhiyun b1co_mode_sel_mask = data->b1co_mode_sel_mask;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun dra7xx = devm_kzalloc(dev, sizeof(*dra7xx), GFP_KERNEL);
850*4882a593Smuzhiyun if (!dra7xx)
851*4882a593Smuzhiyun return -ENOMEM;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
854*4882a593Smuzhiyun if (!pci)
855*4882a593Smuzhiyun return -ENOMEM;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun pci->dev = dev;
858*4882a593Smuzhiyun pci->ops = &dw_pcie_ops;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
861*4882a593Smuzhiyun if (irq < 0)
862*4882a593Smuzhiyun return irq;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun base = devm_platform_ioremap_resource_byname(pdev, "ti_conf");
865*4882a593Smuzhiyun if (IS_ERR(base))
866*4882a593Smuzhiyun return PTR_ERR(base);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun phy_count = of_property_count_strings(np, "phy-names");
869*4882a593Smuzhiyun if (phy_count < 0) {
870*4882a593Smuzhiyun dev_err(dev, "unable to find the strings\n");
871*4882a593Smuzhiyun return phy_count;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun phy = devm_kcalloc(dev, phy_count, sizeof(*phy), GFP_KERNEL);
875*4882a593Smuzhiyun if (!phy)
876*4882a593Smuzhiyun return -ENOMEM;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun link = devm_kcalloc(dev, phy_count, sizeof(*link), GFP_KERNEL);
879*4882a593Smuzhiyun if (!link)
880*4882a593Smuzhiyun return -ENOMEM;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun for (i = 0; i < phy_count; i++) {
883*4882a593Smuzhiyun snprintf(name, sizeof(name), "pcie-phy%d", i);
884*4882a593Smuzhiyun phy[i] = devm_phy_get(dev, name);
885*4882a593Smuzhiyun if (IS_ERR(phy[i]))
886*4882a593Smuzhiyun return PTR_ERR(phy[i]);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun link[i] = device_link_add(dev, &phy[i]->dev, DL_FLAG_STATELESS);
889*4882a593Smuzhiyun if (!link[i]) {
890*4882a593Smuzhiyun ret = -EINVAL;
891*4882a593Smuzhiyun goto err_link;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun dra7xx->base = base;
896*4882a593Smuzhiyun dra7xx->phy = phy;
897*4882a593Smuzhiyun dra7xx->pci = pci;
898*4882a593Smuzhiyun dra7xx->phy_count = phy_count;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (phy_count == 2) {
901*4882a593Smuzhiyun ret = dra7xx_pcie_configure_two_lane(dev, b1co_mode_sel_mask);
902*4882a593Smuzhiyun if (ret < 0)
903*4882a593Smuzhiyun dra7xx->phy_count = 1; /* Fallback to x1 lane mode */
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun ret = dra7xx_pcie_enable_phy(dra7xx);
907*4882a593Smuzhiyun if (ret) {
908*4882a593Smuzhiyun dev_err(dev, "failed to enable phy\n");
909*4882a593Smuzhiyun return ret;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun platform_set_drvdata(pdev, dra7xx);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun pm_runtime_enable(dev);
915*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
916*4882a593Smuzhiyun if (ret < 0) {
917*4882a593Smuzhiyun dev_err(dev, "pm_runtime_get_sync failed\n");
918*4882a593Smuzhiyun goto err_get_sync;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun reset = devm_gpiod_get_optional(dev, NULL, GPIOD_OUT_HIGH);
922*4882a593Smuzhiyun if (IS_ERR(reset)) {
923*4882a593Smuzhiyun ret = PTR_ERR(reset);
924*4882a593Smuzhiyun dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
925*4882a593Smuzhiyun goto err_gpio;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun reg = dra7xx_pcie_readl(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD);
929*4882a593Smuzhiyun reg &= ~LTSSM_EN;
930*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_DRA7XX_CONF_DEVICE_CMD, reg);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun switch (mode) {
933*4882a593Smuzhiyun case DW_PCIE_RC_TYPE:
934*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCI_DRA7XX_HOST)) {
935*4882a593Smuzhiyun ret = -ENODEV;
936*4882a593Smuzhiyun goto err_gpio;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_TI_CONF_DEVICE_TYPE,
940*4882a593Smuzhiyun DEVICE_TYPE_RC);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun ret = dra7xx_pcie_unaligned_memaccess(dev);
943*4882a593Smuzhiyun if (ret)
944*4882a593Smuzhiyun dev_err(dev, "WA for Errata i870 not applied\n");
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun ret = dra7xx_add_pcie_port(dra7xx, pdev);
947*4882a593Smuzhiyun if (ret < 0)
948*4882a593Smuzhiyun goto err_gpio;
949*4882a593Smuzhiyun break;
950*4882a593Smuzhiyun case DW_PCIE_EP_TYPE:
951*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_PCI_DRA7XX_EP)) {
952*4882a593Smuzhiyun ret = -ENODEV;
953*4882a593Smuzhiyun goto err_gpio;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun dra7xx_pcie_writel(dra7xx, PCIECTRL_TI_CONF_DEVICE_TYPE,
957*4882a593Smuzhiyun DEVICE_TYPE_EP);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun ret = dra7xx_pcie_unaligned_memaccess(dev);
960*4882a593Smuzhiyun if (ret)
961*4882a593Smuzhiyun goto err_gpio;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun ret = dra7xx_add_pcie_ep(dra7xx, pdev);
964*4882a593Smuzhiyun if (ret < 0)
965*4882a593Smuzhiyun goto err_gpio;
966*4882a593Smuzhiyun break;
967*4882a593Smuzhiyun default:
968*4882a593Smuzhiyun dev_err(dev, "INVALID device type %d\n", mode);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun dra7xx->mode = mode;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun ret = devm_request_irq(dev, irq, dra7xx_pcie_irq_handler,
973*4882a593Smuzhiyun IRQF_SHARED, "dra7xx-pcie-main", dra7xx);
974*4882a593Smuzhiyun if (ret) {
975*4882a593Smuzhiyun dev_err(dev, "failed to request irq\n");
976*4882a593Smuzhiyun goto err_gpio;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun return 0;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun err_gpio:
982*4882a593Smuzhiyun err_get_sync:
983*4882a593Smuzhiyun pm_runtime_put(dev);
984*4882a593Smuzhiyun pm_runtime_disable(dev);
985*4882a593Smuzhiyun dra7xx_pcie_disable_phy(dra7xx);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun err_link:
988*4882a593Smuzhiyun while (--i >= 0)
989*4882a593Smuzhiyun device_link_del(link[i]);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return ret;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dra7xx_pcie_suspend(struct device * dev)995*4882a593Smuzhiyun static int dra7xx_pcie_suspend(struct device *dev)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = dev_get_drvdata(dev);
998*4882a593Smuzhiyun struct dw_pcie *pci = dra7xx->pci;
999*4882a593Smuzhiyun u32 val;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (dra7xx->mode != DW_PCIE_RC_TYPE)
1002*4882a593Smuzhiyun return 0;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* clear MSE */
1005*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, PCI_COMMAND);
1006*4882a593Smuzhiyun val &= ~PCI_COMMAND_MEMORY;
1007*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_COMMAND, val);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
dra7xx_pcie_resume(struct device * dev)1012*4882a593Smuzhiyun static int dra7xx_pcie_resume(struct device *dev)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = dev_get_drvdata(dev);
1015*4882a593Smuzhiyun struct dw_pcie *pci = dra7xx->pci;
1016*4882a593Smuzhiyun u32 val;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (dra7xx->mode != DW_PCIE_RC_TYPE)
1019*4882a593Smuzhiyun return 0;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* set MSE */
1022*4882a593Smuzhiyun val = dw_pcie_readl_dbi(pci, PCI_COMMAND);
1023*4882a593Smuzhiyun val |= PCI_COMMAND_MEMORY;
1024*4882a593Smuzhiyun dw_pcie_writel_dbi(pci, PCI_COMMAND, val);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
dra7xx_pcie_suspend_noirq(struct device * dev)1029*4882a593Smuzhiyun static int dra7xx_pcie_suspend_noirq(struct device *dev)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = dev_get_drvdata(dev);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun dra7xx_pcie_disable_phy(dra7xx);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
dra7xx_pcie_resume_noirq(struct device * dev)1038*4882a593Smuzhiyun static int dra7xx_pcie_resume_noirq(struct device *dev)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = dev_get_drvdata(dev);
1041*4882a593Smuzhiyun int ret;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun ret = dra7xx_pcie_enable_phy(dra7xx);
1044*4882a593Smuzhiyun if (ret) {
1045*4882a593Smuzhiyun dev_err(dev, "failed to enable phy\n");
1046*4882a593Smuzhiyun return ret;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun return 0;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun #endif
1052*4882a593Smuzhiyun
dra7xx_pcie_shutdown(struct platform_device * pdev)1053*4882a593Smuzhiyun static void dra7xx_pcie_shutdown(struct platform_device *pdev)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1056*4882a593Smuzhiyun struct dra7xx_pcie *dra7xx = dev_get_drvdata(dev);
1057*4882a593Smuzhiyun int ret;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun dra7xx_pcie_stop_link(dra7xx->pci);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ret = pm_runtime_put_sync(dev);
1062*4882a593Smuzhiyun if (ret < 0)
1063*4882a593Smuzhiyun dev_dbg(dev, "pm_runtime_put_sync failed\n");
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun pm_runtime_disable(dev);
1066*4882a593Smuzhiyun dra7xx_pcie_disable_phy(dra7xx);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun static const struct dev_pm_ops dra7xx_pcie_pm_ops = {
1070*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(dra7xx_pcie_suspend, dra7xx_pcie_resume)
1071*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(dra7xx_pcie_suspend_noirq,
1072*4882a593Smuzhiyun dra7xx_pcie_resume_noirq)
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun static struct platform_driver dra7xx_pcie_driver = {
1076*4882a593Smuzhiyun .driver = {
1077*4882a593Smuzhiyun .name = "dra7-pcie",
1078*4882a593Smuzhiyun .of_match_table = of_dra7xx_pcie_match,
1079*4882a593Smuzhiyun .suppress_bind_attrs = true,
1080*4882a593Smuzhiyun .pm = &dra7xx_pcie_pm_ops,
1081*4882a593Smuzhiyun },
1082*4882a593Smuzhiyun .shutdown = dra7xx_pcie_shutdown,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun builtin_platform_driver_probe(dra7xx_pcie_driver, dra7xx_pcie_probe);
1085