xref: /OK3568_Linux_fs/kernel/drivers/pci/access.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/pci.h>
3*4882a593Smuzhiyun #include <linux/module.h>
4*4882a593Smuzhiyun #include <linux/slab.h>
5*4882a593Smuzhiyun #include <linux/ioport.h>
6*4882a593Smuzhiyun #include <linux/wait.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "pci.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * This interrupt-safe spinlock protects all accesses to PCI
12*4882a593Smuzhiyun  * configuration space.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(pci_lock);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * Wrappers for all PCI configuration access functions.  They just check
19*4882a593Smuzhiyun  * alignment, do locking and call the low-level functions pointed to
20*4882a593Smuzhiyun  * by pci_dev->ops.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define PCI_byte_BAD 0
24*4882a593Smuzhiyun #define PCI_word_BAD (pos & 1)
25*4882a593Smuzhiyun #define PCI_dword_BAD (pos & 3)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifdef CONFIG_PCI_LOCKLESS_CONFIG
28*4882a593Smuzhiyun # define pci_lock_config(f)	do { (void)(f); } while (0)
29*4882a593Smuzhiyun # define pci_unlock_config(f)	do { (void)(f); } while (0)
30*4882a593Smuzhiyun #else
31*4882a593Smuzhiyun # define pci_lock_config(f)	raw_spin_lock_irqsave(&pci_lock, f)
32*4882a593Smuzhiyun # define pci_unlock_config(f)	raw_spin_unlock_irqrestore(&pci_lock, f)
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define PCI_OP_READ(size, type, len) \
36*4882a593Smuzhiyun int noinline pci_bus_read_config_##size \
37*4882a593Smuzhiyun 	(struct pci_bus *bus, unsigned int devfn, int pos, type *value)	\
38*4882a593Smuzhiyun {									\
39*4882a593Smuzhiyun 	int res;							\
40*4882a593Smuzhiyun 	unsigned long flags;						\
41*4882a593Smuzhiyun 	u32 data = 0;							\
42*4882a593Smuzhiyun 	if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\
43*4882a593Smuzhiyun 	pci_lock_config(flags);						\
44*4882a593Smuzhiyun 	res = bus->ops->read(bus, devfn, pos, len, &data);		\
45*4882a593Smuzhiyun 	*value = (type)data;						\
46*4882a593Smuzhiyun 	pci_unlock_config(flags);					\
47*4882a593Smuzhiyun 	return res;							\
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define PCI_OP_WRITE(size, type, len) \
51*4882a593Smuzhiyun int noinline pci_bus_write_config_##size \
52*4882a593Smuzhiyun 	(struct pci_bus *bus, unsigned int devfn, int pos, type value)	\
53*4882a593Smuzhiyun {									\
54*4882a593Smuzhiyun 	int res;							\
55*4882a593Smuzhiyun 	unsigned long flags;						\
56*4882a593Smuzhiyun 	if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\
57*4882a593Smuzhiyun 	pci_lock_config(flags);						\
58*4882a593Smuzhiyun 	res = bus->ops->write(bus, devfn, pos, len, value);		\
59*4882a593Smuzhiyun 	pci_unlock_config(flags);					\
60*4882a593Smuzhiyun 	return res;							\
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun PCI_OP_READ(byte, u8, 1)
64*4882a593Smuzhiyun PCI_OP_READ(word, u16, 2)
65*4882a593Smuzhiyun PCI_OP_READ(dword, u32, 4)
66*4882a593Smuzhiyun PCI_OP_WRITE(byte, u8, 1)
67*4882a593Smuzhiyun PCI_OP_WRITE(word, u16, 2)
68*4882a593Smuzhiyun PCI_OP_WRITE(dword, u32, 4)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_read_config_byte);
71*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_read_config_word);
72*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_read_config_dword);
73*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_write_config_byte);
74*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_write_config_word);
75*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_write_config_dword);
76*4882a593Smuzhiyun 
pci_generic_config_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)77*4882a593Smuzhiyun int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
78*4882a593Smuzhiyun 			    int where, int size, u32 *val)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	void __iomem *addr;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	addr = bus->ops->map_bus(bus, devfn, where);
83*4882a593Smuzhiyun 	if (!addr) {
84*4882a593Smuzhiyun 		*val = ~0;
85*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (size == 1)
89*4882a593Smuzhiyun 		*val = readb(addr);
90*4882a593Smuzhiyun 	else if (size == 2)
91*4882a593Smuzhiyun 		*val = readw(addr);
92*4882a593Smuzhiyun 	else
93*4882a593Smuzhiyun 		*val = readl(addr);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_generic_config_read);
98*4882a593Smuzhiyun 
pci_generic_config_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)99*4882a593Smuzhiyun int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
100*4882a593Smuzhiyun 			     int where, int size, u32 val)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	void __iomem *addr;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	addr = bus->ops->map_bus(bus, devfn, where);
105*4882a593Smuzhiyun 	if (!addr)
106*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (size == 1)
109*4882a593Smuzhiyun 		writeb(val, addr);
110*4882a593Smuzhiyun 	else if (size == 2)
111*4882a593Smuzhiyun 		writew(val, addr);
112*4882a593Smuzhiyun 	else
113*4882a593Smuzhiyun 		writel(val, addr);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_generic_config_write);
118*4882a593Smuzhiyun 
pci_generic_config_read32(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)119*4882a593Smuzhiyun int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
120*4882a593Smuzhiyun 			      int where, int size, u32 *val)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	void __iomem *addr;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
125*4882a593Smuzhiyun 	if (!addr) {
126*4882a593Smuzhiyun 		*val = ~0;
127*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	*val = readl(addr);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (size <= 2)
133*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_generic_config_read32);
138*4882a593Smuzhiyun 
pci_generic_config_write32(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)139*4882a593Smuzhiyun int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
140*4882a593Smuzhiyun 			       int where, int size, u32 val)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	void __iomem *addr;
143*4882a593Smuzhiyun 	u32 mask, tmp;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
146*4882a593Smuzhiyun 	if (!addr)
147*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (size == 4) {
150*4882a593Smuzhiyun 		writel(val, addr);
151*4882a593Smuzhiyun 		return PCIBIOS_SUCCESSFUL;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * In general, hardware that supports only 32-bit writes on PCI is
156*4882a593Smuzhiyun 	 * not spec-compliant.  For example, software may perform a 16-bit
157*4882a593Smuzhiyun 	 * write.  If the hardware only supports 32-bit accesses, we must
158*4882a593Smuzhiyun 	 * do a 32-bit read, merge in the 16 bits we intend to write,
159*4882a593Smuzhiyun 	 * followed by a 32-bit write.  If the 16 bits we *don't* intend to
160*4882a593Smuzhiyun 	 * write happen to have any RW1C (write-one-to-clear) bits set, we
161*4882a593Smuzhiyun 	 * just inadvertently cleared something we shouldn't have.
162*4882a593Smuzhiyun 	 */
163*4882a593Smuzhiyun 	dev_warn_ratelimited(&bus->dev, "%d-byte config write to %04x:%02x:%02x.%d offset %#x may corrupt adjacent RW1C bits\n",
164*4882a593Smuzhiyun 			     size, pci_domain_nr(bus), bus->number,
165*4882a593Smuzhiyun 			     PCI_SLOT(devfn), PCI_FUNC(devfn), where);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
168*4882a593Smuzhiyun 	tmp = readl(addr) & mask;
169*4882a593Smuzhiyun 	tmp |= val << ((where & 0x3) * 8);
170*4882a593Smuzhiyun 	writel(tmp, addr);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_generic_config_write32);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun  * pci_bus_set_ops - Set raw operations of pci bus
178*4882a593Smuzhiyun  * @bus:	pci bus struct
179*4882a593Smuzhiyun  * @ops:	new raw operations
180*4882a593Smuzhiyun  *
181*4882a593Smuzhiyun  * Return previous raw operations
182*4882a593Smuzhiyun  */
pci_bus_set_ops(struct pci_bus * bus,struct pci_ops * ops)183*4882a593Smuzhiyun struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	struct pci_ops *old_ops;
186*4882a593Smuzhiyun 	unsigned long flags;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pci_lock, flags);
189*4882a593Smuzhiyun 	old_ops = bus->ops;
190*4882a593Smuzhiyun 	bus->ops = ops;
191*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pci_lock, flags);
192*4882a593Smuzhiyun 	return old_ops;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun EXPORT_SYMBOL(pci_bus_set_ops);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * The following routines are to prevent the user from accessing PCI config
198*4882a593Smuzhiyun  * space when it's unsafe to do so.  Some devices require this during BIST and
199*4882a593Smuzhiyun  * we're required to prevent it during D-state transitions.
200*4882a593Smuzhiyun  *
201*4882a593Smuzhiyun  * We have a bit per device to indicate it's blocked and a global wait queue
202*4882a593Smuzhiyun  * for callers to sleep on until devices are unblocked.
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
205*4882a593Smuzhiyun 
pci_wait_cfg(struct pci_dev * dev)206*4882a593Smuzhiyun static noinline void pci_wait_cfg(struct pci_dev *dev)
207*4882a593Smuzhiyun 	__must_hold(&pci_lock)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	do {
210*4882a593Smuzhiyun 		raw_spin_unlock_irq(&pci_lock);
211*4882a593Smuzhiyun 		wait_event(pci_cfg_wait, !dev->block_cfg_access);
212*4882a593Smuzhiyun 		raw_spin_lock_irq(&pci_lock);
213*4882a593Smuzhiyun 	} while (dev->block_cfg_access);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* Returns 0 on success, negative values indicate error. */
217*4882a593Smuzhiyun #define PCI_USER_READ_CONFIG(size, type)					\
218*4882a593Smuzhiyun int pci_user_read_config_##size						\
219*4882a593Smuzhiyun 	(struct pci_dev *dev, int pos, type *val)			\
220*4882a593Smuzhiyun {									\
221*4882a593Smuzhiyun 	int ret = PCIBIOS_SUCCESSFUL;					\
222*4882a593Smuzhiyun 	u32 data = -1;							\
223*4882a593Smuzhiyun 	if (PCI_##size##_BAD)						\
224*4882a593Smuzhiyun 		return -EINVAL;						\
225*4882a593Smuzhiyun 	raw_spin_lock_irq(&pci_lock);				\
226*4882a593Smuzhiyun 	if (unlikely(dev->block_cfg_access))				\
227*4882a593Smuzhiyun 		pci_wait_cfg(dev);					\
228*4882a593Smuzhiyun 	ret = dev->bus->ops->read(dev->bus, dev->devfn,			\
229*4882a593Smuzhiyun 					pos, sizeof(type), &data);	\
230*4882a593Smuzhiyun 	raw_spin_unlock_irq(&pci_lock);				\
231*4882a593Smuzhiyun 	*val = (type)data;						\
232*4882a593Smuzhiyun 	return pcibios_err_to_errno(ret);				\
233*4882a593Smuzhiyun }									\
234*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Returns 0 on success, negative values indicate error. */
237*4882a593Smuzhiyun #define PCI_USER_WRITE_CONFIG(size, type)				\
238*4882a593Smuzhiyun int pci_user_write_config_##size					\
239*4882a593Smuzhiyun 	(struct pci_dev *dev, int pos, type val)			\
240*4882a593Smuzhiyun {									\
241*4882a593Smuzhiyun 	int ret = PCIBIOS_SUCCESSFUL;					\
242*4882a593Smuzhiyun 	if (PCI_##size##_BAD)						\
243*4882a593Smuzhiyun 		return -EINVAL;						\
244*4882a593Smuzhiyun 	raw_spin_lock_irq(&pci_lock);				\
245*4882a593Smuzhiyun 	if (unlikely(dev->block_cfg_access))				\
246*4882a593Smuzhiyun 		pci_wait_cfg(dev);					\
247*4882a593Smuzhiyun 	ret = dev->bus->ops->write(dev->bus, dev->devfn,		\
248*4882a593Smuzhiyun 					pos, sizeof(type), val);	\
249*4882a593Smuzhiyun 	raw_spin_unlock_irq(&pci_lock);				\
250*4882a593Smuzhiyun 	return pcibios_err_to_errno(ret);				\
251*4882a593Smuzhiyun }									\
252*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
253*4882a593Smuzhiyun 
PCI_USER_READ_CONFIG(byte,u8)254*4882a593Smuzhiyun PCI_USER_READ_CONFIG(byte, u8)
255*4882a593Smuzhiyun PCI_USER_READ_CONFIG(word, u16)
256*4882a593Smuzhiyun PCI_USER_READ_CONFIG(dword, u32)
257*4882a593Smuzhiyun PCI_USER_WRITE_CONFIG(byte, u8)
258*4882a593Smuzhiyun PCI_USER_WRITE_CONFIG(word, u16)
259*4882a593Smuzhiyun PCI_USER_WRITE_CONFIG(dword, u32)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /**
262*4882a593Smuzhiyun  * pci_cfg_access_lock - Lock PCI config reads/writes
263*4882a593Smuzhiyun  * @dev:	pci device struct
264*4882a593Smuzhiyun  *
265*4882a593Smuzhiyun  * When access is locked, any userspace reads or writes to config
266*4882a593Smuzhiyun  * space and concurrent lock requests will sleep until access is
267*4882a593Smuzhiyun  * allowed via pci_cfg_access_unlock() again.
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun void pci_cfg_access_lock(struct pci_dev *dev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	might_sleep();
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	raw_spin_lock_irq(&pci_lock);
274*4882a593Smuzhiyun 	if (dev->block_cfg_access)
275*4882a593Smuzhiyun 		pci_wait_cfg(dev);
276*4882a593Smuzhiyun 	dev->block_cfg_access = 1;
277*4882a593Smuzhiyun 	raw_spin_unlock_irq(&pci_lock);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /**
282*4882a593Smuzhiyun  * pci_cfg_access_trylock - try to lock PCI config reads/writes
283*4882a593Smuzhiyun  * @dev:	pci device struct
284*4882a593Smuzhiyun  *
285*4882a593Smuzhiyun  * Same as pci_cfg_access_lock, but will return 0 if access is
286*4882a593Smuzhiyun  * already locked, 1 otherwise. This function can be used from
287*4882a593Smuzhiyun  * atomic contexts.
288*4882a593Smuzhiyun  */
pci_cfg_access_trylock(struct pci_dev * dev)289*4882a593Smuzhiyun bool pci_cfg_access_trylock(struct pci_dev *dev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	unsigned long flags;
292*4882a593Smuzhiyun 	bool locked = true;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pci_lock, flags);
295*4882a593Smuzhiyun 	if (dev->block_cfg_access)
296*4882a593Smuzhiyun 		locked = false;
297*4882a593Smuzhiyun 	else
298*4882a593Smuzhiyun 		dev->block_cfg_access = 1;
299*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pci_lock, flags);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return locked;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /**
306*4882a593Smuzhiyun  * pci_cfg_access_unlock - Unlock PCI config reads/writes
307*4882a593Smuzhiyun  * @dev:	pci device struct
308*4882a593Smuzhiyun  *
309*4882a593Smuzhiyun  * This function allows PCI config accesses to resume.
310*4882a593Smuzhiyun  */
pci_cfg_access_unlock(struct pci_dev * dev)311*4882a593Smuzhiyun void pci_cfg_access_unlock(struct pci_dev *dev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	unsigned long flags;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&pci_lock, flags);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/*
318*4882a593Smuzhiyun 	 * This indicates a problem in the caller, but we don't need
319*4882a593Smuzhiyun 	 * to kill them, unlike a double-block above.
320*4882a593Smuzhiyun 	 */
321*4882a593Smuzhiyun 	WARN_ON(!dev->block_cfg_access);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	dev->block_cfg_access = 0;
324*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&pci_lock, flags);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	wake_up_all(&pci_cfg_wait);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
329*4882a593Smuzhiyun 
pcie_cap_version(const struct pci_dev * dev)330*4882a593Smuzhiyun static inline int pcie_cap_version(const struct pci_dev *dev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
pcie_cap_has_lnkctl(const struct pci_dev * dev)335*4882a593Smuzhiyun bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int type = pci_pcie_type(dev);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return type == PCI_EXP_TYPE_ENDPOINT ||
340*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_LEG_END ||
341*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_ROOT_PORT ||
342*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_UPSTREAM ||
343*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_DOWNSTREAM ||
344*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_PCI_BRIDGE ||
345*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_PCIE_BRIDGE;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
pcie_cap_has_sltctl(const struct pci_dev * dev)348*4882a593Smuzhiyun static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	return pcie_downstream_port(dev) &&
351*4882a593Smuzhiyun 	       pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
pcie_cap_has_rtctl(const struct pci_dev * dev)354*4882a593Smuzhiyun bool pcie_cap_has_rtctl(const struct pci_dev *dev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	int type = pci_pcie_type(dev);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return type == PCI_EXP_TYPE_ROOT_PORT ||
359*4882a593Smuzhiyun 	       type == PCI_EXP_TYPE_RC_EC;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
pcie_capability_reg_implemented(struct pci_dev * dev,int pos)362*4882a593Smuzhiyun static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	if (!pci_is_pcie(dev))
365*4882a593Smuzhiyun 		return false;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	switch (pos) {
368*4882a593Smuzhiyun 	case PCI_EXP_FLAGS:
369*4882a593Smuzhiyun 		return true;
370*4882a593Smuzhiyun 	case PCI_EXP_DEVCAP:
371*4882a593Smuzhiyun 	case PCI_EXP_DEVCTL:
372*4882a593Smuzhiyun 	case PCI_EXP_DEVSTA:
373*4882a593Smuzhiyun 		return true;
374*4882a593Smuzhiyun 	case PCI_EXP_LNKCAP:
375*4882a593Smuzhiyun 	case PCI_EXP_LNKCTL:
376*4882a593Smuzhiyun 	case PCI_EXP_LNKSTA:
377*4882a593Smuzhiyun 		return pcie_cap_has_lnkctl(dev);
378*4882a593Smuzhiyun 	case PCI_EXP_SLTCAP:
379*4882a593Smuzhiyun 	case PCI_EXP_SLTCTL:
380*4882a593Smuzhiyun 	case PCI_EXP_SLTSTA:
381*4882a593Smuzhiyun 		return pcie_cap_has_sltctl(dev);
382*4882a593Smuzhiyun 	case PCI_EXP_RTCTL:
383*4882a593Smuzhiyun 	case PCI_EXP_RTCAP:
384*4882a593Smuzhiyun 	case PCI_EXP_RTSTA:
385*4882a593Smuzhiyun 		return pcie_cap_has_rtctl(dev);
386*4882a593Smuzhiyun 	case PCI_EXP_DEVCAP2:
387*4882a593Smuzhiyun 	case PCI_EXP_DEVCTL2:
388*4882a593Smuzhiyun 	case PCI_EXP_LNKCAP2:
389*4882a593Smuzhiyun 	case PCI_EXP_LNKCTL2:
390*4882a593Smuzhiyun 	case PCI_EXP_LNKSTA2:
391*4882a593Smuzhiyun 		return pcie_cap_version(dev) > 1;
392*4882a593Smuzhiyun 	default:
393*4882a593Smuzhiyun 		return false;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun  * Note that these accessor functions are only for the "PCI Express
399*4882a593Smuzhiyun  * Capability" (see PCIe spec r3.0, sec 7.8).  They do not apply to the
400*4882a593Smuzhiyun  * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
401*4882a593Smuzhiyun  */
pcie_capability_read_word(struct pci_dev * dev,int pos,u16 * val)402*4882a593Smuzhiyun int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	int ret;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	*val = 0;
407*4882a593Smuzhiyun 	if (pos & 1)
408*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (pcie_capability_reg_implemented(dev, pos)) {
411*4882a593Smuzhiyun 		ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
412*4882a593Smuzhiyun 		/*
413*4882a593Smuzhiyun 		 * Reset *val to 0 if pci_read_config_word() fails, it may
414*4882a593Smuzhiyun 		 * have been written as 0xFFFF if hardware error happens
415*4882a593Smuzhiyun 		 * during pci_read_config_word().
416*4882a593Smuzhiyun 		 */
417*4882a593Smuzhiyun 		if (ret)
418*4882a593Smuzhiyun 			*val = 0;
419*4882a593Smuzhiyun 		return ret;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/*
423*4882a593Smuzhiyun 	 * For Functions that do not implement the Slot Capabilities,
424*4882a593Smuzhiyun 	 * Slot Status, and Slot Control registers, these spaces must
425*4882a593Smuzhiyun 	 * be hardwired to 0b, with the exception of the Presence Detect
426*4882a593Smuzhiyun 	 * State bit in the Slot Status register of Downstream Ports,
427*4882a593Smuzhiyun 	 * which must be hardwired to 1b.  (PCIe Base Spec 3.0, sec 7.8)
428*4882a593Smuzhiyun 	 */
429*4882a593Smuzhiyun 	if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
430*4882a593Smuzhiyun 	    pos == PCI_EXP_SLTSTA)
431*4882a593Smuzhiyun 		*val = PCI_EXP_SLTSTA_PDS;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_read_word);
436*4882a593Smuzhiyun 
pcie_capability_read_dword(struct pci_dev * dev,int pos,u32 * val)437*4882a593Smuzhiyun int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	int ret;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	*val = 0;
442*4882a593Smuzhiyun 	if (pos & 3)
443*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (pcie_capability_reg_implemented(dev, pos)) {
446*4882a593Smuzhiyun 		ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
447*4882a593Smuzhiyun 		/*
448*4882a593Smuzhiyun 		 * Reset *val to 0 if pci_read_config_dword() fails, it may
449*4882a593Smuzhiyun 		 * have been written as 0xFFFFFFFF if hardware error happens
450*4882a593Smuzhiyun 		 * during pci_read_config_dword().
451*4882a593Smuzhiyun 		 */
452*4882a593Smuzhiyun 		if (ret)
453*4882a593Smuzhiyun 			*val = 0;
454*4882a593Smuzhiyun 		return ret;
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
458*4882a593Smuzhiyun 	    pos == PCI_EXP_SLTSTA)
459*4882a593Smuzhiyun 		*val = PCI_EXP_SLTSTA_PDS;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_read_dword);
464*4882a593Smuzhiyun 
pcie_capability_write_word(struct pci_dev * dev,int pos,u16 val)465*4882a593Smuzhiyun int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	if (pos & 1)
468*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (!pcie_capability_reg_implemented(dev, pos))
471*4882a593Smuzhiyun 		return 0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_write_word);
476*4882a593Smuzhiyun 
pcie_capability_write_dword(struct pci_dev * dev,int pos,u32 val)477*4882a593Smuzhiyun int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	if (pos & 3)
480*4882a593Smuzhiyun 		return PCIBIOS_BAD_REGISTER_NUMBER;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (!pcie_capability_reg_implemented(dev, pos))
483*4882a593Smuzhiyun 		return 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_write_dword);
488*4882a593Smuzhiyun 
pcie_capability_clear_and_set_word(struct pci_dev * dev,int pos,u16 clear,u16 set)489*4882a593Smuzhiyun int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
490*4882a593Smuzhiyun 				       u16 clear, u16 set)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	int ret;
493*4882a593Smuzhiyun 	u16 val;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	ret = pcie_capability_read_word(dev, pos, &val);
496*4882a593Smuzhiyun 	if (!ret) {
497*4882a593Smuzhiyun 		val &= ~clear;
498*4882a593Smuzhiyun 		val |= set;
499*4882a593Smuzhiyun 		ret = pcie_capability_write_word(dev, pos, val);
500*4882a593Smuzhiyun 	}
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	return ret;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
505*4882a593Smuzhiyun 
pcie_capability_clear_and_set_dword(struct pci_dev * dev,int pos,u32 clear,u32 set)506*4882a593Smuzhiyun int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
507*4882a593Smuzhiyun 					u32 clear, u32 set)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	int ret;
510*4882a593Smuzhiyun 	u32 val;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	ret = pcie_capability_read_dword(dev, pos, &val);
513*4882a593Smuzhiyun 	if (!ret) {
514*4882a593Smuzhiyun 		val &= ~clear;
515*4882a593Smuzhiyun 		val |= set;
516*4882a593Smuzhiyun 		ret = pcie_capability_write_dword(dev, pos, val);
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	return ret;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);
522*4882a593Smuzhiyun 
pci_read_config_byte(const struct pci_dev * dev,int where,u8 * val)523*4882a593Smuzhiyun int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev)) {
526*4882a593Smuzhiyun 		*val = ~0;
527*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 	return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun EXPORT_SYMBOL(pci_read_config_byte);
532*4882a593Smuzhiyun 
pci_read_config_word(const struct pci_dev * dev,int where,u16 * val)533*4882a593Smuzhiyun int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev)) {
536*4882a593Smuzhiyun 		*val = ~0;
537*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun EXPORT_SYMBOL(pci_read_config_word);
542*4882a593Smuzhiyun 
pci_read_config_dword(const struct pci_dev * dev,int where,u32 * val)543*4882a593Smuzhiyun int pci_read_config_dword(const struct pci_dev *dev, int where,
544*4882a593Smuzhiyun 					u32 *val)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev)) {
547*4882a593Smuzhiyun 		*val = ~0;
548*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 	return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun EXPORT_SYMBOL(pci_read_config_dword);
553*4882a593Smuzhiyun 
pci_write_config_byte(const struct pci_dev * dev,int where,u8 val)554*4882a593Smuzhiyun int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev))
557*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
558*4882a593Smuzhiyun 	return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun EXPORT_SYMBOL(pci_write_config_byte);
561*4882a593Smuzhiyun 
pci_write_config_word(const struct pci_dev * dev,int where,u16 val)562*4882a593Smuzhiyun int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev))
565*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
566*4882a593Smuzhiyun 	return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun EXPORT_SYMBOL(pci_write_config_word);
569*4882a593Smuzhiyun 
pci_write_config_dword(const struct pci_dev * dev,int where,u32 val)570*4882a593Smuzhiyun int pci_write_config_dword(const struct pci_dev *dev, int where,
571*4882a593Smuzhiyun 					 u32 val)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	if (pci_dev_is_disconnected(dev))
574*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
575*4882a593Smuzhiyun 	return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun EXPORT_SYMBOL(pci_write_config_dword);
578