1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun **
4*4882a593Smuzhiyun ** PCI Lower Bus Adapter (LBA) manager
5*4882a593Smuzhiyun **
6*4882a593Smuzhiyun ** (c) Copyright 1999,2000 Grant Grundler
7*4882a593Smuzhiyun ** (c) Copyright 1999,2000 Hewlett-Packard Company
8*4882a593Smuzhiyun **
9*4882a593Smuzhiyun **
10*4882a593Smuzhiyun **
11*4882a593Smuzhiyun ** This module primarily provides access to PCI bus (config/IOport
12*4882a593Smuzhiyun ** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
13*4882a593Smuzhiyun ** with 4 digit model numbers - eg C3000 (and A400...sigh).
14*4882a593Smuzhiyun **
15*4882a593Smuzhiyun ** LBA driver isn't as simple as the Dino driver because:
16*4882a593Smuzhiyun ** (a) this chip has substantial bug fixes between revisions
17*4882a593Smuzhiyun ** (Only one Dino bug has a software workaround :^( )
18*4882a593Smuzhiyun ** (b) has more options which we don't (yet) support (DMA hints, OLARD)
19*4882a593Smuzhiyun ** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
20*4882a593Smuzhiyun ** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
21*4882a593Smuzhiyun ** (dino only deals with "Legacy" PDC)
22*4882a593Smuzhiyun **
23*4882a593Smuzhiyun ** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
24*4882a593Smuzhiyun ** (I/O SAPIC is integratd in the LBA chip).
25*4882a593Smuzhiyun **
26*4882a593Smuzhiyun ** FIXME: Add support to SBA and LBA drivers for DMA hint sets
27*4882a593Smuzhiyun ** FIXME: Add support for PCI card hot-plug (OLARD).
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/types.h>
32*4882a593Smuzhiyun #include <linux/kernel.h>
33*4882a593Smuzhiyun #include <linux/spinlock.h>
34*4882a593Smuzhiyun #include <linux/init.h> /* for __init */
35*4882a593Smuzhiyun #include <linux/pci.h>
36*4882a593Smuzhiyun #include <linux/ioport.h>
37*4882a593Smuzhiyun #include <linux/slab.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <asm/byteorder.h>
40*4882a593Smuzhiyun #include <asm/pdc.h>
41*4882a593Smuzhiyun #include <asm/pdcpat.h>
42*4882a593Smuzhiyun #include <asm/page.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <asm/ropes.h>
45*4882a593Smuzhiyun #include <asm/hardware.h> /* for register_parisc_driver() stuff */
46*4882a593Smuzhiyun #include <asm/parisc-device.h>
47*4882a593Smuzhiyun #include <asm/io.h> /* read/write stuff */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "iommu.h"
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #undef DEBUG_LBA /* general stuff */
52*4882a593Smuzhiyun #undef DEBUG_LBA_PORT /* debug I/O Port access */
53*4882a593Smuzhiyun #undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
54*4882a593Smuzhiyun #undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #ifdef DEBUG_LBA
60*4882a593Smuzhiyun #define DBG(x...) printk(x)
61*4882a593Smuzhiyun #else
62*4882a593Smuzhiyun #define DBG(x...)
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #ifdef DEBUG_LBA_PORT
66*4882a593Smuzhiyun #define DBG_PORT(x...) printk(x)
67*4882a593Smuzhiyun #else
68*4882a593Smuzhiyun #define DBG_PORT(x...)
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef DEBUG_LBA_CFG
72*4882a593Smuzhiyun #define DBG_CFG(x...) printk(x)
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun #define DBG_CFG(x...)
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef DEBUG_LBA_PAT
78*4882a593Smuzhiyun #define DBG_PAT(x...) printk(x)
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun #define DBG_PAT(x...)
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun ** Config accessor functions only pass in the 8-bit bus number and not
86*4882a593Smuzhiyun ** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
87*4882a593Smuzhiyun ** number based on what firmware wrote into the scratch register.
88*4882a593Smuzhiyun **
89*4882a593Smuzhiyun ** The "secondary" bus number is set to this before calling
90*4882a593Smuzhiyun ** pci_register_ops(). If any PPB's are present, the scan will
91*4882a593Smuzhiyun ** discover them and update the "secondary" and "subordinate"
92*4882a593Smuzhiyun ** fields in the pci_bus structure.
93*4882a593Smuzhiyun **
94*4882a593Smuzhiyun ** Changes in the configuration *may* result in a different
95*4882a593Smuzhiyun ** bus number for each LBA depending on what firmware does.
96*4882a593Smuzhiyun */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define MODULE_NAME "LBA"
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* non-postable I/O port space, densely packed */
101*4882a593Smuzhiyun #define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
102*4882a593Smuzhiyun static void __iomem *astro_iop_base __read_mostly;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static u32 lba_t32;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* lba flags */
107*4882a593Smuzhiyun #define LBA_FLAG_SKIP_PROBE 0x10
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
110*4882a593Smuzhiyun
LBA_DEV(struct pci_hba_data * hba)111*4882a593Smuzhiyun static inline struct lba_device *LBA_DEV(struct pci_hba_data *hba)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return container_of(hba, struct lba_device, hba);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun ** Only allow 8 subsidiary busses per LBA
118*4882a593Smuzhiyun ** Problem is the PCI bus numbering is globally shared.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun #define LBA_MAX_NUM_BUSES 8
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /************************************
123*4882a593Smuzhiyun * LBA register read and write support
124*4882a593Smuzhiyun *
125*4882a593Smuzhiyun * BE WARNED: register writes are posted.
126*4882a593Smuzhiyun * (ie follow writes which must reach HW with a read)
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun #define READ_U8(addr) __raw_readb(addr)
129*4882a593Smuzhiyun #define READ_U16(addr) __raw_readw(addr)
130*4882a593Smuzhiyun #define READ_U32(addr) __raw_readl(addr)
131*4882a593Smuzhiyun #define WRITE_U8(value, addr) __raw_writeb(value, addr)
132*4882a593Smuzhiyun #define WRITE_U16(value, addr) __raw_writew(value, addr)
133*4882a593Smuzhiyun #define WRITE_U32(value, addr) __raw_writel(value, addr)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define READ_REG8(addr) readb(addr)
136*4882a593Smuzhiyun #define READ_REG16(addr) readw(addr)
137*4882a593Smuzhiyun #define READ_REG32(addr) readl(addr)
138*4882a593Smuzhiyun #define READ_REG64(addr) readq(addr)
139*4882a593Smuzhiyun #define WRITE_REG8(value, addr) writeb(value, addr)
140*4882a593Smuzhiyun #define WRITE_REG16(value, addr) writew(value, addr)
141*4882a593Smuzhiyun #define WRITE_REG32(value, addr) writel(value, addr)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
145*4882a593Smuzhiyun #define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
146*4882a593Smuzhiyun #define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
147*4882a593Smuzhiyun #define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun ** Extract LBA (Rope) number from HPA
152*4882a593Smuzhiyun ** REVISIT: 16 ropes for Stretch/Ike?
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun #define ROPES_PER_IOC 8
155*4882a593Smuzhiyun #define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static void
lba_dump_res(struct resource * r,int d)159*4882a593Smuzhiyun lba_dump_res(struct resource *r, int d)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int i;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (NULL == r)
164*4882a593Smuzhiyun return;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun printk(KERN_DEBUG "(%p)", r->parent);
167*4882a593Smuzhiyun for (i = d; i ; --i) printk(" ");
168*4882a593Smuzhiyun printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
169*4882a593Smuzhiyun (long)r->start, (long)r->end, r->flags);
170*4882a593Smuzhiyun lba_dump_res(r->child, d+2);
171*4882a593Smuzhiyun lba_dump_res(r->sibling, d);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun ** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
177*4882a593Smuzhiyun ** workaround for cfg cycles:
178*4882a593Smuzhiyun ** -- preserve LBA state
179*4882a593Smuzhiyun ** -- prevent any DMA from occurring
180*4882a593Smuzhiyun ** -- turn on smart mode
181*4882a593Smuzhiyun ** -- probe with config writes before doing config reads
182*4882a593Smuzhiyun ** -- check ERROR_STATUS
183*4882a593Smuzhiyun ** -- clear ERROR_STATUS
184*4882a593Smuzhiyun ** -- restore LBA state
185*4882a593Smuzhiyun **
186*4882a593Smuzhiyun ** The workaround is only used for device discovery.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun
lba_device_present(u8 bus,u8 dfn,struct lba_device * d)189*4882a593Smuzhiyun static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u8 first_bus = d->hba.hba_bus->busn_res.start;
192*4882a593Smuzhiyun u8 last_sub_bus = d->hba.hba_bus->busn_res.end;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if ((bus < first_bus) ||
195*4882a593Smuzhiyun (bus > last_sub_bus) ||
196*4882a593Smuzhiyun ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 1;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define LBA_CFG_SETUP(d, tok) { \
206*4882a593Smuzhiyun /* Save contents of error config register. */ \
207*4882a593Smuzhiyun error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
208*4882a593Smuzhiyun \
209*4882a593Smuzhiyun /* Save contents of status control register. */ \
210*4882a593Smuzhiyun status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
211*4882a593Smuzhiyun \
212*4882a593Smuzhiyun /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
213*4882a593Smuzhiyun ** arbitration for full bus walks. \
214*4882a593Smuzhiyun */ \
215*4882a593Smuzhiyun /* Save contents of arb mask register. */ \
216*4882a593Smuzhiyun arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
217*4882a593Smuzhiyun \
218*4882a593Smuzhiyun /* \
219*4882a593Smuzhiyun * Turn off all device arbitration bits (i.e. everything \
220*4882a593Smuzhiyun * except arbitration enable bit). \
221*4882a593Smuzhiyun */ \
222*4882a593Smuzhiyun WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
223*4882a593Smuzhiyun \
224*4882a593Smuzhiyun /* \
225*4882a593Smuzhiyun * Set the smart mode bit so that master aborts don't cause \
226*4882a593Smuzhiyun * LBA to go into PCI fatal mode (required). \
227*4882a593Smuzhiyun */ \
228*4882a593Smuzhiyun WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define LBA_CFG_PROBE(d, tok) { \
233*4882a593Smuzhiyun /* \
234*4882a593Smuzhiyun * Setup Vendor ID write and read back the address register \
235*4882a593Smuzhiyun * to make sure that LBA is the bus master. \
236*4882a593Smuzhiyun */ \
237*4882a593Smuzhiyun WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
238*4882a593Smuzhiyun /* \
239*4882a593Smuzhiyun * Read address register to ensure that LBA is the bus master, \
240*4882a593Smuzhiyun * which implies that DMA traffic has stopped when DMA arb is off. \
241*4882a593Smuzhiyun */ \
242*4882a593Smuzhiyun lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
243*4882a593Smuzhiyun /* \
244*4882a593Smuzhiyun * Generate a cfg write cycle (will have no affect on \
245*4882a593Smuzhiyun * Vendor ID register since read-only). \
246*4882a593Smuzhiyun */ \
247*4882a593Smuzhiyun WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
248*4882a593Smuzhiyun /* \
249*4882a593Smuzhiyun * Make sure write has completed before proceeding further, \
250*4882a593Smuzhiyun * i.e. before setting clear enable. \
251*4882a593Smuzhiyun */ \
252*4882a593Smuzhiyun lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * HPREVISIT:
258*4882a593Smuzhiyun * -- Can't tell if config cycle got the error.
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun * OV bit is broken until rev 4.0, so can't use OV bit and
261*4882a593Smuzhiyun * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
262*4882a593Smuzhiyun *
263*4882a593Smuzhiyun * As of rev 4.0, no longer need the error check.
264*4882a593Smuzhiyun *
265*4882a593Smuzhiyun * -- Even if we could tell, we still want to return -1
266*4882a593Smuzhiyun * for **ANY** error (not just master abort).
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * -- Only clear non-fatal errors (we don't want to bring
269*4882a593Smuzhiyun * LBA out of pci-fatal mode).
270*4882a593Smuzhiyun *
271*4882a593Smuzhiyun * Actually, there is still a race in which
272*4882a593Smuzhiyun * we could be clearing a fatal error. We will
273*4882a593Smuzhiyun * live with this during our initial bus walk
274*4882a593Smuzhiyun * until rev 4.0 (no driver activity during
275*4882a593Smuzhiyun * initial bus walk). The initial bus walk
276*4882a593Smuzhiyun * has race conditions concerning the use of
277*4882a593Smuzhiyun * smart mode as well.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define LBA_MASTER_ABORT_ERROR 0xc
281*4882a593Smuzhiyun #define LBA_FATAL_ERROR 0x10
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
284*4882a593Smuzhiyun u32 error_status = 0; \
285*4882a593Smuzhiyun /* \
286*4882a593Smuzhiyun * Set clear enable (CE) bit. Unset by HW when new \
287*4882a593Smuzhiyun * errors are logged -- LBA HW ERS section 14.3.3). \
288*4882a593Smuzhiyun */ \
289*4882a593Smuzhiyun WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
290*4882a593Smuzhiyun error_status = READ_REG32(base + LBA_ERROR_STATUS); \
291*4882a593Smuzhiyun if ((error_status & 0x1f) != 0) { \
292*4882a593Smuzhiyun /* \
293*4882a593Smuzhiyun * Fail the config read request. \
294*4882a593Smuzhiyun */ \
295*4882a593Smuzhiyun error = 1; \
296*4882a593Smuzhiyun if ((error_status & LBA_FATAL_ERROR) == 0) { \
297*4882a593Smuzhiyun /* \
298*4882a593Smuzhiyun * Clear error status (if fatal bit not set) by setting \
299*4882a593Smuzhiyun * clear error log bit (CL). \
300*4882a593Smuzhiyun */ \
301*4882a593Smuzhiyun WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
302*4882a593Smuzhiyun } \
303*4882a593Smuzhiyun } \
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
307*4882a593Smuzhiyun WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define LBA_CFG_ADDR_SETUP(d, addr) { \
310*4882a593Smuzhiyun WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
311*4882a593Smuzhiyun /* \
312*4882a593Smuzhiyun * Read address register to ensure that LBA is the bus master, \
313*4882a593Smuzhiyun * which implies that DMA traffic has stopped when DMA arb is off. \
314*4882a593Smuzhiyun */ \
315*4882a593Smuzhiyun lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define LBA_CFG_RESTORE(d, base) { \
320*4882a593Smuzhiyun /* \
321*4882a593Smuzhiyun * Restore status control register (turn off clear enable). \
322*4882a593Smuzhiyun */ \
323*4882a593Smuzhiyun WRITE_REG32(status_control, base + LBA_STAT_CTL); \
324*4882a593Smuzhiyun /* \
325*4882a593Smuzhiyun * Restore error config register (turn off smart mode). \
326*4882a593Smuzhiyun */ \
327*4882a593Smuzhiyun WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
328*4882a593Smuzhiyun /* \
329*4882a593Smuzhiyun * Restore arb mask register (reenables DMA arbitration). \
330*4882a593Smuzhiyun */ \
331*4882a593Smuzhiyun WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static unsigned int
lba_rd_cfg(struct lba_device * d,u32 tok,u8 reg,u32 size)337*4882a593Smuzhiyun lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun u32 data = ~0U;
340*4882a593Smuzhiyun int error = 0;
341*4882a593Smuzhiyun u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
342*4882a593Smuzhiyun u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
343*4882a593Smuzhiyun u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun LBA_CFG_SETUP(d, tok);
346*4882a593Smuzhiyun LBA_CFG_PROBE(d, tok);
347*4882a593Smuzhiyun LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
348*4882a593Smuzhiyun if (!error) {
349*4882a593Smuzhiyun void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun LBA_CFG_ADDR_SETUP(d, tok | reg);
352*4882a593Smuzhiyun switch (size) {
353*4882a593Smuzhiyun case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
354*4882a593Smuzhiyun case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
355*4882a593Smuzhiyun case 4: data = READ_REG32(data_reg); break;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun LBA_CFG_RESTORE(d, d->hba.base_addr);
359*4882a593Smuzhiyun return(data);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun
elroy_cfg_read(struct pci_bus * bus,unsigned int devfn,int pos,int size,u32 * data)363*4882a593Smuzhiyun static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
366*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
367*4882a593Smuzhiyun u32 tok = LBA_CFG_TOK(local_bus, devfn);
368*4882a593Smuzhiyun void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if ((pos > 255) || (devfn > 255))
371*4882a593Smuzhiyun return -EINVAL;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* FIXME: B2K/C3600 workaround is always use old method... */
374*4882a593Smuzhiyun /* if (!LBA_SKIP_PROBE(d)) */ {
375*4882a593Smuzhiyun /* original - Generate config cycle on broken elroy
376*4882a593Smuzhiyun with risk we will miss PCI bus errors. */
377*4882a593Smuzhiyun *data = lba_rd_cfg(d, tok, pos, size);
378*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __func__, tok, pos, *data);
379*4882a593Smuzhiyun return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->busn_res.start, devfn, d)) {
383*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __func__, tok, pos);
384*4882a593Smuzhiyun /* either don't want to look or know device isn't present. */
385*4882a593Smuzhiyun *data = ~0U;
386*4882a593Smuzhiyun return(0);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Basic Algorithm
390*4882a593Smuzhiyun ** Should only get here on fully working LBA rev.
391*4882a593Smuzhiyun ** This is how simple the code should have been.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun LBA_CFG_ADDR_SETUP(d, tok | pos);
394*4882a593Smuzhiyun switch(size) {
395*4882a593Smuzhiyun case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
396*4882a593Smuzhiyun case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
397*4882a593Smuzhiyun case 4: *data = READ_REG32(data_reg); break;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __func__, tok, pos, *data);
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static void
lba_wr_cfg(struct lba_device * d,u32 tok,u8 reg,u32 data,u32 size)405*4882a593Smuzhiyun lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun int error = 0;
408*4882a593Smuzhiyun u32 arb_mask = 0;
409*4882a593Smuzhiyun u32 error_config = 0;
410*4882a593Smuzhiyun u32 status_control = 0;
411*4882a593Smuzhiyun void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun LBA_CFG_SETUP(d, tok);
414*4882a593Smuzhiyun LBA_CFG_ADDR_SETUP(d, tok | reg);
415*4882a593Smuzhiyun switch (size) {
416*4882a593Smuzhiyun case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
417*4882a593Smuzhiyun case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
418*4882a593Smuzhiyun case 4: WRITE_REG32(data, data_reg); break;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
421*4882a593Smuzhiyun LBA_CFG_RESTORE(d, d->hba.base_addr);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun * LBA 4.0 config write code implements non-postable semantics
427*4882a593Smuzhiyun * by doing a read of CONFIG ADDR after the write.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun
elroy_cfg_write(struct pci_bus * bus,unsigned int devfn,int pos,int size,u32 data)430*4882a593Smuzhiyun static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
433*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
434*4882a593Smuzhiyun u32 tok = LBA_CFG_TOK(local_bus,devfn);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if ((pos > 255) || (devfn > 255))
437*4882a593Smuzhiyun return -EINVAL;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (!LBA_SKIP_PROBE(d)) {
440*4882a593Smuzhiyun /* Original Workaround */
441*4882a593Smuzhiyun lba_wr_cfg(d, tok, pos, (u32) data, size);
442*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __func__, tok, pos,data);
443*4882a593Smuzhiyun return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->busn_res.start, devfn, d))) {
447*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __func__, tok, pos,data);
448*4882a593Smuzhiyun return 1; /* New Workaround */
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __func__, tok, pos, data);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Basic Algorithm */
454*4882a593Smuzhiyun LBA_CFG_ADDR_SETUP(d, tok | pos);
455*4882a593Smuzhiyun switch(size) {
456*4882a593Smuzhiyun case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
459*4882a593Smuzhiyun break;
460*4882a593Smuzhiyun case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun /* flush posted write */
464*4882a593Smuzhiyun lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static struct pci_ops elroy_cfg_ops = {
470*4882a593Smuzhiyun .read = elroy_cfg_read,
471*4882a593Smuzhiyun .write = elroy_cfg_write,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /*
475*4882a593Smuzhiyun * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
476*4882a593Smuzhiyun * TR4.0 as no additional bugs were found in this areea between Elroy and
477*4882a593Smuzhiyun * Mercury
478*4882a593Smuzhiyun */
479*4882a593Smuzhiyun
mercury_cfg_read(struct pci_bus * bus,unsigned int devfn,int pos,int size,u32 * data)480*4882a593Smuzhiyun static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
483*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
484*4882a593Smuzhiyun u32 tok = LBA_CFG_TOK(local_bus, devfn);
485*4882a593Smuzhiyun void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if ((pos > 255) || (devfn > 255))
488*4882a593Smuzhiyun return -EINVAL;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
491*4882a593Smuzhiyun switch(size) {
492*4882a593Smuzhiyun case 1:
493*4882a593Smuzhiyun *data = READ_REG8(data_reg + (pos & 3));
494*4882a593Smuzhiyun break;
495*4882a593Smuzhiyun case 2:
496*4882a593Smuzhiyun *data = READ_REG16(data_reg + (pos & 2));
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun case 4:
499*4882a593Smuzhiyun *data = READ_REG32(data_reg); break;
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
504*4882a593Smuzhiyun return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * LBA 4.0 config write code implements non-postable semantics
509*4882a593Smuzhiyun * by doing a read of CONFIG ADDR after the write.
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun
mercury_cfg_write(struct pci_bus * bus,unsigned int devfn,int pos,int size,u32 data)512*4882a593Smuzhiyun static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
515*4882a593Smuzhiyun void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
516*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
517*4882a593Smuzhiyun u32 tok = LBA_CFG_TOK(local_bus,devfn);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if ((pos > 255) || (devfn > 255))
520*4882a593Smuzhiyun return -EINVAL;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __func__, tok, pos, data);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
525*4882a593Smuzhiyun switch(size) {
526*4882a593Smuzhiyun case 1:
527*4882a593Smuzhiyun WRITE_REG8 (data, data_reg + (pos & 3));
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case 2:
530*4882a593Smuzhiyun WRITE_REG16(data, data_reg + (pos & 2));
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun case 4:
533*4882a593Smuzhiyun WRITE_REG32(data, data_reg);
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /* flush posted write */
538*4882a593Smuzhiyun lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct pci_ops mercury_cfg_ops = {
543*4882a593Smuzhiyun .read = mercury_cfg_read,
544*4882a593Smuzhiyun .write = mercury_cfg_write,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static void
lba_bios_init(void)549*4882a593Smuzhiyun lba_bios_init(void)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun DBG(MODULE_NAME ": lba_bios_init\n");
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun #ifdef CONFIG_64BIT
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * truncate_pat_collision: Deal with overlaps or outright collisions
559*4882a593Smuzhiyun * between PAT PDC reported ranges.
560*4882a593Smuzhiyun *
561*4882a593Smuzhiyun * Broken PA8800 firmware will report lmmio range that
562*4882a593Smuzhiyun * overlaps with CPU HPA. Just truncate the lmmio range.
563*4882a593Smuzhiyun *
564*4882a593Smuzhiyun * BEWARE: conflicts with this lmmio range may be an
565*4882a593Smuzhiyun * elmmio range which is pointing down another rope.
566*4882a593Smuzhiyun *
567*4882a593Smuzhiyun * FIXME: only deals with one collision per range...theoretically we
568*4882a593Smuzhiyun * could have several. Supporting more than one collision will get messy.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun static unsigned long
truncate_pat_collision(struct resource * root,struct resource * new)571*4882a593Smuzhiyun truncate_pat_collision(struct resource *root, struct resource *new)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun unsigned long start = new->start;
574*4882a593Smuzhiyun unsigned long end = new->end;
575*4882a593Smuzhiyun struct resource *tmp = root->child;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (end <= start || start < root->start || !tmp)
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* find first overlap */
581*4882a593Smuzhiyun while (tmp && tmp->end < start)
582*4882a593Smuzhiyun tmp = tmp->sibling;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* no entries overlap */
585*4882a593Smuzhiyun if (!tmp) return 0;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* found one that starts behind the new one
588*4882a593Smuzhiyun ** Don't need to do anything.
589*4882a593Smuzhiyun */
590*4882a593Smuzhiyun if (tmp->start >= end) return 0;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (tmp->start <= start) {
593*4882a593Smuzhiyun /* "front" of new one overlaps */
594*4882a593Smuzhiyun new->start = tmp->end + 1;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (tmp->end >= end) {
597*4882a593Smuzhiyun /* AACCKK! totally overlaps! drop this range. */
598*4882a593Smuzhiyun return 1;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (tmp->end < end ) {
603*4882a593Smuzhiyun /* "end" of new one overlaps */
604*4882a593Smuzhiyun new->end = tmp->start - 1;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
608*4882a593Smuzhiyun "to [%lx,%lx]\n",
609*4882a593Smuzhiyun start, end,
610*4882a593Smuzhiyun (long)new->start, (long)new->end );
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun return 0; /* truncation successful */
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun * extend_lmmio_len: extend lmmio range to maximum length
617*4882a593Smuzhiyun *
618*4882a593Smuzhiyun * This is needed at least on C8000 systems to get the ATI FireGL card
619*4882a593Smuzhiyun * working. On other systems we will currently not extend the lmmio space.
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun static unsigned long
extend_lmmio_len(unsigned long start,unsigned long end,unsigned long lba_len)622*4882a593Smuzhiyun extend_lmmio_len(unsigned long start, unsigned long end, unsigned long lba_len)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct resource *tmp;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* exit if not a C8000 */
627*4882a593Smuzhiyun if (boot_cpu_data.cpu_type < mako)
628*4882a593Smuzhiyun return end;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun pr_debug("LMMIO mismatch: PAT length = 0x%lx, MASK register = 0x%lx\n",
631*4882a593Smuzhiyun end - start, lba_len);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun lba_len = min(lba_len+1, 256UL*1024*1024); /* limit to 256 MB */
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - original\n", start, end);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun end += lba_len;
639*4882a593Smuzhiyun if (end < start) /* fix overflow */
640*4882a593Smuzhiyun end = -1ULL;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - current\n", start, end);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* first overlap */
645*4882a593Smuzhiyun for (tmp = iomem_resource.child; tmp; tmp = tmp->sibling) {
646*4882a593Smuzhiyun pr_debug("LBA: testing %pR\n", tmp);
647*4882a593Smuzhiyun if (tmp->start == start)
648*4882a593Smuzhiyun continue; /* ignore ourself */
649*4882a593Smuzhiyun if (tmp->end < start)
650*4882a593Smuzhiyun continue;
651*4882a593Smuzhiyun if (tmp->start > end)
652*4882a593Smuzhiyun continue;
653*4882a593Smuzhiyun if (end >= tmp->start)
654*4882a593Smuzhiyun end = tmp->start - 1;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun pr_info("LBA: lmmio_space [0x%lx-0x%lx] - new\n", start, end);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* return new end */
660*4882a593Smuzhiyun return end;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #else
664*4882a593Smuzhiyun #define truncate_pat_collision(r,n) (0)
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun
pcibios_allocate_bridge_resources(struct pci_dev * dev)667*4882a593Smuzhiyun static void pcibios_allocate_bridge_resources(struct pci_dev *dev)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun int idx;
670*4882a593Smuzhiyun struct resource *r;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun for (idx = PCI_BRIDGE_RESOURCES; idx < PCI_NUM_RESOURCES; idx++) {
673*4882a593Smuzhiyun r = &dev->resource[idx];
674*4882a593Smuzhiyun if (!r->flags)
675*4882a593Smuzhiyun continue;
676*4882a593Smuzhiyun if (r->parent) /* Already allocated */
677*4882a593Smuzhiyun continue;
678*4882a593Smuzhiyun if (!r->start || pci_claim_bridge_resource(dev, idx) < 0) {
679*4882a593Smuzhiyun /*
680*4882a593Smuzhiyun * Something is wrong with the region.
681*4882a593Smuzhiyun * Invalidate the resource to prevent
682*4882a593Smuzhiyun * child resource allocations in this
683*4882a593Smuzhiyun * range.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun r->start = r->end = 0;
686*4882a593Smuzhiyun r->flags = 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
pcibios_allocate_bus_resources(struct pci_bus * bus)691*4882a593Smuzhiyun static void pcibios_allocate_bus_resources(struct pci_bus *bus)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun struct pci_bus *child;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Depth-First Search on bus tree */
696*4882a593Smuzhiyun if (bus->self)
697*4882a593Smuzhiyun pcibios_allocate_bridge_resources(bus->self);
698*4882a593Smuzhiyun list_for_each_entry(child, &bus->children, node)
699*4882a593Smuzhiyun pcibios_allocate_bus_resources(child);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun ** The algorithm is generic code.
705*4882a593Smuzhiyun ** But it needs to access local data structures to get the IRQ base.
706*4882a593Smuzhiyun ** Could make this a "pci_fixup_irq(bus, region)" but not sure
707*4882a593Smuzhiyun ** it's worth it.
708*4882a593Smuzhiyun **
709*4882a593Smuzhiyun ** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
710*4882a593Smuzhiyun ** Resources aren't allocated until recursive buswalk below HBA is completed.
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun static void
lba_fixup_bus(struct pci_bus * bus)713*4882a593Smuzhiyun lba_fixup_bus(struct pci_bus *bus)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct pci_dev *dev;
716*4882a593Smuzhiyun #ifdef FBB_SUPPORT
717*4882a593Smuzhiyun u16 status;
718*4882a593Smuzhiyun #endif
719*4882a593Smuzhiyun struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
722*4882a593Smuzhiyun bus, (int)bus->busn_res.start, bus->bridge->platform_data);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun ** Properly Setup MMIO resources for this bus.
726*4882a593Smuzhiyun ** pci_alloc_primary_bus() mangles this.
727*4882a593Smuzhiyun */
728*4882a593Smuzhiyun if (bus->parent) {
729*4882a593Smuzhiyun /* PCI-PCI Bridge */
730*4882a593Smuzhiyun pci_read_bridge_bases(bus);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* check and allocate bridge resources */
733*4882a593Smuzhiyun pcibios_allocate_bus_resources(bus);
734*4882a593Smuzhiyun } else {
735*4882a593Smuzhiyun /* Host-PCI Bridge */
736*4882a593Smuzhiyun int err;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
739*4882a593Smuzhiyun ldev->hba.io_space.name,
740*4882a593Smuzhiyun ldev->hba.io_space.start, ldev->hba.io_space.end,
741*4882a593Smuzhiyun ldev->hba.io_space.flags);
742*4882a593Smuzhiyun DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
743*4882a593Smuzhiyun ldev->hba.lmmio_space.name,
744*4882a593Smuzhiyun ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
745*4882a593Smuzhiyun ldev->hba.lmmio_space.flags);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun err = request_resource(&ioport_resource, &(ldev->hba.io_space));
748*4882a593Smuzhiyun if (err < 0) {
749*4882a593Smuzhiyun lba_dump_res(&ioport_resource, 2);
750*4882a593Smuzhiyun BUG();
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (ldev->hba.elmmio_space.flags) {
754*4882a593Smuzhiyun err = request_resource(&iomem_resource,
755*4882a593Smuzhiyun &(ldev->hba.elmmio_space));
756*4882a593Smuzhiyun if (err < 0) {
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun printk("FAILED: lba_fixup_bus() request for "
759*4882a593Smuzhiyun "elmmio_space [%lx/%lx]\n",
760*4882a593Smuzhiyun (long)ldev->hba.elmmio_space.start,
761*4882a593Smuzhiyun (long)ldev->hba.elmmio_space.end);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* lba_dump_res(&iomem_resource, 2); */
764*4882a593Smuzhiyun /* BUG(); */
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (ldev->hba.lmmio_space.flags) {
769*4882a593Smuzhiyun err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
770*4882a593Smuzhiyun if (err < 0) {
771*4882a593Smuzhiyun printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
772*4882a593Smuzhiyun "lmmio_space [%lx/%lx]\n",
773*4882a593Smuzhiyun (long)ldev->hba.lmmio_space.start,
774*4882a593Smuzhiyun (long)ldev->hba.lmmio_space.end);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun #ifdef CONFIG_64BIT
779*4882a593Smuzhiyun /* GMMIO is distributed range. Every LBA/Rope gets part it. */
780*4882a593Smuzhiyun if (ldev->hba.gmmio_space.flags) {
781*4882a593Smuzhiyun err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
782*4882a593Smuzhiyun if (err < 0) {
783*4882a593Smuzhiyun printk("FAILED: lba_fixup_bus() request for "
784*4882a593Smuzhiyun "gmmio_space [%lx/%lx]\n",
785*4882a593Smuzhiyun (long)ldev->hba.gmmio_space.start,
786*4882a593Smuzhiyun (long)ldev->hba.gmmio_space.end);
787*4882a593Smuzhiyun lba_dump_res(&iomem_resource, 2);
788*4882a593Smuzhiyun BUG();
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
796*4882a593Smuzhiyun int i;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun DBG("lba_fixup_bus() %s\n", pci_name(dev));
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Virtualize Device/Bridge Resources. */
801*4882a593Smuzhiyun for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
802*4882a593Smuzhiyun struct resource *res = &dev->resource[i];
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* If resource not allocated - skip it */
805*4882a593Smuzhiyun if (!res->start)
806*4882a593Smuzhiyun continue;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /*
809*4882a593Smuzhiyun ** FIXME: this will result in whinging for devices
810*4882a593Smuzhiyun ** that share expansion ROMs (think quad tulip), but
811*4882a593Smuzhiyun ** isn't harmful.
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun pci_claim_resource(dev, i);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun #ifdef FBB_SUPPORT
817*4882a593Smuzhiyun /*
818*4882a593Smuzhiyun ** If one device does not support FBB transfers,
819*4882a593Smuzhiyun ** No one on the bus can be allowed to use them.
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun (void) pci_read_config_word(dev, PCI_STATUS, &status);
822*4882a593Smuzhiyun bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
823*4882a593Smuzhiyun #endif
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun ** P2PB's have no IRQs. ignore them.
827*4882a593Smuzhiyun */
828*4882a593Smuzhiyun if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
829*4882a593Smuzhiyun pcibios_init_bridge(dev);
830*4882a593Smuzhiyun continue;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Adjust INTERRUPT_LINE for this dev */
834*4882a593Smuzhiyun iosapic_fixup_irq(ldev->iosapic_obj, dev);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun #ifdef FBB_SUPPORT
838*4882a593Smuzhiyun /* FIXME/REVISIT - finish figuring out to set FBB on both
839*4882a593Smuzhiyun ** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
840*4882a593Smuzhiyun ** Can't fixup here anyway....garr...
841*4882a593Smuzhiyun */
842*4882a593Smuzhiyun if (fbb_enable) {
843*4882a593Smuzhiyun if (bus->parent) {
844*4882a593Smuzhiyun u8 control;
845*4882a593Smuzhiyun /* enable on PPB */
846*4882a593Smuzhiyun (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
847*4882a593Smuzhiyun (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun } else {
850*4882a593Smuzhiyun /* enable on LBA */
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun fbb_enable = PCI_COMMAND_FAST_BACK;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Lastly enable FBB/PERR/SERR on all devices too */
856*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
857*4882a593Smuzhiyun (void) pci_read_config_word(dev, PCI_COMMAND, &status);
858*4882a593Smuzhiyun status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
859*4882a593Smuzhiyun (void) pci_write_config_word(dev, PCI_COMMAND, status);
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun #endif
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun static struct pci_bios_ops lba_bios_ops = {
866*4882a593Smuzhiyun .init = lba_bios_init,
867*4882a593Smuzhiyun .fixup_bus = lba_fixup_bus,
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /*******************************************************
874*4882a593Smuzhiyun **
875*4882a593Smuzhiyun ** LBA Sprockets "I/O Port" Space Accessor Functions
876*4882a593Smuzhiyun **
877*4882a593Smuzhiyun ** This set of accessor functions is intended for use with
878*4882a593Smuzhiyun ** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
879*4882a593Smuzhiyun **
880*4882a593Smuzhiyun ** Many PCI devices don't require use of I/O port space (eg Tulip,
881*4882a593Smuzhiyun ** NCR720) since they export the same registers to both MMIO and
882*4882a593Smuzhiyun ** I/O port space. In general I/O port space is slower than
883*4882a593Smuzhiyun ** MMIO since drivers are designed so PIO writes can be posted.
884*4882a593Smuzhiyun **
885*4882a593Smuzhiyun ********************************************************/
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun #define LBA_PORT_IN(size, mask) \
888*4882a593Smuzhiyun static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
889*4882a593Smuzhiyun { \
890*4882a593Smuzhiyun u##size t; \
891*4882a593Smuzhiyun t = READ_REG##size(astro_iop_base + addr); \
892*4882a593Smuzhiyun DBG_PORT(" 0x%x\n", t); \
893*4882a593Smuzhiyun return (t); \
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun LBA_PORT_IN( 8, 3)
897*4882a593Smuzhiyun LBA_PORT_IN(16, 2)
898*4882a593Smuzhiyun LBA_PORT_IN(32, 0)
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /*
903*4882a593Smuzhiyun ** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
904*4882a593Smuzhiyun **
905*4882a593Smuzhiyun ** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
906*4882a593Smuzhiyun ** guarantee non-postable completion semantics - not avoid X4107.
907*4882a593Smuzhiyun ** The READ_U32 only guarantees the write data gets to elroy but
908*4882a593Smuzhiyun ** out to the PCI bus. We can't read stuff from I/O port space
909*4882a593Smuzhiyun ** since we don't know what has side-effects. Attempting to read
910*4882a593Smuzhiyun ** from configuration space would be suicidal given the number of
911*4882a593Smuzhiyun ** bugs in that elroy functionality.
912*4882a593Smuzhiyun **
913*4882a593Smuzhiyun ** Description:
914*4882a593Smuzhiyun ** DMA read results can improperly pass PIO writes (X4107). The
915*4882a593Smuzhiyun ** result of this bug is that if a processor modifies a location in
916*4882a593Smuzhiyun ** memory after having issued PIO writes, the PIO writes are not
917*4882a593Smuzhiyun ** guaranteed to be completed before a PCI device is allowed to see
918*4882a593Smuzhiyun ** the modified data in a DMA read.
919*4882a593Smuzhiyun **
920*4882a593Smuzhiyun ** Note that IKE bug X3719 in TR1 IKEs will result in the same
921*4882a593Smuzhiyun ** symptom.
922*4882a593Smuzhiyun **
923*4882a593Smuzhiyun ** Workaround:
924*4882a593Smuzhiyun ** The workaround for this bug is to always follow a PIO write with
925*4882a593Smuzhiyun ** a PIO read to the same bus before starting DMA on that PCI bus.
926*4882a593Smuzhiyun **
927*4882a593Smuzhiyun */
928*4882a593Smuzhiyun #define LBA_PORT_OUT(size, mask) \
929*4882a593Smuzhiyun static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
930*4882a593Smuzhiyun { \
931*4882a593Smuzhiyun DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, d, addr, val); \
932*4882a593Smuzhiyun WRITE_REG##size(val, astro_iop_base + addr); \
933*4882a593Smuzhiyun if (LBA_DEV(d)->hw_rev < 3) \
934*4882a593Smuzhiyun lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun LBA_PORT_OUT( 8, 3)
938*4882a593Smuzhiyun LBA_PORT_OUT(16, 2)
939*4882a593Smuzhiyun LBA_PORT_OUT(32, 0)
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun static struct pci_port_ops lba_astro_port_ops = {
943*4882a593Smuzhiyun .inb = lba_astro_in8,
944*4882a593Smuzhiyun .inw = lba_astro_in16,
945*4882a593Smuzhiyun .inl = lba_astro_in32,
946*4882a593Smuzhiyun .outb = lba_astro_out8,
947*4882a593Smuzhiyun .outw = lba_astro_out16,
948*4882a593Smuzhiyun .outl = lba_astro_out32
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun #ifdef CONFIG_64BIT
953*4882a593Smuzhiyun #define PIOP_TO_GMMIO(lba, addr) \
954*4882a593Smuzhiyun ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /*******************************************************
957*4882a593Smuzhiyun **
958*4882a593Smuzhiyun ** LBA PAT "I/O Port" Space Accessor Functions
959*4882a593Smuzhiyun **
960*4882a593Smuzhiyun ** This set of accessor functions is intended for use with
961*4882a593Smuzhiyun ** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
962*4882a593Smuzhiyun **
963*4882a593Smuzhiyun ** This uses the PIOP space located in the first 64MB of GMMIO.
964*4882a593Smuzhiyun ** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
965*4882a593Smuzhiyun ** bits 1:0 stay the same. bits 15:2 become 25:12.
966*4882a593Smuzhiyun ** Then add the base and we can generate an I/O Port cycle.
967*4882a593Smuzhiyun ********************************************************/
968*4882a593Smuzhiyun #undef LBA_PORT_IN
969*4882a593Smuzhiyun #define LBA_PORT_IN(size, mask) \
970*4882a593Smuzhiyun static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
971*4882a593Smuzhiyun { \
972*4882a593Smuzhiyun u##size t; \
973*4882a593Smuzhiyun DBG_PORT("%s(0x%p, 0x%x) ->", __func__, l, addr); \
974*4882a593Smuzhiyun t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
975*4882a593Smuzhiyun DBG_PORT(" 0x%x\n", t); \
976*4882a593Smuzhiyun return (t); \
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun LBA_PORT_IN( 8, 3)
980*4882a593Smuzhiyun LBA_PORT_IN(16, 2)
981*4882a593Smuzhiyun LBA_PORT_IN(32, 0)
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun #undef LBA_PORT_OUT
985*4882a593Smuzhiyun #define LBA_PORT_OUT(size, mask) \
986*4882a593Smuzhiyun static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
987*4882a593Smuzhiyun { \
988*4882a593Smuzhiyun void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
989*4882a593Smuzhiyun DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, l, addr, val); \
990*4882a593Smuzhiyun WRITE_REG##size(val, where); \
991*4882a593Smuzhiyun /* flush the I/O down to the elroy at least */ \
992*4882a593Smuzhiyun lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun LBA_PORT_OUT( 8, 3)
996*4882a593Smuzhiyun LBA_PORT_OUT(16, 2)
997*4882a593Smuzhiyun LBA_PORT_OUT(32, 0)
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static struct pci_port_ops lba_pat_port_ops = {
1001*4882a593Smuzhiyun .inb = lba_pat_in8,
1002*4882a593Smuzhiyun .inw = lba_pat_in16,
1003*4882a593Smuzhiyun .inl = lba_pat_in32,
1004*4882a593Smuzhiyun .outb = lba_pat_out8,
1005*4882a593Smuzhiyun .outw = lba_pat_out16,
1006*4882a593Smuzhiyun .outl = lba_pat_out32
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /*
1012*4882a593Smuzhiyun ** make range information from PDC available to PCI subsystem.
1013*4882a593Smuzhiyun ** We make the PDC call here in order to get the PCI bus range
1014*4882a593Smuzhiyun ** numbers. The rest will get forwarded in pcibios_fixup_bus().
1015*4882a593Smuzhiyun ** We don't have a struct pci_bus assigned to us yet.
1016*4882a593Smuzhiyun */
1017*4882a593Smuzhiyun static void
lba_pat_resources(struct parisc_device * pa_dev,struct lba_device * lba_dev)1018*4882a593Smuzhiyun lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun unsigned long bytecnt;
1021*4882a593Smuzhiyun long io_count;
1022*4882a593Smuzhiyun long status; /* PDC return status */
1023*4882a593Smuzhiyun long pa_count;
1024*4882a593Smuzhiyun pdc_pat_cell_mod_maddr_block_t *pa_pdc_cell; /* PA_VIEW */
1025*4882a593Smuzhiyun pdc_pat_cell_mod_maddr_block_t *io_pdc_cell; /* IO_VIEW */
1026*4882a593Smuzhiyun int i;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun pa_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
1029*4882a593Smuzhiyun if (!pa_pdc_cell)
1030*4882a593Smuzhiyun return;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun io_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
1033*4882a593Smuzhiyun if (!io_pdc_cell) {
1034*4882a593Smuzhiyun kfree(pa_pdc_cell);
1035*4882a593Smuzhiyun return;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* return cell module (IO view) */
1039*4882a593Smuzhiyun status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
1040*4882a593Smuzhiyun PA_VIEW, pa_pdc_cell);
1041*4882a593Smuzhiyun pa_count = pa_pdc_cell->mod[1];
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
1044*4882a593Smuzhiyun IO_VIEW, io_pdc_cell);
1045*4882a593Smuzhiyun io_count = io_pdc_cell->mod[1];
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* We've already done this once for device discovery...*/
1048*4882a593Smuzhiyun if (status != PDC_OK) {
1049*4882a593Smuzhiyun panic("pdc_pat_cell_module() call failed for LBA!\n");
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun if (PAT_GET_ENTITY(pa_pdc_cell->mod_info) != PAT_ENTITY_LBA) {
1053*4882a593Smuzhiyun panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /*
1057*4882a593Smuzhiyun ** Inspect the resources PAT tells us about
1058*4882a593Smuzhiyun */
1059*4882a593Smuzhiyun for (i = 0; i < pa_count; i++) {
1060*4882a593Smuzhiyun struct {
1061*4882a593Smuzhiyun unsigned long type;
1062*4882a593Smuzhiyun unsigned long start;
1063*4882a593Smuzhiyun unsigned long end; /* aka finish */
1064*4882a593Smuzhiyun } *p, *io;
1065*4882a593Smuzhiyun struct resource *r;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun p = (void *) &(pa_pdc_cell->mod[2+i*3]);
1068*4882a593Smuzhiyun io = (void *) &(io_pdc_cell->mod[2+i*3]);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* Convert the PAT range data to PCI "struct resource" */
1071*4882a593Smuzhiyun switch(p->type & 0xff) {
1072*4882a593Smuzhiyun case PAT_PBNUM:
1073*4882a593Smuzhiyun lba_dev->hba.bus_num.start = p->start;
1074*4882a593Smuzhiyun lba_dev->hba.bus_num.end = p->end;
1075*4882a593Smuzhiyun lba_dev->hba.bus_num.flags = IORESOURCE_BUS;
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun case PAT_LMMIO:
1079*4882a593Smuzhiyun /* used to fix up pre-initialized MEM BARs */
1080*4882a593Smuzhiyun if (!lba_dev->hba.lmmio_space.flags) {
1081*4882a593Smuzhiyun unsigned long lba_len;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun lba_len = ~READ_REG32(lba_dev->hba.base_addr
1084*4882a593Smuzhiyun + LBA_LMMIO_MASK);
1085*4882a593Smuzhiyun if ((p->end - p->start) != lba_len)
1086*4882a593Smuzhiyun p->end = extend_lmmio_len(p->start,
1087*4882a593Smuzhiyun p->end, lba_len);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun sprintf(lba_dev->hba.lmmio_name,
1090*4882a593Smuzhiyun "PCI%02x LMMIO",
1091*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1092*4882a593Smuzhiyun lba_dev->hba.lmmio_space_offset = p->start -
1093*4882a593Smuzhiyun io->start;
1094*4882a593Smuzhiyun r = &lba_dev->hba.lmmio_space;
1095*4882a593Smuzhiyun r->name = lba_dev->hba.lmmio_name;
1096*4882a593Smuzhiyun } else if (!lba_dev->hba.elmmio_space.flags) {
1097*4882a593Smuzhiyun sprintf(lba_dev->hba.elmmio_name,
1098*4882a593Smuzhiyun "PCI%02x ELMMIO",
1099*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1100*4882a593Smuzhiyun r = &lba_dev->hba.elmmio_space;
1101*4882a593Smuzhiyun r->name = lba_dev->hba.elmmio_name;
1102*4882a593Smuzhiyun } else {
1103*4882a593Smuzhiyun printk(KERN_WARNING MODULE_NAME
1104*4882a593Smuzhiyun " only supports 2 LMMIO resources!\n");
1105*4882a593Smuzhiyun break;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun r->start = p->start;
1109*4882a593Smuzhiyun r->end = p->end;
1110*4882a593Smuzhiyun r->flags = IORESOURCE_MEM;
1111*4882a593Smuzhiyun r->parent = r->sibling = r->child = NULL;
1112*4882a593Smuzhiyun break;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun case PAT_GMMIO:
1115*4882a593Smuzhiyun /* MMIO space > 4GB phys addr; for 64-bit BAR */
1116*4882a593Smuzhiyun sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
1117*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1118*4882a593Smuzhiyun r = &lba_dev->hba.gmmio_space;
1119*4882a593Smuzhiyun r->name = lba_dev->hba.gmmio_name;
1120*4882a593Smuzhiyun r->start = p->start;
1121*4882a593Smuzhiyun r->end = p->end;
1122*4882a593Smuzhiyun r->flags = IORESOURCE_MEM;
1123*4882a593Smuzhiyun r->parent = r->sibling = r->child = NULL;
1124*4882a593Smuzhiyun break;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun case PAT_NPIOP:
1127*4882a593Smuzhiyun printk(KERN_WARNING MODULE_NAME
1128*4882a593Smuzhiyun " range[%d] : ignoring NPIOP (0x%lx)\n",
1129*4882a593Smuzhiyun i, p->start);
1130*4882a593Smuzhiyun break;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun case PAT_PIOP:
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun ** Postable I/O port space is per PCI host adapter.
1135*4882a593Smuzhiyun ** base of 64MB PIOP region
1136*4882a593Smuzhiyun */
1137*4882a593Smuzhiyun lba_dev->iop_base = ioremap(p->start, 64 * 1024 * 1024);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
1140*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1141*4882a593Smuzhiyun r = &lba_dev->hba.io_space;
1142*4882a593Smuzhiyun r->name = lba_dev->hba.io_name;
1143*4882a593Smuzhiyun r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
1144*4882a593Smuzhiyun r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
1145*4882a593Smuzhiyun r->flags = IORESOURCE_IO;
1146*4882a593Smuzhiyun r->parent = r->sibling = r->child = NULL;
1147*4882a593Smuzhiyun break;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun default:
1150*4882a593Smuzhiyun printk(KERN_WARNING MODULE_NAME
1151*4882a593Smuzhiyun " range[%d] : unknown pat range type (0x%lx)\n",
1152*4882a593Smuzhiyun i, p->type & 0xff);
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun kfree(pa_pdc_cell);
1158*4882a593Smuzhiyun kfree(io_pdc_cell);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun #else
1161*4882a593Smuzhiyun /* keep compiler from complaining about missing declarations */
1162*4882a593Smuzhiyun #define lba_pat_port_ops lba_astro_port_ops
1163*4882a593Smuzhiyun #define lba_pat_resources(pa_dev, lba_dev)
1164*4882a593Smuzhiyun #endif /* CONFIG_64BIT */
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
1168*4882a593Smuzhiyun extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun static void
lba_legacy_resources(struct parisc_device * pa_dev,struct lba_device * lba_dev)1172*4882a593Smuzhiyun lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct resource *r;
1175*4882a593Smuzhiyun int lba_num;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /*
1180*4882a593Smuzhiyun ** With "legacy" firmware, the lowest byte of FW_SCRATCH
1181*4882a593Smuzhiyun ** represents bus->secondary and the second byte represents
1182*4882a593Smuzhiyun ** bus->subsidiary (i.e. highest PPB programmed by firmware).
1183*4882a593Smuzhiyun ** PCI bus walk *should* end up with the same result.
1184*4882a593Smuzhiyun ** FIXME: But we don't have sanity checks in PCI or LBA.
1185*4882a593Smuzhiyun */
1186*4882a593Smuzhiyun lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
1187*4882a593Smuzhiyun r = &(lba_dev->hba.bus_num);
1188*4882a593Smuzhiyun r->name = "LBA PCI Busses";
1189*4882a593Smuzhiyun r->start = lba_num & 0xff;
1190*4882a593Smuzhiyun r->end = (lba_num>>8) & 0xff;
1191*4882a593Smuzhiyun r->flags = IORESOURCE_BUS;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* Set up local PCI Bus resources - we don't need them for
1194*4882a593Smuzhiyun ** Legacy boxes but it's nice to see in /proc/iomem.
1195*4882a593Smuzhiyun */
1196*4882a593Smuzhiyun r = &(lba_dev->hba.lmmio_space);
1197*4882a593Smuzhiyun sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
1198*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1199*4882a593Smuzhiyun r->name = lba_dev->hba.lmmio_name;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun #if 1
1202*4882a593Smuzhiyun /* We want the CPU -> IO routing of addresses.
1203*4882a593Smuzhiyun * The SBA BASE/MASK registers control CPU -> IO routing.
1204*4882a593Smuzhiyun * Ask SBA what is routed to this rope/LBA.
1205*4882a593Smuzhiyun */
1206*4882a593Smuzhiyun sba_distributed_lmmio(pa_dev, r);
1207*4882a593Smuzhiyun #else
1208*4882a593Smuzhiyun /*
1209*4882a593Smuzhiyun * The LBA BASE/MASK registers control IO -> System routing.
1210*4882a593Smuzhiyun *
1211*4882a593Smuzhiyun * The following code works but doesn't get us what we want.
1212*4882a593Smuzhiyun * Well, only because firmware (v5.0) on C3000 doesn't program
1213*4882a593Smuzhiyun * the LBA BASE/MASE registers to be the exact inverse of
1214*4882a593Smuzhiyun * the corresponding SBA registers. Other Astro/Pluto
1215*4882a593Smuzhiyun * based platform firmware may do it right.
1216*4882a593Smuzhiyun *
1217*4882a593Smuzhiyun * Should someone want to mess with MSI, they may need to
1218*4882a593Smuzhiyun * reprogram LBA BASE/MASK registers. Thus preserve the code
1219*4882a593Smuzhiyun * below until MSI is known to work on C3000/A500/N4000/RP3440.
1220*4882a593Smuzhiyun *
1221*4882a593Smuzhiyun * Using the code below, /proc/iomem shows:
1222*4882a593Smuzhiyun * ...
1223*4882a593Smuzhiyun * f0000000-f0ffffff : PCI00 LMMIO
1224*4882a593Smuzhiyun * f05d0000-f05d0000 : lcd_data
1225*4882a593Smuzhiyun * f05d0008-f05d0008 : lcd_cmd
1226*4882a593Smuzhiyun * f1000000-f1ffffff : PCI01 LMMIO
1227*4882a593Smuzhiyun * f4000000-f4ffffff : PCI02 LMMIO
1228*4882a593Smuzhiyun * f4000000-f4001fff : sym53c8xx
1229*4882a593Smuzhiyun * f4002000-f4003fff : sym53c8xx
1230*4882a593Smuzhiyun * f4004000-f40043ff : sym53c8xx
1231*4882a593Smuzhiyun * f4005000-f40053ff : sym53c8xx
1232*4882a593Smuzhiyun * f4007000-f4007fff : ohci_hcd
1233*4882a593Smuzhiyun * f4008000-f40083ff : tulip
1234*4882a593Smuzhiyun * f6000000-f6ffffff : PCI03 LMMIO
1235*4882a593Smuzhiyun * f8000000-fbffffff : PCI00 ELMMIO
1236*4882a593Smuzhiyun * fa100000-fa4fffff : stifb mmio
1237*4882a593Smuzhiyun * fb000000-fb1fffff : stifb fb
1238*4882a593Smuzhiyun *
1239*4882a593Smuzhiyun * But everything listed under PCI02 actually lives under PCI00.
1240*4882a593Smuzhiyun * This is clearly wrong.
1241*4882a593Smuzhiyun *
1242*4882a593Smuzhiyun * Asking SBA how things are routed tells the correct story:
1243*4882a593Smuzhiyun * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
1244*4882a593Smuzhiyun * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
1245*4882a593Smuzhiyun * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
1246*4882a593Smuzhiyun * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
1247*4882a593Smuzhiyun * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
1248*4882a593Smuzhiyun *
1249*4882a593Smuzhiyun * Which looks like this in /proc/iomem:
1250*4882a593Smuzhiyun * f4000000-f47fffff : PCI00 LMMIO
1251*4882a593Smuzhiyun * f4000000-f4001fff : sym53c8xx
1252*4882a593Smuzhiyun * ...[deteled core devices - same as above]...
1253*4882a593Smuzhiyun * f4008000-f40083ff : tulip
1254*4882a593Smuzhiyun * f4800000-f4ffffff : PCI01 LMMIO
1255*4882a593Smuzhiyun * f6000000-f67fffff : PCI02 LMMIO
1256*4882a593Smuzhiyun * f7000000-f77fffff : PCI03 LMMIO
1257*4882a593Smuzhiyun * f9000000-f9ffffff : PCI02 ELMMIO
1258*4882a593Smuzhiyun * fa000000-fbffffff : PCI03 ELMMIO
1259*4882a593Smuzhiyun * fa100000-fa4fffff : stifb mmio
1260*4882a593Smuzhiyun * fb000000-fb1fffff : stifb fb
1261*4882a593Smuzhiyun *
1262*4882a593Smuzhiyun * ie all Built-in core are under now correctly under PCI00.
1263*4882a593Smuzhiyun * The "PCI02 ELMMIO" directed range is for:
1264*4882a593Smuzhiyun * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
1265*4882a593Smuzhiyun *
1266*4882a593Smuzhiyun * All is well now.
1267*4882a593Smuzhiyun */
1268*4882a593Smuzhiyun r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
1269*4882a593Smuzhiyun if (r->start & 1) {
1270*4882a593Smuzhiyun unsigned long rsize;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun r->flags = IORESOURCE_MEM;
1273*4882a593Smuzhiyun /* mmio_mask also clears Enable bit */
1274*4882a593Smuzhiyun r->start &= mmio_mask;
1275*4882a593Smuzhiyun r->start = PCI_HOST_ADDR(&lba_dev->hba, r->start);
1276*4882a593Smuzhiyun rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /*
1279*4882a593Smuzhiyun ** Each rope only gets part of the distributed range.
1280*4882a593Smuzhiyun ** Adjust "window" for this rope.
1281*4882a593Smuzhiyun */
1282*4882a593Smuzhiyun rsize /= ROPES_PER_IOC;
1283*4882a593Smuzhiyun r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
1284*4882a593Smuzhiyun r->end = r->start + rsize;
1285*4882a593Smuzhiyun } else {
1286*4882a593Smuzhiyun r->end = r->start = 0; /* Not enabled. */
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun #endif
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /*
1291*4882a593Smuzhiyun ** "Directed" ranges are used when the "distributed range" isn't
1292*4882a593Smuzhiyun ** sufficient for all devices below a given LBA. Typically devices
1293*4882a593Smuzhiyun ** like graphics cards or X25 may need a directed range when the
1294*4882a593Smuzhiyun ** bus has multiple slots (ie multiple devices) or the device
1295*4882a593Smuzhiyun ** needs more than the typical 4 or 8MB a distributed range offers.
1296*4882a593Smuzhiyun **
1297*4882a593Smuzhiyun ** The main reason for ignoring it now frigging complications.
1298*4882a593Smuzhiyun ** Directed ranges may overlap (and have precedence) over
1299*4882a593Smuzhiyun ** distributed ranges. Or a distributed range assigned to a unused
1300*4882a593Smuzhiyun ** rope may be used by a directed range on a different rope.
1301*4882a593Smuzhiyun ** Support for graphics devices may require fixing this
1302*4882a593Smuzhiyun ** since they may be assigned a directed range which overlaps
1303*4882a593Smuzhiyun ** an existing (but unused portion of) distributed range.
1304*4882a593Smuzhiyun */
1305*4882a593Smuzhiyun r = &(lba_dev->hba.elmmio_space);
1306*4882a593Smuzhiyun sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
1307*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1308*4882a593Smuzhiyun r->name = lba_dev->hba.elmmio_name;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun #if 1
1311*4882a593Smuzhiyun /* See comment which precedes call to sba_directed_lmmio() */
1312*4882a593Smuzhiyun sba_directed_lmmio(pa_dev, r);
1313*4882a593Smuzhiyun #else
1314*4882a593Smuzhiyun r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (r->start & 1) {
1317*4882a593Smuzhiyun unsigned long rsize;
1318*4882a593Smuzhiyun r->flags = IORESOURCE_MEM;
1319*4882a593Smuzhiyun /* mmio_mask also clears Enable bit */
1320*4882a593Smuzhiyun r->start &= mmio_mask;
1321*4882a593Smuzhiyun r->start = PCI_HOST_ADDR(&lba_dev->hba, r->start);
1322*4882a593Smuzhiyun rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
1323*4882a593Smuzhiyun r->end = r->start + ~rsize;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun #endif
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun r = &(lba_dev->hba.io_space);
1328*4882a593Smuzhiyun sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
1329*4882a593Smuzhiyun (int)lba_dev->hba.bus_num.start);
1330*4882a593Smuzhiyun r->name = lba_dev->hba.io_name;
1331*4882a593Smuzhiyun r->flags = IORESOURCE_IO;
1332*4882a593Smuzhiyun r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
1333*4882a593Smuzhiyun r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* Virtualize the I/O Port space ranges */
1336*4882a593Smuzhiyun lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
1337*4882a593Smuzhiyun r->start |= lba_num;
1338*4882a593Smuzhiyun r->end |= lba_num;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /**************************************************************************
1343*4882a593Smuzhiyun **
1344*4882a593Smuzhiyun ** LBA initialization code (HW and SW)
1345*4882a593Smuzhiyun **
1346*4882a593Smuzhiyun ** o identify LBA chip itself
1347*4882a593Smuzhiyun ** o initialize LBA chip modes (HardFail)
1348*4882a593Smuzhiyun ** o FIXME: initialize DMA hints for reasonable defaults
1349*4882a593Smuzhiyun ** o enable configuration functions
1350*4882a593Smuzhiyun ** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
1351*4882a593Smuzhiyun **
1352*4882a593Smuzhiyun **************************************************************************/
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun static int __init
lba_hw_init(struct lba_device * d)1355*4882a593Smuzhiyun lba_hw_init(struct lba_device *d)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun u32 stat;
1358*4882a593Smuzhiyun u32 bus_reset; /* PDC_PAT_BUG */
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun #if 0
1361*4882a593Smuzhiyun printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
1362*4882a593Smuzhiyun d->hba.base_addr,
1363*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
1364*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
1365*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
1366*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
1367*4882a593Smuzhiyun printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
1368*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
1369*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
1370*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
1371*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
1372*4882a593Smuzhiyun printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
1373*4882a593Smuzhiyun READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
1374*4882a593Smuzhiyun printk(KERN_DEBUG " HINT reg ");
1375*4882a593Smuzhiyun { int i;
1376*4882a593Smuzhiyun for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
1377*4882a593Smuzhiyun printk(" %Lx", READ_REG64(d->hba.base_addr + i));
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun printk("\n");
1380*4882a593Smuzhiyun #endif /* DEBUG_LBA_PAT */
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun #ifdef CONFIG_64BIT
1383*4882a593Smuzhiyun /*
1384*4882a593Smuzhiyun * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
1385*4882a593Smuzhiyun * Only N-Class and up can really make use of Get slot status.
1386*4882a593Smuzhiyun * maybe L-class too but I've never played with it there.
1387*4882a593Smuzhiyun */
1388*4882a593Smuzhiyun #endif
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
1391*4882a593Smuzhiyun bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
1392*4882a593Smuzhiyun if (bus_reset) {
1393*4882a593Smuzhiyun printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
1397*4882a593Smuzhiyun if (stat & LBA_SMART_MODE) {
1398*4882a593Smuzhiyun printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
1399*4882a593Smuzhiyun stat &= ~LBA_SMART_MODE;
1400*4882a593Smuzhiyun WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun /*
1405*4882a593Smuzhiyun * Hard Fail vs. Soft Fail on PCI "Master Abort".
1406*4882a593Smuzhiyun *
1407*4882a593Smuzhiyun * "Master Abort" means the MMIO transaction timed out - usually due to
1408*4882a593Smuzhiyun * the device not responding to an MMIO read. We would like HF to be
1409*4882a593Smuzhiyun * enabled to find driver problems, though it means the system will
1410*4882a593Smuzhiyun * crash with a HPMC.
1411*4882a593Smuzhiyun *
1412*4882a593Smuzhiyun * In SoftFail mode "~0L" is returned as a result of a timeout on the
1413*4882a593Smuzhiyun * pci bus. This is like how PCI busses on x86 and most other
1414*4882a593Smuzhiyun * architectures behave. In order to increase compatibility with
1415*4882a593Smuzhiyun * existing (x86) PCI hardware and existing Linux drivers we enable
1416*4882a593Smuzhiyun * Soft Faul mode on PA-RISC now too.
1417*4882a593Smuzhiyun */
1418*4882a593Smuzhiyun stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
1419*4882a593Smuzhiyun #if defined(ENABLE_HARDFAIL)
1420*4882a593Smuzhiyun WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
1421*4882a593Smuzhiyun #else
1422*4882a593Smuzhiyun WRITE_REG32(stat & ~HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
1423*4882a593Smuzhiyun #endif
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun /*
1426*4882a593Smuzhiyun ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
1427*4882a593Smuzhiyun ** if it's not already set. If we just cleared the PCI Bus Reset
1428*4882a593Smuzhiyun ** signal, wait a bit for the PCI devices to recover and setup.
1429*4882a593Smuzhiyun */
1430*4882a593Smuzhiyun if (bus_reset)
1431*4882a593Smuzhiyun mdelay(pci_post_reset_delay);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
1434*4882a593Smuzhiyun /*
1435*4882a593Smuzhiyun ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
1436*4882a593Smuzhiyun ** B2000/C3600/J6000 also have this problem?
1437*4882a593Smuzhiyun **
1438*4882a593Smuzhiyun ** Elroys with hot pluggable slots don't get configured
1439*4882a593Smuzhiyun ** correctly if the slot is empty. ARB_MASK is set to 0
1440*4882a593Smuzhiyun ** and we can't master transactions on the bus if it's
1441*4882a593Smuzhiyun ** not at least one. 0x3 enables elroy and first slot.
1442*4882a593Smuzhiyun */
1443*4882a593Smuzhiyun printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
1444*4882a593Smuzhiyun WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun /*
1448*4882a593Smuzhiyun ** FIXME: Hint registers are programmed with default hint
1449*4882a593Smuzhiyun ** values by firmware. Hints should be sane even if we
1450*4882a593Smuzhiyun ** can't reprogram them the way drivers want.
1451*4882a593Smuzhiyun */
1452*4882a593Smuzhiyun return 0;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /*
1456*4882a593Smuzhiyun * Unfortunately, when firmware numbers busses, it doesn't take into account
1457*4882a593Smuzhiyun * Cardbus bridges. So we have to renumber the busses to suit ourselves.
1458*4882a593Smuzhiyun * Elroy/Mercury don't actually know what bus number they're attached to;
1459*4882a593Smuzhiyun * we use bus 0 to indicate the directly attached bus and any other bus
1460*4882a593Smuzhiyun * number will be taken care of by the PCI-PCI bridge.
1461*4882a593Smuzhiyun */
1462*4882a593Smuzhiyun static unsigned int lba_next_bus = 0;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun * Determine if lba should claim this chip (return 0) or not (return 1).
1466*4882a593Smuzhiyun * If so, initialize the chip and tell other partners in crime they
1467*4882a593Smuzhiyun * have work to do.
1468*4882a593Smuzhiyun */
1469*4882a593Smuzhiyun static int __init
lba_driver_probe(struct parisc_device * dev)1470*4882a593Smuzhiyun lba_driver_probe(struct parisc_device *dev)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun struct lba_device *lba_dev;
1473*4882a593Smuzhiyun LIST_HEAD(resources);
1474*4882a593Smuzhiyun struct pci_bus *lba_bus;
1475*4882a593Smuzhiyun struct pci_ops *cfg_ops;
1476*4882a593Smuzhiyun u32 func_class;
1477*4882a593Smuzhiyun void *tmp_obj;
1478*4882a593Smuzhiyun char *version;
1479*4882a593Smuzhiyun void __iomem *addr;
1480*4882a593Smuzhiyun int max;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun addr = ioremap(dev->hpa.start, 4096);
1483*4882a593Smuzhiyun if (addr == NULL)
1484*4882a593Smuzhiyun return -ENOMEM;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /* Read HW Rev First */
1487*4882a593Smuzhiyun func_class = READ_REG32(addr + LBA_FCLASS);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if (IS_ELROY(dev)) {
1490*4882a593Smuzhiyun func_class &= 0xf;
1491*4882a593Smuzhiyun switch (func_class) {
1492*4882a593Smuzhiyun case 0: version = "TR1.0"; break;
1493*4882a593Smuzhiyun case 1: version = "TR2.0"; break;
1494*4882a593Smuzhiyun case 2: version = "TR2.1"; break;
1495*4882a593Smuzhiyun case 3: version = "TR2.2"; break;
1496*4882a593Smuzhiyun case 4: version = "TR3.0"; break;
1497*4882a593Smuzhiyun case 5: version = "TR4.0"; break;
1498*4882a593Smuzhiyun default: version = "TR4+";
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
1502*4882a593Smuzhiyun version, func_class & 0xf, (long)dev->hpa.start);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (func_class < 2) {
1505*4882a593Smuzhiyun printk(KERN_WARNING "Can't support LBA older than "
1506*4882a593Smuzhiyun "TR2.1 - continuing under adversity.\n");
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun #if 0
1510*4882a593Smuzhiyun /* Elroy TR4.0 should work with simple algorithm.
1511*4882a593Smuzhiyun But it doesn't. Still missing something. *sigh*
1512*4882a593Smuzhiyun */
1513*4882a593Smuzhiyun if (func_class > 4) {
1514*4882a593Smuzhiyun cfg_ops = &mercury_cfg_ops;
1515*4882a593Smuzhiyun } else
1516*4882a593Smuzhiyun #endif
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun cfg_ops = &elroy_cfg_ops;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
1522*4882a593Smuzhiyun int major, minor;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun func_class &= 0xff;
1525*4882a593Smuzhiyun major = func_class >> 4, minor = func_class & 0xf;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* We could use one printk for both Elroy and Mercury,
1528*4882a593Smuzhiyun * but for the mask for func_class.
1529*4882a593Smuzhiyun */
1530*4882a593Smuzhiyun printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
1531*4882a593Smuzhiyun IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
1532*4882a593Smuzhiyun minor, func_class, (long)dev->hpa.start);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun cfg_ops = &mercury_cfg_ops;
1535*4882a593Smuzhiyun } else {
1536*4882a593Smuzhiyun printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
1537*4882a593Smuzhiyun (long)dev->hpa.start);
1538*4882a593Smuzhiyun return -ENODEV;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* Tell I/O SAPIC driver we have a IRQ handler/region. */
1542*4882a593Smuzhiyun tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
1545*4882a593Smuzhiyun ** have an IRT entry will get NULL back from iosapic code.
1546*4882a593Smuzhiyun */
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
1549*4882a593Smuzhiyun if (!lba_dev) {
1550*4882a593Smuzhiyun printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
1551*4882a593Smuzhiyun return(1);
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /* ---------- First : initialize data we already have --------- */
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun lba_dev->hw_rev = func_class;
1558*4882a593Smuzhiyun lba_dev->hba.base_addr = addr;
1559*4882a593Smuzhiyun lba_dev->hba.dev = dev;
1560*4882a593Smuzhiyun lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
1561*4882a593Smuzhiyun lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
1562*4882a593Smuzhiyun parisc_set_drvdata(dev, lba_dev);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* ------------ Second : initialize common stuff ---------- */
1565*4882a593Smuzhiyun pci_bios = &lba_bios_ops;
1566*4882a593Smuzhiyun pcibios_register_hba(&lba_dev->hba);
1567*4882a593Smuzhiyun spin_lock_init(&lba_dev->lba_lock);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun if (lba_hw_init(lba_dev))
1570*4882a593Smuzhiyun return(1);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* ---------- Third : setup I/O Port and MMIO resources --------- */
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (is_pdc_pat()) {
1575*4882a593Smuzhiyun /* PDC PAT firmware uses PIOP region of GMMIO space. */
1576*4882a593Smuzhiyun pci_port = &lba_pat_port_ops;
1577*4882a593Smuzhiyun /* Go ask PDC PAT what resources this LBA has */
1578*4882a593Smuzhiyun lba_pat_resources(dev, lba_dev);
1579*4882a593Smuzhiyun } else {
1580*4882a593Smuzhiyun if (!astro_iop_base) {
1581*4882a593Smuzhiyun /* Sprockets PDC uses NPIOP region */
1582*4882a593Smuzhiyun astro_iop_base = ioremap(LBA_PORT_BASE, 64 * 1024);
1583*4882a593Smuzhiyun pci_port = &lba_astro_port_ops;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /* Poke the chip a bit for /proc output */
1587*4882a593Smuzhiyun lba_legacy_resources(dev, lba_dev);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun if (lba_dev->hba.bus_num.start < lba_next_bus)
1591*4882a593Smuzhiyun lba_dev->hba.bus_num.start = lba_next_bus;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Overlaps with elmmio can (and should) fail here.
1594*4882a593Smuzhiyun * We will prune (or ignore) the distributed range.
1595*4882a593Smuzhiyun *
1596*4882a593Smuzhiyun * FIXME: SBA code should register all elmmio ranges first.
1597*4882a593Smuzhiyun * that would take care of elmmio ranges routed
1598*4882a593Smuzhiyun * to a different rope (already discovered) from
1599*4882a593Smuzhiyun * getting registered *after* LBA code has already
1600*4882a593Smuzhiyun * registered it's distributed lmmio range.
1601*4882a593Smuzhiyun */
1602*4882a593Smuzhiyun if (truncate_pat_collision(&iomem_resource,
1603*4882a593Smuzhiyun &(lba_dev->hba.lmmio_space))) {
1604*4882a593Smuzhiyun printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
1605*4882a593Smuzhiyun (long)lba_dev->hba.lmmio_space.start,
1606*4882a593Smuzhiyun (long)lba_dev->hba.lmmio_space.end);
1607*4882a593Smuzhiyun lba_dev->hba.lmmio_space.flags = 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun pci_add_resource_offset(&resources, &lba_dev->hba.io_space,
1611*4882a593Smuzhiyun HBA_PORT_BASE(lba_dev->hba.hba_num));
1612*4882a593Smuzhiyun if (lba_dev->hba.elmmio_space.flags)
1613*4882a593Smuzhiyun pci_add_resource_offset(&resources, &lba_dev->hba.elmmio_space,
1614*4882a593Smuzhiyun lba_dev->hba.lmmio_space_offset);
1615*4882a593Smuzhiyun if (lba_dev->hba.lmmio_space.flags)
1616*4882a593Smuzhiyun pci_add_resource_offset(&resources, &lba_dev->hba.lmmio_space,
1617*4882a593Smuzhiyun lba_dev->hba.lmmio_space_offset);
1618*4882a593Smuzhiyun if (lba_dev->hba.gmmio_space.flags) {
1619*4882a593Smuzhiyun /* Not registering GMMIO space - according to docs it's not
1620*4882a593Smuzhiyun * even used on HP-UX. */
1621*4882a593Smuzhiyun /* pci_add_resource(&resources, &lba_dev->hba.gmmio_space); */
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun pci_add_resource(&resources, &lba_dev->hba.bus_num);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun dev->dev.platform_data = lba_dev;
1627*4882a593Smuzhiyun lba_bus = lba_dev->hba.hba_bus =
1628*4882a593Smuzhiyun pci_create_root_bus(&dev->dev, lba_dev->hba.bus_num.start,
1629*4882a593Smuzhiyun cfg_ops, NULL, &resources);
1630*4882a593Smuzhiyun if (!lba_bus) {
1631*4882a593Smuzhiyun pci_free_resource_list(&resources);
1632*4882a593Smuzhiyun return 0;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun max = pci_scan_child_bus(lba_bus);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* This is in lieu of calling pci_assign_unassigned_resources() */
1638*4882a593Smuzhiyun if (is_pdc_pat()) {
1639*4882a593Smuzhiyun /* assign resources to un-initialized devices */
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun DBG_PAT("LBA pci_bus_size_bridges()\n");
1642*4882a593Smuzhiyun pci_bus_size_bridges(lba_bus);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun DBG_PAT("LBA pci_bus_assign_resources()\n");
1645*4882a593Smuzhiyun pci_bus_assign_resources(lba_bus);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun #ifdef DEBUG_LBA_PAT
1648*4882a593Smuzhiyun DBG_PAT("\nLBA PIOP resource tree\n");
1649*4882a593Smuzhiyun lba_dump_res(&lba_dev->hba.io_space, 2);
1650*4882a593Smuzhiyun DBG_PAT("\nLBA LMMIO resource tree\n");
1651*4882a593Smuzhiyun lba_dump_res(&lba_dev->hba.lmmio_space, 2);
1652*4882a593Smuzhiyun #endif
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun /*
1656*4882a593Smuzhiyun ** Once PCI register ops has walked the bus, access to config
1657*4882a593Smuzhiyun ** space is restricted. Avoids master aborts on config cycles.
1658*4882a593Smuzhiyun ** Early LBA revs go fatal on *any* master abort.
1659*4882a593Smuzhiyun */
1660*4882a593Smuzhiyun if (cfg_ops == &elroy_cfg_ops) {
1661*4882a593Smuzhiyun lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun lba_next_bus = max + 1;
1665*4882a593Smuzhiyun pci_bus_add_devices(lba_bus);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* Whew! Finally done! Tell services we got this one covered. */
1668*4882a593Smuzhiyun return 0;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun static const struct parisc_device_id lba_tbl[] __initconst = {
1672*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
1673*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
1674*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
1675*4882a593Smuzhiyun { 0, }
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun static struct parisc_driver lba_driver __refdata = {
1679*4882a593Smuzhiyun .name = MODULE_NAME,
1680*4882a593Smuzhiyun .id_table = lba_tbl,
1681*4882a593Smuzhiyun .probe = lba_driver_probe,
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /*
1685*4882a593Smuzhiyun ** One time initialization to let the world know the LBA was found.
1686*4882a593Smuzhiyun ** Must be called exactly once before pci_init().
1687*4882a593Smuzhiyun */
lba_init(void)1688*4882a593Smuzhiyun void __init lba_init(void)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun register_parisc_driver(&lba_driver);
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /*
1694*4882a593Smuzhiyun ** Initialize the IBASE/IMASK registers for LBA (Elroy).
1695*4882a593Smuzhiyun ** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
1696*4882a593Smuzhiyun ** sba_iommu is responsible for locking (none needed at init time).
1697*4882a593Smuzhiyun */
lba_set_iregs(struct parisc_device * lba,u32 ibase,u32 imask)1698*4882a593Smuzhiyun void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun void __iomem * base_addr = ioremap(lba->hpa.start, 4096);
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun imask <<= 2; /* adjust for hints - 2 more bits */
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun /* Make sure we aren't trying to set bits that aren't writeable. */
1705*4882a593Smuzhiyun WARN_ON((ibase & 0x001fffff) != 0);
1706*4882a593Smuzhiyun WARN_ON((imask & 0x001fffff) != 0);
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun DBG("%s() ibase 0x%x imask 0x%x\n", __func__, ibase, imask);
1709*4882a593Smuzhiyun WRITE_REG32( imask, base_addr + LBA_IMASK);
1710*4882a593Smuzhiyun WRITE_REG32( ibase, base_addr + LBA_IBASE);
1711*4882a593Smuzhiyun iounmap(base_addr);
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /*
1716*4882a593Smuzhiyun * The design of the Diva management card in rp34x0 machines (rp3410, rp3440)
1717*4882a593Smuzhiyun * seems rushed, so that many built-in components simply don't work.
1718*4882a593Smuzhiyun * The following quirks disable the serial AUX port and the built-in ATI RV100
1719*4882a593Smuzhiyun * Radeon 7000 graphics card which both don't have any external connectors and
1720*4882a593Smuzhiyun * thus are useless, and even worse, e.g. the AUX port occupies ttyS0 and as
1721*4882a593Smuzhiyun * such makes those machines the only PARISC machines on which we can't use
1722*4882a593Smuzhiyun * ttyS0 as boot console.
1723*4882a593Smuzhiyun */
quirk_diva_ati_card(struct pci_dev * dev)1724*4882a593Smuzhiyun static void quirk_diva_ati_card(struct pci_dev *dev)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun if (dev->subsystem_vendor != PCI_VENDOR_ID_HP ||
1727*4882a593Smuzhiyun dev->subsystem_device != 0x1292)
1728*4882a593Smuzhiyun return;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun dev_info(&dev->dev, "Hiding Diva built-in ATI card");
1731*4882a593Smuzhiyun dev->device = 0;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RADEON_QY,
1734*4882a593Smuzhiyun quirk_diva_ati_card);
1735*4882a593Smuzhiyun
quirk_diva_aux_disable(struct pci_dev * dev)1736*4882a593Smuzhiyun static void quirk_diva_aux_disable(struct pci_dev *dev)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun if (dev->subsystem_vendor != PCI_VENDOR_ID_HP ||
1739*4882a593Smuzhiyun dev->subsystem_device != 0x1291)
1740*4882a593Smuzhiyun return;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun dev_info(&dev->dev, "Hiding Diva built-in AUX serial device");
1743*4882a593Smuzhiyun dev->device = 0;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
1746*4882a593Smuzhiyun quirk_diva_aux_disable);
1747*4882a593Smuzhiyun
quirk_tosca_aux_disable(struct pci_dev * dev)1748*4882a593Smuzhiyun static void quirk_tosca_aux_disable(struct pci_dev *dev)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun if (dev->subsystem_vendor != PCI_VENDOR_ID_HP ||
1751*4882a593Smuzhiyun dev->subsystem_device != 0x104a)
1752*4882a593Smuzhiyun return;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun dev_info(&dev->dev, "Hiding Tosca secondary built-in AUX serial device");
1755*4882a593Smuzhiyun dev->device = 0;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
1758*4882a593Smuzhiyun quirk_tosca_aux_disable);
1759