1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun ** DINO manager
4*4882a593Smuzhiyun **
5*4882a593Smuzhiyun ** (c) Copyright 1999 Red Hat Software
6*4882a593Smuzhiyun ** (c) Copyright 1999 SuSE GmbH
7*4882a593Smuzhiyun ** (c) Copyright 1999,2000 Hewlett-Packard Company
8*4882a593Smuzhiyun ** (c) Copyright 2000 Grant Grundler
9*4882a593Smuzhiyun ** (c) Copyright 2006-2019 Helge Deller
10*4882a593Smuzhiyun **
11*4882a593Smuzhiyun **
12*4882a593Smuzhiyun ** This module provides access to Dino PCI bus (config/IOport spaces)
13*4882a593Smuzhiyun ** and helps manage Dino IRQ lines.
14*4882a593Smuzhiyun **
15*4882a593Smuzhiyun ** Dino interrupt handling is a bit complicated.
16*4882a593Smuzhiyun ** Dino always writes to the broadcast EIR via irr0 for now.
17*4882a593Smuzhiyun ** (BIG WARNING: using broadcast EIR is a really bad thing for SMP!)
18*4882a593Smuzhiyun ** Only one processor interrupt is used for the 11 IRQ line
19*4882a593Smuzhiyun ** inputs to dino.
20*4882a593Smuzhiyun **
21*4882a593Smuzhiyun ** The different between Built-in Dino and Card-Mode
22*4882a593Smuzhiyun ** dino is in chip initialization and pci device initialization.
23*4882a593Smuzhiyun **
24*4882a593Smuzhiyun ** Linux drivers can only use Card-Mode Dino if pci devices I/O port
25*4882a593Smuzhiyun ** BARs are configured and used by the driver. Programming MMIO address
26*4882a593Smuzhiyun ** requires substantial knowledge of available Host I/O address ranges
27*4882a593Smuzhiyun ** is currently not supported. Port/Config accessor functions are the
28*4882a593Smuzhiyun ** same. "BIOS" differences are handled within the existing routines.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Changes :
32*4882a593Smuzhiyun ** 2001-06-14 : Clement Moyroud (moyroudc@esiee.fr)
33*4882a593Smuzhiyun ** - added support for the integrated RS232.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun ** TODO: create a virtual address for each Dino HPA.
38*4882a593Smuzhiyun ** GSC code might be able to do this since IODC data tells us
39*4882a593Smuzhiyun ** how many pages are used. PCI subsystem could (must?) do this
40*4882a593Smuzhiyun ** for PCI drivers devices which implement/use MMIO registers.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <linux/delay.h>
44*4882a593Smuzhiyun #include <linux/types.h>
45*4882a593Smuzhiyun #include <linux/kernel.h>
46*4882a593Smuzhiyun #include <linux/pci.h>
47*4882a593Smuzhiyun #include <linux/init.h>
48*4882a593Smuzhiyun #include <linux/ioport.h>
49*4882a593Smuzhiyun #include <linux/slab.h>
50*4882a593Smuzhiyun #include <linux/interrupt.h> /* for struct irqaction */
51*4882a593Smuzhiyun #include <linux/spinlock.h> /* for spinlock_t and prototypes */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #include <asm/pdc.h>
54*4882a593Smuzhiyun #include <asm/page.h>
55*4882a593Smuzhiyun #include <asm/io.h>
56*4882a593Smuzhiyun #include <asm/hardware.h>
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #include "gsc.h"
59*4882a593Smuzhiyun #include "iommu.h"
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #undef DINO_DEBUG
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #ifdef DINO_DEBUG
64*4882a593Smuzhiyun #define DBG(x...) printk(x)
65*4882a593Smuzhiyun #else
66*4882a593Smuzhiyun #define DBG(x...)
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun ** Config accessor functions only pass in the 8-bit bus number
71*4882a593Smuzhiyun ** and not the 8-bit "PCI Segment" number. Each Dino will be
72*4882a593Smuzhiyun ** assigned a PCI bus number based on "when" it's discovered.
73*4882a593Smuzhiyun **
74*4882a593Smuzhiyun ** The "secondary" bus number is set to this before calling
75*4882a593Smuzhiyun ** pci_scan_bus(). If any PPB's are present, the scan will
76*4882a593Smuzhiyun ** discover them and update the "secondary" and "subordinate"
77*4882a593Smuzhiyun ** fields in Dino's pci_bus structure.
78*4882a593Smuzhiyun **
79*4882a593Smuzhiyun ** Changes in the configuration *will* result in a different
80*4882a593Smuzhiyun ** bus number for each dino.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define is_card_dino(id) ((id)->hw_type == HPHW_A_DMA)
84*4882a593Smuzhiyun #define is_cujo(id) ((id)->hversion == 0x682)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define DINO_IAR0 0x004
87*4882a593Smuzhiyun #define DINO_IODC_ADDR 0x008
88*4882a593Smuzhiyun #define DINO_IODC_DATA_0 0x008
89*4882a593Smuzhiyun #define DINO_IODC_DATA_1 0x008
90*4882a593Smuzhiyun #define DINO_IRR0 0x00C
91*4882a593Smuzhiyun #define DINO_IAR1 0x010
92*4882a593Smuzhiyun #define DINO_IRR1 0x014
93*4882a593Smuzhiyun #define DINO_IMR 0x018
94*4882a593Smuzhiyun #define DINO_IPR 0x01C
95*4882a593Smuzhiyun #define DINO_TOC_ADDR 0x020
96*4882a593Smuzhiyun #define DINO_ICR 0x024
97*4882a593Smuzhiyun #define DINO_ILR 0x028
98*4882a593Smuzhiyun #define DINO_IO_COMMAND 0x030
99*4882a593Smuzhiyun #define DINO_IO_STATUS 0x034
100*4882a593Smuzhiyun #define DINO_IO_CONTROL 0x038
101*4882a593Smuzhiyun #define DINO_IO_GSC_ERR_RESP 0x040
102*4882a593Smuzhiyun #define DINO_IO_ERR_INFO 0x044
103*4882a593Smuzhiyun #define DINO_IO_PCI_ERR_RESP 0x048
104*4882a593Smuzhiyun #define DINO_IO_FBB_EN 0x05c
105*4882a593Smuzhiyun #define DINO_IO_ADDR_EN 0x060
106*4882a593Smuzhiyun #define DINO_PCI_ADDR 0x064
107*4882a593Smuzhiyun #define DINO_CONFIG_DATA 0x068
108*4882a593Smuzhiyun #define DINO_IO_DATA 0x06c
109*4882a593Smuzhiyun #define DINO_MEM_DATA 0x070 /* Dino 3.x only */
110*4882a593Smuzhiyun #define DINO_GSC2X_CONFIG 0x7b4
111*4882a593Smuzhiyun #define DINO_GMASK 0x800
112*4882a593Smuzhiyun #define DINO_PAMR 0x804
113*4882a593Smuzhiyun #define DINO_PAPR 0x808
114*4882a593Smuzhiyun #define DINO_DAMODE 0x80c
115*4882a593Smuzhiyun #define DINO_PCICMD 0x810
116*4882a593Smuzhiyun #define DINO_PCISTS 0x814
117*4882a593Smuzhiyun #define DINO_MLTIM 0x81c
118*4882a593Smuzhiyun #define DINO_BRDG_FEAT 0x820
119*4882a593Smuzhiyun #define DINO_PCIROR 0x824
120*4882a593Smuzhiyun #define DINO_PCIWOR 0x828
121*4882a593Smuzhiyun #define DINO_TLTIM 0x830
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define DINO_IRQS 11 /* bits 0-10 are architected */
124*4882a593Smuzhiyun #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
125*4882a593Smuzhiyun #define DINO_LOCAL_IRQS (DINO_IRQS+1)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun #define DINO_MASK_IRQ(x) (1<<(x))
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define PCIINTA 0x001
130*4882a593Smuzhiyun #define PCIINTB 0x002
131*4882a593Smuzhiyun #define PCIINTC 0x004
132*4882a593Smuzhiyun #define PCIINTD 0x008
133*4882a593Smuzhiyun #define PCIINTE 0x010
134*4882a593Smuzhiyun #define PCIINTF 0x020
135*4882a593Smuzhiyun #define GSCEXTINT 0x040
136*4882a593Smuzhiyun /* #define xxx 0x080 - bit 7 is "default" */
137*4882a593Smuzhiyun /* #define xxx 0x100 - bit 8 not used */
138*4882a593Smuzhiyun /* #define xxx 0x200 - bit 9 not used */
139*4882a593Smuzhiyun #define RS232INT 0x400
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct dino_device
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct pci_hba_data hba; /* 'C' inheritance - must be first */
144*4882a593Smuzhiyun spinlock_t dinosaur_pen;
145*4882a593Smuzhiyun u32 imr; /* IRQ's which are enabled */
146*4882a593Smuzhiyun struct gsc_irq gsc_irq;
147*4882a593Smuzhiyun int global_irq[DINO_LOCAL_IRQS]; /* map IMR bit to global irq */
148*4882a593Smuzhiyun #ifdef DINO_DEBUG
149*4882a593Smuzhiyun unsigned int dino_irr0; /* save most recent IRQ line stat */
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
DINO_DEV(struct pci_hba_data * hba)153*4882a593Smuzhiyun static inline struct dino_device *DINO_DEV(struct pci_hba_data *hba)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return container_of(hba, struct dino_device, hba);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Dino Configuration Space Accessor Functions
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define DINO_CFG_TOK(bus,dfn,pos) ((u32) ((bus)<<16 | (dfn)<<8 | (pos)))
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * keep the current highest bus count to assist in allocating busses. This
166*4882a593Smuzhiyun * tries to keep a global bus count total so that when we discover an
167*4882a593Smuzhiyun * entirely new bus, it can be given a unique bus number.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun static int dino_current_bus = 0;
170*4882a593Smuzhiyun
dino_cfg_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)171*4882a593Smuzhiyun static int dino_cfg_read(struct pci_bus *bus, unsigned int devfn, int where,
172*4882a593Smuzhiyun int size, u32 *val)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
175*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
176*4882a593Smuzhiyun u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
177*4882a593Smuzhiyun void __iomem *base_addr = d->hba.base_addr;
178*4882a593Smuzhiyun unsigned long flags;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
181*4882a593Smuzhiyun size);
182*4882a593Smuzhiyun spin_lock_irqsave(&d->dinosaur_pen, flags);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* tell HW which CFG address */
185*4882a593Smuzhiyun __raw_writel(v, base_addr + DINO_PCI_ADDR);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* generate cfg read cycle */
188*4882a593Smuzhiyun if (size == 1) {
189*4882a593Smuzhiyun *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3));
190*4882a593Smuzhiyun } else if (size == 2) {
191*4882a593Smuzhiyun *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2));
192*4882a593Smuzhiyun } else if (size == 4) {
193*4882a593Smuzhiyun *val = readl(base_addr + DINO_CONFIG_DATA);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun spin_unlock_irqrestore(&d->dinosaur_pen, flags);
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Dino address stepping "feature":
202*4882a593Smuzhiyun * When address stepping, Dino attempts to drive the bus one cycle too soon
203*4882a593Smuzhiyun * even though the type of cycle (config vs. MMIO) might be different.
204*4882a593Smuzhiyun * The read of Ven/Prod ID is harmless and avoids Dino's address stepping.
205*4882a593Smuzhiyun */
dino_cfg_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)206*4882a593Smuzhiyun static int dino_cfg_write(struct pci_bus *bus, unsigned int devfn, int where,
207*4882a593Smuzhiyun int size, u32 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
210*4882a593Smuzhiyun u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
211*4882a593Smuzhiyun u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
212*4882a593Smuzhiyun void __iomem *base_addr = d->hba.base_addr;
213*4882a593Smuzhiyun unsigned long flags;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
216*4882a593Smuzhiyun size);
217*4882a593Smuzhiyun spin_lock_irqsave(&d->dinosaur_pen, flags);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* avoid address stepping feature */
220*4882a593Smuzhiyun __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR);
221*4882a593Smuzhiyun __raw_readl(base_addr + DINO_CONFIG_DATA);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* tell HW which CFG address */
224*4882a593Smuzhiyun __raw_writel(v, base_addr + DINO_PCI_ADDR);
225*4882a593Smuzhiyun /* generate cfg read cycle */
226*4882a593Smuzhiyun if (size == 1) {
227*4882a593Smuzhiyun writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3));
228*4882a593Smuzhiyun } else if (size == 2) {
229*4882a593Smuzhiyun writew(val, base_addr + DINO_CONFIG_DATA + (where & 2));
230*4882a593Smuzhiyun } else if (size == 4) {
231*4882a593Smuzhiyun writel(val, base_addr + DINO_CONFIG_DATA);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun spin_unlock_irqrestore(&d->dinosaur_pen, flags);
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static struct pci_ops dino_cfg_ops = {
239*4882a593Smuzhiyun .read = dino_cfg_read,
240*4882a593Smuzhiyun .write = dino_cfg_write,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Dino "I/O Port" Space Accessor Functions
246*4882a593Smuzhiyun *
247*4882a593Smuzhiyun * Many PCI devices don't require use of I/O port space (eg Tulip,
248*4882a593Smuzhiyun * NCR720) since they export the same registers to both MMIO and
249*4882a593Smuzhiyun * I/O port space. Performance is going to stink if drivers use
250*4882a593Smuzhiyun * I/O port instead of MMIO.
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define DINO_PORT_IN(type, size, mask) \
254*4882a593Smuzhiyun static u##size dino_in##size (struct pci_hba_data *d, u16 addr) \
255*4882a593Smuzhiyun { \
256*4882a593Smuzhiyun u##size v; \
257*4882a593Smuzhiyun unsigned long flags; \
258*4882a593Smuzhiyun spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
259*4882a593Smuzhiyun /* tell HW which IO Port address */ \
260*4882a593Smuzhiyun __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
261*4882a593Smuzhiyun /* generate I/O PORT read cycle */ \
262*4882a593Smuzhiyun v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
263*4882a593Smuzhiyun spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
264*4882a593Smuzhiyun return v; \
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun DINO_PORT_IN(b, 8, 3)
268*4882a593Smuzhiyun DINO_PORT_IN(w, 16, 2)
269*4882a593Smuzhiyun DINO_PORT_IN(l, 32, 0)
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define DINO_PORT_OUT(type, size, mask) \
272*4882a593Smuzhiyun static void dino_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
273*4882a593Smuzhiyun { \
274*4882a593Smuzhiyun unsigned long flags; \
275*4882a593Smuzhiyun spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
276*4882a593Smuzhiyun /* tell HW which IO port address */ \
277*4882a593Smuzhiyun __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
278*4882a593Smuzhiyun /* generate cfg write cycle */ \
279*4882a593Smuzhiyun write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
280*4882a593Smuzhiyun spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun DINO_PORT_OUT(b, 8, 3)
284*4882a593Smuzhiyun DINO_PORT_OUT(w, 16, 2)
285*4882a593Smuzhiyun DINO_PORT_OUT(l, 32, 0)
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static struct pci_port_ops dino_port_ops = {
288*4882a593Smuzhiyun .inb = dino_in8,
289*4882a593Smuzhiyun .inw = dino_in16,
290*4882a593Smuzhiyun .inl = dino_in32,
291*4882a593Smuzhiyun .outb = dino_out8,
292*4882a593Smuzhiyun .outw = dino_out16,
293*4882a593Smuzhiyun .outl = dino_out32
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
dino_mask_irq(struct irq_data * d)296*4882a593Smuzhiyun static void dino_mask_irq(struct irq_data *d)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
299*4882a593Smuzhiyun int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun DBG(KERN_WARNING "%s(0x%px, %d)\n", __func__, dino_dev, d->irq);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Clear the matching bit in the IMR register */
304*4882a593Smuzhiyun dino_dev->imr &= ~(DINO_MASK_IRQ(local_irq));
305*4882a593Smuzhiyun __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
dino_unmask_irq(struct irq_data * d)308*4882a593Smuzhiyun static void dino_unmask_irq(struct irq_data *d)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
311*4882a593Smuzhiyun int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
312*4882a593Smuzhiyun u32 tmp;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun DBG(KERN_WARNING "%s(0x%px, %d)\n", __func__, dino_dev, d->irq);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun ** clear pending IRQ bits
318*4882a593Smuzhiyun **
319*4882a593Smuzhiyun ** This does NOT change ILR state!
320*4882a593Smuzhiyun ** See comment below for ILR usage.
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* set the matching bit in the IMR register */
325*4882a593Smuzhiyun dino_dev->imr |= DINO_MASK_IRQ(local_irq); /* used in dino_isr() */
326*4882a593Smuzhiyun __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Emulate "Level Triggered" Interrupt
329*4882a593Smuzhiyun ** Basically, a driver is blowing it if the IRQ line is asserted
330*4882a593Smuzhiyun ** while the IRQ is disabled. But tulip.c seems to do that....
331*4882a593Smuzhiyun ** Give 'em a kluge award and a nice round of applause!
332*4882a593Smuzhiyun **
333*4882a593Smuzhiyun ** The gsc_write will generate an interrupt which invokes dino_isr().
334*4882a593Smuzhiyun ** dino_isr() will read IPR and find nothing. But then catch this
335*4882a593Smuzhiyun ** when it also checks ILR.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
338*4882a593Smuzhiyun if (tmp & DINO_MASK_IRQ(local_irq)) {
339*4882a593Smuzhiyun DBG(KERN_WARNING "%s(): IRQ asserted! (ILR 0x%x)\n",
340*4882a593Smuzhiyun __func__, tmp);
341*4882a593Smuzhiyun gsc_writel(dino_dev->gsc_irq.txn_data, dino_dev->gsc_irq.txn_addr);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #ifdef CONFIG_SMP
dino_set_affinity_irq(struct irq_data * d,const struct cpumask * dest,bool force)346*4882a593Smuzhiyun static int dino_set_affinity_irq(struct irq_data *d, const struct cpumask *dest,
347*4882a593Smuzhiyun bool force)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
350*4882a593Smuzhiyun struct cpumask tmask;
351*4882a593Smuzhiyun int cpu_irq;
352*4882a593Smuzhiyun u32 eim;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (!cpumask_and(&tmask, dest, cpu_online_mask))
355*4882a593Smuzhiyun return -EINVAL;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun cpu_irq = cpu_check_affinity(d, &tmask);
358*4882a593Smuzhiyun if (cpu_irq < 0)
359*4882a593Smuzhiyun return cpu_irq;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun dino_dev->gsc_irq.txn_addr = txn_affinity_addr(d->irq, cpu_irq);
362*4882a593Smuzhiyun eim = ((u32) dino_dev->gsc_irq.txn_addr) | dino_dev->gsc_irq.txn_data;
363*4882a593Smuzhiyun __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun irq_data_update_effective_affinity(d, &tmask);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return IRQ_SET_MASK_OK;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun #endif
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun static struct irq_chip dino_interrupt_type = {
372*4882a593Smuzhiyun .name = "GSC-PCI",
373*4882a593Smuzhiyun .irq_unmask = dino_unmask_irq,
374*4882a593Smuzhiyun .irq_mask = dino_mask_irq,
375*4882a593Smuzhiyun #ifdef CONFIG_SMP
376*4882a593Smuzhiyun .irq_set_affinity = dino_set_affinity_irq,
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * Handle a Processor interrupt generated by Dino.
383*4882a593Smuzhiyun *
384*4882a593Smuzhiyun * ilr_loop counter is a kluge to prevent a "stuck" IRQ line from
385*4882a593Smuzhiyun * wedging the CPU. Could be removed or made optional at some point.
386*4882a593Smuzhiyun */
dino_isr(int irq,void * intr_dev)387*4882a593Smuzhiyun static irqreturn_t dino_isr(int irq, void *intr_dev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct dino_device *dino_dev = intr_dev;
390*4882a593Smuzhiyun u32 mask;
391*4882a593Smuzhiyun int ilr_loop = 100;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* read and acknowledge pending interrupts */
394*4882a593Smuzhiyun #ifdef DINO_DEBUG
395*4882a593Smuzhiyun dino_dev->dino_irr0 =
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (mask == 0)
400*4882a593Smuzhiyun return IRQ_NONE;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ilr_again:
403*4882a593Smuzhiyun do {
404*4882a593Smuzhiyun int local_irq = __ffs(mask);
405*4882a593Smuzhiyun int irq = dino_dev->global_irq[local_irq];
406*4882a593Smuzhiyun DBG(KERN_DEBUG "%s(%d, %p) mask 0x%x\n",
407*4882a593Smuzhiyun __func__, irq, intr_dev, mask);
408*4882a593Smuzhiyun generic_handle_irq(irq);
409*4882a593Smuzhiyun mask &= ~DINO_MASK_IRQ(local_irq);
410*4882a593Smuzhiyun } while (mask);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Support for level triggered IRQ lines.
413*4882a593Smuzhiyun **
414*4882a593Smuzhiyun ** Dropping this support would make this routine *much* faster.
415*4882a593Smuzhiyun ** But since PCI requires level triggered IRQ line to share lines...
416*4882a593Smuzhiyun ** device drivers may assume lines are level triggered (and not
417*4882a593Smuzhiyun ** edge triggered like EISA/ISA can be).
418*4882a593Smuzhiyun */
419*4882a593Smuzhiyun mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
420*4882a593Smuzhiyun if (mask) {
421*4882a593Smuzhiyun if (--ilr_loop > 0)
422*4882a593Smuzhiyun goto ilr_again;
423*4882a593Smuzhiyun pr_warn_ratelimited("Dino 0x%px: stuck interrupt %d\n",
424*4882a593Smuzhiyun dino_dev->hba.base_addr, mask);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun return IRQ_HANDLED;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
dino_assign_irq(struct dino_device * dino,int local_irq,int * irqp)429*4882a593Smuzhiyun static void dino_assign_irq(struct dino_device *dino, int local_irq, int *irqp)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun int irq = gsc_assign_irq(&dino_interrupt_type, dino);
432*4882a593Smuzhiyun if (irq == NO_IRQ)
433*4882a593Smuzhiyun return;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun *irqp = irq;
436*4882a593Smuzhiyun dino->global_irq[local_irq] = irq;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
dino_choose_irq(struct parisc_device * dev,void * ctrl)439*4882a593Smuzhiyun static void dino_choose_irq(struct parisc_device *dev, void *ctrl)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun int irq;
442*4882a593Smuzhiyun struct dino_device *dino = ctrl;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun switch (dev->id.sversion) {
445*4882a593Smuzhiyun case 0x00084: irq = 8; break; /* PS/2 */
446*4882a593Smuzhiyun case 0x0008c: irq = 10; break; /* RS232 */
447*4882a593Smuzhiyun case 0x00096: irq = 8; break; /* PS/2 */
448*4882a593Smuzhiyun default: return; /* Unknown */
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun dino_assign_irq(dino, irq, &dev->irq);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Cirrus 6832 Cardbus reports wrong irq on RDI Tadpole PARISC Laptop (deller@gmx.de)
457*4882a593Smuzhiyun * (the irqs are off-by-one, not sure yet if this is a cirrus, dino-hardware or dino-driver problem...)
458*4882a593Smuzhiyun */
quirk_cirrus_cardbus(struct pci_dev * dev)459*4882a593Smuzhiyun static void quirk_cirrus_cardbus(struct pci_dev *dev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun u8 new_irq = dev->irq - 1;
462*4882a593Smuzhiyun printk(KERN_INFO "PCI: Cirrus Cardbus IRQ fixup for %s, from %d to %d\n",
463*4882a593Smuzhiyun pci_name(dev), dev->irq, new_irq);
464*4882a593Smuzhiyun dev->irq = new_irq;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6832, quirk_cirrus_cardbus );
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun #ifdef CONFIG_TULIP
469*4882a593Smuzhiyun /* Check if PCI device is behind a Card-mode Dino. */
pci_dev_is_behind_card_dino(struct pci_dev * dev)470*4882a593Smuzhiyun static int pci_dev_is_behind_card_dino(struct pci_dev *dev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct dino_device *dino_dev;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dino_dev = DINO_DEV(parisc_walk_tree(dev->bus->bridge));
475*4882a593Smuzhiyun return is_card_dino(&dino_dev->hba.dev->id);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
pci_fixup_tulip(struct pci_dev * dev)478*4882a593Smuzhiyun static void pci_fixup_tulip(struct pci_dev *dev)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun if (!pci_dev_is_behind_card_dino(dev))
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM))
483*4882a593Smuzhiyun return;
484*4882a593Smuzhiyun pr_warn("%s: HP HSC-PCI Cards with card-mode Dino not yet supported.\n",
485*4882a593Smuzhiyun pci_name(dev));
486*4882a593Smuzhiyun /* Disable this card by zeroing the PCI resources */
487*4882a593Smuzhiyun memset(&dev->resource[0], 0, sizeof(dev->resource[0]));
488*4882a593Smuzhiyun memset(&dev->resource[1], 0, sizeof(dev->resource[1]));
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_DEC, PCI_ANY_ID, pci_fixup_tulip);
491*4882a593Smuzhiyun #endif /* CONFIG_TULIP */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static void __init
dino_bios_init(void)494*4882a593Smuzhiyun dino_bios_init(void)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun DBG("dino_bios_init\n");
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun * dino_card_setup - Set up the memory space for a Dino in card mode.
501*4882a593Smuzhiyun * @bus: the bus under this dino
502*4882a593Smuzhiyun *
503*4882a593Smuzhiyun * Claim an 8MB chunk of unused IO space and call the generic PCI routines
504*4882a593Smuzhiyun * to set up the addresses of the devices on this bus.
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun #define _8MB 0x00800000UL
507*4882a593Smuzhiyun static void __init
dino_card_setup(struct pci_bus * bus,void __iomem * base_addr)508*4882a593Smuzhiyun dino_card_setup(struct pci_bus *bus, void __iomem *base_addr)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun int i;
511*4882a593Smuzhiyun struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
512*4882a593Smuzhiyun struct resource *res;
513*4882a593Smuzhiyun char name[128];
514*4882a593Smuzhiyun int size;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun res = &dino_dev->hba.lmmio_space;
517*4882a593Smuzhiyun res->flags = IORESOURCE_MEM;
518*4882a593Smuzhiyun size = scnprintf(name, sizeof(name), "Dino LMMIO (%s)",
519*4882a593Smuzhiyun dev_name(bus->bridge));
520*4882a593Smuzhiyun res->name = kmalloc(size+1, GFP_KERNEL);
521*4882a593Smuzhiyun if(res->name)
522*4882a593Smuzhiyun strcpy((char *)res->name, name);
523*4882a593Smuzhiyun else
524*4882a593Smuzhiyun res->name = dino_dev->hba.lmmio_space.name;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
528*4882a593Smuzhiyun F_EXTEND(0xf0000000UL) | _8MB,
529*4882a593Smuzhiyun F_EXTEND(0xffffffffUL) &~ _8MB, _8MB) < 0) {
530*4882a593Smuzhiyun struct pci_dev *dev, *tmp;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun printk(KERN_ERR "Dino: cannot attach bus %s\n",
533*4882a593Smuzhiyun dev_name(bus->bridge));
534*4882a593Smuzhiyun /* kill the bus, we can't do anything with it */
535*4882a593Smuzhiyun list_for_each_entry_safe(dev, tmp, &bus->devices, bus_list) {
536*4882a593Smuzhiyun list_del(&dev->bus_list);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun bus->resource[1] = res;
542*4882a593Smuzhiyun bus->resource[0] = &(dino_dev->hba.io_space);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Now tell dino what range it has */
545*4882a593Smuzhiyun for (i = 1; i < 31; i++) {
546*4882a593Smuzhiyun if (res->start == F_EXTEND(0xf0000000UL | (i * _8MB)))
547*4882a593Smuzhiyun break;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun DBG("DINO GSC WRITE i=%d, start=%lx, dino addr = %p\n",
550*4882a593Smuzhiyun i, res->start, base_addr + DINO_IO_ADDR_EN);
551*4882a593Smuzhiyun __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static void __init
dino_card_fixup(struct pci_dev * dev)555*4882a593Smuzhiyun dino_card_fixup(struct pci_dev *dev)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun u32 irq_pin;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun ** REVISIT: card-mode PCI-PCI expansion chassis do exist.
561*4882a593Smuzhiyun ** Not sure they were ever productized.
562*4882a593Smuzhiyun ** Die here since we'll die later in dino_inb() anyway.
563*4882a593Smuzhiyun */
564*4882a593Smuzhiyun if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
565*4882a593Smuzhiyun panic("Card-Mode Dino: PCI-PCI Bridge not supported\n");
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun ** Set Latency Timer to 0xff (not a shared bus)
570*4882a593Smuzhiyun ** Set CACHELINE_SIZE.
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun dino_cfg_write(dev->bus, dev->devfn,
573*4882a593Smuzhiyun PCI_CACHE_LINE_SIZE, 2, 0xff00 | L1_CACHE_BYTES/4);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun ** Program INT_LINE for card-mode devices.
577*4882a593Smuzhiyun ** The cards are hardwired according to this algorithm.
578*4882a593Smuzhiyun ** And it doesn't matter if PPB's are present or not since
579*4882a593Smuzhiyun ** the IRQ lines bypass the PPB.
580*4882a593Smuzhiyun **
581*4882a593Smuzhiyun ** "-1" converts INTA-D (1-4) to PCIINTA-D (0-3) range.
582*4882a593Smuzhiyun ** The additional "-1" adjusts for skewing the IRQ<->slot.
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun dino_cfg_read(dev->bus, dev->devfn, PCI_INTERRUPT_PIN, 1, &irq_pin);
585*4882a593Smuzhiyun dev->irq = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Shouldn't really need to do this but it's in case someone tries
588*4882a593Smuzhiyun ** to bypass PCI services and look at the card themselves.
589*4882a593Smuzhiyun */
590*4882a593Smuzhiyun dino_cfg_write(dev->bus, dev->devfn, PCI_INTERRUPT_LINE, 1, dev->irq);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* The alignment contraints for PCI bridges under dino */
594*4882a593Smuzhiyun #define DINO_BRIDGE_ALIGN 0x100000
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static void __init
dino_fixup_bus(struct pci_bus * bus)598*4882a593Smuzhiyun dino_fixup_bus(struct pci_bus *bus)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct pci_dev *dev;
601*4882a593Smuzhiyun struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun DBG(KERN_WARNING "%s(0x%px) bus %d platform_data 0x%px\n",
604*4882a593Smuzhiyun __func__, bus, bus->busn_res.start,
605*4882a593Smuzhiyun bus->bridge->platform_data);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Firmware doesn't set up card-mode dino, so we have to */
608*4882a593Smuzhiyun if (is_card_dino(&dino_dev->hba.dev->id)) {
609*4882a593Smuzhiyun dino_card_setup(bus, dino_dev->hba.base_addr);
610*4882a593Smuzhiyun } else if (bus->parent) {
611*4882a593Smuzhiyun int i;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun pci_read_bridge_bases(bus);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun for(i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
617*4882a593Smuzhiyun if((bus->self->resource[i].flags &
618*4882a593Smuzhiyun (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
619*4882a593Smuzhiyun continue;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if(bus->self->resource[i].flags & IORESOURCE_MEM) {
622*4882a593Smuzhiyun /* There's a quirk to alignment of
623*4882a593Smuzhiyun * bridge memory resources: the start
624*4882a593Smuzhiyun * is the alignment and start-end is
625*4882a593Smuzhiyun * the size. However, firmware will
626*4882a593Smuzhiyun * have assigned start and end, so we
627*4882a593Smuzhiyun * need to take this into account */
628*4882a593Smuzhiyun bus->self->resource[i].end = bus->self->resource[i].end - bus->self->resource[i].start + DINO_BRIDGE_ALIGN;
629*4882a593Smuzhiyun bus->self->resource[i].start = DINO_BRIDGE_ALIGN;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun DBG("DEBUG %s assigning %d [%pR]\n",
634*4882a593Smuzhiyun dev_name(&bus->self->dev), i,
635*4882a593Smuzhiyun &bus->self->resource[i]);
636*4882a593Smuzhiyun WARN_ON(pci_assign_resource(bus->self, i));
637*4882a593Smuzhiyun DBG("DEBUG %s after assign %d [%pR]\n",
638*4882a593Smuzhiyun dev_name(&bus->self->dev), i,
639*4882a593Smuzhiyun &bus->self->resource[i]);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun list_for_each_entry(dev, &bus->devices, bus_list) {
645*4882a593Smuzhiyun if (is_card_dino(&dino_dev->hba.dev->id))
646*4882a593Smuzhiyun dino_card_fixup(dev);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /*
649*4882a593Smuzhiyun ** P2PB's only have 2 BARs, no IRQs.
650*4882a593Smuzhiyun ** I'd like to just ignore them for now.
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
653*4882a593Smuzhiyun pcibios_init_bridge(dev);
654*4882a593Smuzhiyun continue;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* null out the ROM resource if there is one (we don't
658*4882a593Smuzhiyun * care about an expansion rom on parisc, since it
659*4882a593Smuzhiyun * usually contains (x86) bios code) */
660*4882a593Smuzhiyun dev->resource[PCI_ROM_RESOURCE].flags = 0;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if(dev->irq == 255) {
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun #define DINO_FIX_UNASSIGNED_INTERRUPTS
665*4882a593Smuzhiyun #ifdef DINO_FIX_UNASSIGNED_INTERRUPTS
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* This code tries to assign an unassigned
668*4882a593Smuzhiyun * interrupt. Leave it disabled unless you
669*4882a593Smuzhiyun * *really* know what you're doing since the
670*4882a593Smuzhiyun * pin<->interrupt line mapping varies by bus
671*4882a593Smuzhiyun * and machine */
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun u32 irq_pin;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun dino_cfg_read(dev->bus, dev->devfn,
676*4882a593Smuzhiyun PCI_INTERRUPT_PIN, 1, &irq_pin);
677*4882a593Smuzhiyun irq_pin = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
678*4882a593Smuzhiyun printk(KERN_WARNING "Device %s has undefined IRQ, "
679*4882a593Smuzhiyun "setting to %d\n", pci_name(dev), irq_pin);
680*4882a593Smuzhiyun dino_cfg_write(dev->bus, dev->devfn,
681*4882a593Smuzhiyun PCI_INTERRUPT_LINE, 1, irq_pin);
682*4882a593Smuzhiyun dino_assign_irq(dino_dev, irq_pin, &dev->irq);
683*4882a593Smuzhiyun #else
684*4882a593Smuzhiyun dev->irq = 65535;
685*4882a593Smuzhiyun printk(KERN_WARNING "Device %s has unassigned IRQ\n", pci_name(dev));
686*4882a593Smuzhiyun #endif
687*4882a593Smuzhiyun } else {
688*4882a593Smuzhiyun /* Adjust INT_LINE for that busses region */
689*4882a593Smuzhiyun dino_assign_irq(dino_dev, dev->irq, &dev->irq);
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static struct pci_bios_ops dino_bios_ops = {
696*4882a593Smuzhiyun .init = dino_bios_init,
697*4882a593Smuzhiyun .fixup_bus = dino_fixup_bus
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /*
702*4882a593Smuzhiyun * Initialise a DINO controller chip
703*4882a593Smuzhiyun */
704*4882a593Smuzhiyun static void __init
dino_card_init(struct dino_device * dino_dev)705*4882a593Smuzhiyun dino_card_init(struct dino_device *dino_dev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun u32 brdg_feat = 0x00784e05;
708*4882a593Smuzhiyun unsigned long status;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS);
711*4882a593Smuzhiyun if (status & 0x0000ff80) {
712*4882a593Smuzhiyun __raw_writel(0x00000005,
713*4882a593Smuzhiyun dino_dev->hba.base_addr+DINO_IO_COMMAND);
714*4882a593Smuzhiyun udelay(1);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
718*4882a593Smuzhiyun __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
719*4882a593Smuzhiyun __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun #if 1
722*4882a593Smuzhiyun /* REVISIT - should be a runtime check (eg if (CPU_IS_PCX_L) ...) */
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun ** PCX-L processors don't support XQL like Dino wants it.
725*4882a593Smuzhiyun ** PCX-L2 ignore XQL signal and it doesn't matter.
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun brdg_feat &= ~0x4; /* UXQL */
728*4882a593Smuzhiyun #endif
729*4882a593Smuzhiyun __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun ** Don't enable address decoding until we know which I/O range
733*4882a593Smuzhiyun ** currently is available from the host. Only affects MMIO
734*4882a593Smuzhiyun ** and not I/O port space.
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
739*4882a593Smuzhiyun __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
740*4882a593Smuzhiyun __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
743*4882a593Smuzhiyun __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
744*4882a593Smuzhiyun __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Disable PAMR before writing PAPR */
747*4882a593Smuzhiyun __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
748*4882a593Smuzhiyun __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
749*4882a593Smuzhiyun __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun ** Dino ERS encourages enabling FBB (0x6f).
753*4882a593Smuzhiyun ** We can't until we know *all* devices below us can support it.
754*4882a593Smuzhiyun ** (Something in device configuration header tells us).
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Somewhere, the PCI spec says give devices 1 second
759*4882a593Smuzhiyun ** to recover from the #RESET being de-asserted.
760*4882a593Smuzhiyun ** Experience shows most devices only need 10ms.
761*4882a593Smuzhiyun ** This short-cut speeds up booting significantly.
762*4882a593Smuzhiyun */
763*4882a593Smuzhiyun mdelay(pci_post_reset_delay);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static int __init
dino_bridge_init(struct dino_device * dino_dev,const char * name)767*4882a593Smuzhiyun dino_bridge_init(struct dino_device *dino_dev, const char *name)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun unsigned long io_addr;
770*4882a593Smuzhiyun int result, i, count=0;
771*4882a593Smuzhiyun struct resource *res, *prevres = NULL;
772*4882a593Smuzhiyun /*
773*4882a593Smuzhiyun * Decoding IO_ADDR_EN only works for Built-in Dino
774*4882a593Smuzhiyun * since PDC has already initialized this.
775*4882a593Smuzhiyun */
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
778*4882a593Smuzhiyun if (io_addr == 0) {
779*4882a593Smuzhiyun printk(KERN_WARNING "%s: No PCI devices enabled.\n", name);
780*4882a593Smuzhiyun return -ENODEV;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun res = &dino_dev->hba.lmmio_space;
784*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
785*4882a593Smuzhiyun unsigned long start, end;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if((io_addr & (1 << i)) == 0)
788*4882a593Smuzhiyun continue;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun start = F_EXTEND(0xf0000000UL) | (i << 23);
791*4882a593Smuzhiyun end = start + 8 * 1024 * 1024 - 1;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun DBG("DINO RANGE %d is at 0x%lx-0x%lx\n", count,
794*4882a593Smuzhiyun start, end);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if(prevres && prevres->end + 1 == start) {
797*4882a593Smuzhiyun prevres->end = end;
798*4882a593Smuzhiyun } else {
799*4882a593Smuzhiyun if(count >= DINO_MAX_LMMIO_RESOURCES) {
800*4882a593Smuzhiyun printk(KERN_ERR "%s is out of resource windows for range %d (0x%lx-0x%lx)\n", name, count, start, end);
801*4882a593Smuzhiyun break;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun prevres = res;
804*4882a593Smuzhiyun res->start = start;
805*4882a593Smuzhiyun res->end = end;
806*4882a593Smuzhiyun res->flags = IORESOURCE_MEM;
807*4882a593Smuzhiyun res->name = kmalloc(64, GFP_KERNEL);
808*4882a593Smuzhiyun if(res->name)
809*4882a593Smuzhiyun snprintf((char *)res->name, 64, "%s LMMIO %d",
810*4882a593Smuzhiyun name, count);
811*4882a593Smuzhiyun res++;
812*4882a593Smuzhiyun count++;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun res = &dino_dev->hba.lmmio_space;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
819*4882a593Smuzhiyun if(res[i].flags == 0)
820*4882a593Smuzhiyun break;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
823*4882a593Smuzhiyun if (result < 0) {
824*4882a593Smuzhiyun printk(KERN_ERR "%s: failed to claim PCI Bus address "
825*4882a593Smuzhiyun "space %d (%pR)!\n", name, i, &res[i]);
826*4882a593Smuzhiyun return result;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
dino_common_init(struct parisc_device * dev,struct dino_device * dino_dev,const char * name)832*4882a593Smuzhiyun static int __init dino_common_init(struct parisc_device *dev,
833*4882a593Smuzhiyun struct dino_device *dino_dev, const char *name)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun int status;
836*4882a593Smuzhiyun u32 eim;
837*4882a593Smuzhiyun struct resource *res;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun pcibios_register_hba(&dino_dev->hba);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun pci_bios = &dino_bios_ops; /* used by pci_scan_bus() */
842*4882a593Smuzhiyun pci_port = &dino_port_ops;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /*
845*4882a593Smuzhiyun ** Note: SMP systems can make use of IRR1/IAR1 registers
846*4882a593Smuzhiyun ** But it won't buy much performance except in very
847*4882a593Smuzhiyun ** specific applications/configurations. Note Dino
848*4882a593Smuzhiyun ** still only has 11 IRQ input lines - just map some of them
849*4882a593Smuzhiyun ** to a different processor.
850*4882a593Smuzhiyun */
851*4882a593Smuzhiyun dev->irq = gsc_alloc_irq(&dino_dev->gsc_irq);
852*4882a593Smuzhiyun eim = ((u32) dino_dev->gsc_irq.txn_addr) | dino_dev->gsc_irq.txn_data;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun ** Dino needs a PA "IRQ" to get a processor's attention.
856*4882a593Smuzhiyun ** arch/parisc/kernel/irq.c returns an EIRR bit.
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun if (dev->irq < 0) {
859*4882a593Smuzhiyun printk(KERN_WARNING "%s: gsc_alloc_irq() failed\n", name);
860*4882a593Smuzhiyun return 1;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun status = request_irq(dev->irq, dino_isr, 0, name, dino_dev);
864*4882a593Smuzhiyun if (status) {
865*4882a593Smuzhiyun printk(KERN_WARNING "%s: request_irq() failed with %d\n",
866*4882a593Smuzhiyun name, status);
867*4882a593Smuzhiyun return 1;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* Support the serial port which is sometimes attached on built-in
871*4882a593Smuzhiyun * Dino / Cujo chips.
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun gsc_fixup_irqs(dev, dino_dev, dino_choose_irq);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /*
877*4882a593Smuzhiyun ** This enables DINO to generate interrupts when it sees
878*4882a593Smuzhiyun ** any of its inputs *change*. Just asserting an IRQ
879*4882a593Smuzhiyun ** before it's enabled (ie unmasked) isn't good enough.
880*4882a593Smuzhiyun */
881*4882a593Smuzhiyun __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /*
884*4882a593Smuzhiyun ** Some platforms don't clear Dino's IRR0 register at boot time.
885*4882a593Smuzhiyun ** Reading will clear it now.
886*4882a593Smuzhiyun */
887*4882a593Smuzhiyun __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* allocate I/O Port resource region */
890*4882a593Smuzhiyun res = &dino_dev->hba.io_space;
891*4882a593Smuzhiyun if (!is_cujo(&dev->id)) {
892*4882a593Smuzhiyun res->name = "Dino I/O Port";
893*4882a593Smuzhiyun } else {
894*4882a593Smuzhiyun res->name = "Cujo I/O Port";
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
897*4882a593Smuzhiyun res->end = res->start + (HBA_PORT_SPACE_SIZE - 1);
898*4882a593Smuzhiyun res->flags = IORESOURCE_IO; /* do not mark it busy ! */
899*4882a593Smuzhiyun if (request_resource(&ioport_resource, res) < 0) {
900*4882a593Smuzhiyun printk(KERN_ERR "%s: request I/O Port region failed "
901*4882a593Smuzhiyun "0x%lx/%lx (hpa 0x%px)\n",
902*4882a593Smuzhiyun name, (unsigned long)res->start, (unsigned long)res->end,
903*4882a593Smuzhiyun dino_dev->hba.base_addr);
904*4882a593Smuzhiyun return 1;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun #define CUJO_RAVEN_ADDR F_EXTEND(0xf1000000UL)
911*4882a593Smuzhiyun #define CUJO_FIREHAWK_ADDR F_EXTEND(0xf1604000UL)
912*4882a593Smuzhiyun #define CUJO_RAVEN_BADPAGE 0x01003000UL
913*4882a593Smuzhiyun #define CUJO_FIREHAWK_BADPAGE 0x01607000UL
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun static const char dino_vers[][4] = {
916*4882a593Smuzhiyun "2.0",
917*4882a593Smuzhiyun "2.1",
918*4882a593Smuzhiyun "3.0",
919*4882a593Smuzhiyun "3.1"
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun static const char cujo_vers[][4] = {
923*4882a593Smuzhiyun "1.0",
924*4882a593Smuzhiyun "2.0"
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun void ccio_cujo20_fixup(struct parisc_device *dev, u32 iovp);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /*
930*4882a593Smuzhiyun ** Determine if dino should claim this chip (return 0) or not (return 1).
931*4882a593Smuzhiyun ** If so, initialize the chip appropriately (card-mode vs bridge mode).
932*4882a593Smuzhiyun ** Much of the initialization is common though.
933*4882a593Smuzhiyun */
dino_probe(struct parisc_device * dev)934*4882a593Smuzhiyun static int __init dino_probe(struct parisc_device *dev)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct dino_device *dino_dev; // Dino specific control struct
937*4882a593Smuzhiyun const char *version = "unknown";
938*4882a593Smuzhiyun char *name;
939*4882a593Smuzhiyun int is_cujo = 0;
940*4882a593Smuzhiyun LIST_HEAD(resources);
941*4882a593Smuzhiyun struct pci_bus *bus;
942*4882a593Smuzhiyun unsigned long hpa = dev->hpa.start;
943*4882a593Smuzhiyun int max;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun name = "Dino";
946*4882a593Smuzhiyun if (is_card_dino(&dev->id)) {
947*4882a593Smuzhiyun version = "3.x (card mode)";
948*4882a593Smuzhiyun } else {
949*4882a593Smuzhiyun if (!is_cujo(&dev->id)) {
950*4882a593Smuzhiyun if (dev->id.hversion_rev < 4) {
951*4882a593Smuzhiyun version = dino_vers[dev->id.hversion_rev];
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun } else {
954*4882a593Smuzhiyun name = "Cujo";
955*4882a593Smuzhiyun is_cujo = 1;
956*4882a593Smuzhiyun if (dev->id.hversion_rev < 2) {
957*4882a593Smuzhiyun version = cujo_vers[dev->id.hversion_rev];
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun printk("%s version %s found at 0x%lx\n", name, version, hpa);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (!request_mem_region(hpa, PAGE_SIZE, name)) {
965*4882a593Smuzhiyun printk(KERN_ERR "DINO: Hey! Someone took my MMIO space (0x%lx)!\n",
966*4882a593Smuzhiyun hpa);
967*4882a593Smuzhiyun return 1;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Check for bugs */
971*4882a593Smuzhiyun if (is_cujo && dev->id.hversion_rev == 1) {
972*4882a593Smuzhiyun #ifdef CONFIG_IOMMU_CCIO
973*4882a593Smuzhiyun printk(KERN_WARNING "Enabling Cujo 2.0 bug workaround\n");
974*4882a593Smuzhiyun if (hpa == (unsigned long)CUJO_RAVEN_ADDR) {
975*4882a593Smuzhiyun ccio_cujo20_fixup(dev, CUJO_RAVEN_BADPAGE);
976*4882a593Smuzhiyun } else if (hpa == (unsigned long)CUJO_FIREHAWK_ADDR) {
977*4882a593Smuzhiyun ccio_cujo20_fixup(dev, CUJO_FIREHAWK_BADPAGE);
978*4882a593Smuzhiyun } else {
979*4882a593Smuzhiyun printk("Don't recognise Cujo at address 0x%lx, not enabling workaround\n", hpa);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun #endif
982*4882a593Smuzhiyun } else if (!is_cujo && !is_card_dino(&dev->id) &&
983*4882a593Smuzhiyun dev->id.hversion_rev < 3) {
984*4882a593Smuzhiyun printk(KERN_WARNING
985*4882a593Smuzhiyun "The GSCtoPCI (Dino hrev %d) bus converter found may exhibit\n"
986*4882a593Smuzhiyun "data corruption. See Service Note Numbers: A4190A-01, A4191A-01.\n"
987*4882a593Smuzhiyun "Systems shipped after Aug 20, 1997 will not exhibit this problem.\n"
988*4882a593Smuzhiyun "Models affected: C180, C160, C160L, B160L, and B132L workstations.\n\n",
989*4882a593Smuzhiyun dev->id.hversion_rev);
990*4882a593Smuzhiyun /* REVISIT: why are C200/C240 listed in the README table but not
991*4882a593Smuzhiyun ** "Models affected"? Could be an omission in the original literature.
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun dino_dev = kzalloc(sizeof(struct dino_device), GFP_KERNEL);
996*4882a593Smuzhiyun if (!dino_dev) {
997*4882a593Smuzhiyun printk("dino_init_chip - couldn't alloc dino_device\n");
998*4882a593Smuzhiyun return 1;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun dino_dev->hba.dev = dev;
1002*4882a593Smuzhiyun dino_dev->hba.base_addr = ioremap(hpa, 4096);
1003*4882a593Smuzhiyun dino_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
1004*4882a593Smuzhiyun spin_lock_init(&dino_dev->dinosaur_pen);
1005*4882a593Smuzhiyun dino_dev->hba.iommu = ccio_get_iommu(dev);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (is_card_dino(&dev->id)) {
1008*4882a593Smuzhiyun dino_card_init(dino_dev);
1009*4882a593Smuzhiyun } else {
1010*4882a593Smuzhiyun dino_bridge_init(dino_dev, name);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (dino_common_init(dev, dino_dev, name))
1014*4882a593Smuzhiyun return 1;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun dev->dev.platform_data = dino_dev;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun pci_add_resource_offset(&resources, &dino_dev->hba.io_space,
1019*4882a593Smuzhiyun HBA_PORT_BASE(dino_dev->hba.hba_num));
1020*4882a593Smuzhiyun if (dino_dev->hba.lmmio_space.flags)
1021*4882a593Smuzhiyun pci_add_resource_offset(&resources, &dino_dev->hba.lmmio_space,
1022*4882a593Smuzhiyun dino_dev->hba.lmmio_space_offset);
1023*4882a593Smuzhiyun if (dino_dev->hba.elmmio_space.flags)
1024*4882a593Smuzhiyun pci_add_resource_offset(&resources, &dino_dev->hba.elmmio_space,
1025*4882a593Smuzhiyun dino_dev->hba.lmmio_space_offset);
1026*4882a593Smuzhiyun if (dino_dev->hba.gmmio_space.flags)
1027*4882a593Smuzhiyun pci_add_resource(&resources, &dino_dev->hba.gmmio_space);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun dino_dev->hba.bus_num.start = dino_current_bus;
1030*4882a593Smuzhiyun dino_dev->hba.bus_num.end = 255;
1031*4882a593Smuzhiyun dino_dev->hba.bus_num.flags = IORESOURCE_BUS;
1032*4882a593Smuzhiyun pci_add_resource(&resources, &dino_dev->hba.bus_num);
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun ** It's not used to avoid chicken/egg problems
1035*4882a593Smuzhiyun ** with configuration accessor functions.
1036*4882a593Smuzhiyun */
1037*4882a593Smuzhiyun dino_dev->hba.hba_bus = bus = pci_create_root_bus(&dev->dev,
1038*4882a593Smuzhiyun dino_current_bus, &dino_cfg_ops, NULL, &resources);
1039*4882a593Smuzhiyun if (!bus) {
1040*4882a593Smuzhiyun printk(KERN_ERR "ERROR: failed to scan PCI bus on %s (duplicate bus number %d?)\n",
1041*4882a593Smuzhiyun dev_name(&dev->dev), dino_current_bus);
1042*4882a593Smuzhiyun pci_free_resource_list(&resources);
1043*4882a593Smuzhiyun /* increment the bus number in case of duplicates */
1044*4882a593Smuzhiyun dino_current_bus++;
1045*4882a593Smuzhiyun return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun max = pci_scan_child_bus(bus);
1049*4882a593Smuzhiyun pci_bus_update_busn_res_end(bus, max);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* This code *depends* on scanning being single threaded
1052*4882a593Smuzhiyun * if it isn't, this global bus number count will fail
1053*4882a593Smuzhiyun */
1054*4882a593Smuzhiyun dino_current_bus = max + 1;
1055*4882a593Smuzhiyun pci_bus_assign_resources(bus);
1056*4882a593Smuzhiyun pci_bus_add_devices(bus);
1057*4882a593Smuzhiyun return 0;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun * Normally, we would just test sversion. But the Elroy PCI adapter has
1062*4882a593Smuzhiyun * the same sversion as Dino, so we have to check hversion as well.
1063*4882a593Smuzhiyun * Unfortunately, the J2240 PDC reports the wrong hversion for the first
1064*4882a593Smuzhiyun * Dino, so we have to test for Dino, Cujo and Dino-in-a-J2240.
1065*4882a593Smuzhiyun * For card-mode Dino, most machines report an sversion of 9D. But 715
1066*4882a593Smuzhiyun * and 725 firmware misreport it as 0x08080 for no adequately explained
1067*4882a593Smuzhiyun * reason.
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun static const struct parisc_device_id dino_tbl[] __initconst = {
1070*4882a593Smuzhiyun { HPHW_A_DMA, HVERSION_REV_ANY_ID, 0x004, 0x0009D },/* Card-mode Dino */
1071*4882a593Smuzhiyun { HPHW_A_DMA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x08080 }, /* XXX */
1072*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x680, 0xa }, /* Bridge-mode Dino */
1073*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x682, 0xa }, /* Bridge-mode Cujo */
1074*4882a593Smuzhiyun { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x05d, 0xa }, /* Dino in a J2240 */
1075*4882a593Smuzhiyun { 0, }
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun static struct parisc_driver dino_driver __refdata = {
1079*4882a593Smuzhiyun .name = "dino",
1080*4882a593Smuzhiyun .id_table = dino_tbl,
1081*4882a593Smuzhiyun .probe = dino_probe,
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * One time initialization to let the world know Dino is here.
1086*4882a593Smuzhiyun * This is the only routine which is NOT static.
1087*4882a593Smuzhiyun * Must be called exactly once before pci_init().
1088*4882a593Smuzhiyun */
dino_init(void)1089*4882a593Smuzhiyun int __init dino_init(void)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun register_parisc_driver(&dino_driver);
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095