xref: /OK3568_Linux_fs/kernel/drivers/nvmem/vf610-ocotp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Toradex AG.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Sanchayan Maity <sanchayan.maity@toradex.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the barebox ocotp driver,
8*4882a593Smuzhiyun  * Copyright (c) 2010 Baruch Siach <baruch@tkos.co.il>
9*4882a593Smuzhiyun  *	Orex Computed Radiography
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* OCOTP Register Offsets */
23*4882a593Smuzhiyun #define OCOTP_CTRL_REG				0x00
24*4882a593Smuzhiyun #define OCOTP_CTRL_SET				0x04
25*4882a593Smuzhiyun #define OCOTP_CTRL_CLR				0x08
26*4882a593Smuzhiyun #define OCOTP_TIMING				0x10
27*4882a593Smuzhiyun #define OCOTP_DATA				0x20
28*4882a593Smuzhiyun #define OCOTP_READ_CTRL_REG			0x30
29*4882a593Smuzhiyun #define OCOTP_READ_FUSE_DATA			0x40
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* OCOTP Register bits and masks */
32*4882a593Smuzhiyun #define OCOTP_CTRL_WR_UNLOCK			16
33*4882a593Smuzhiyun #define OCOTP_CTRL_WR_UNLOCK_KEY		0x3E77
34*4882a593Smuzhiyun #define OCOTP_CTRL_WR_UNLOCK_MASK		GENMASK(31, 16)
35*4882a593Smuzhiyun #define OCOTP_CTRL_ADDR				0
36*4882a593Smuzhiyun #define OCOTP_CTRL_ADDR_MASK			GENMASK(6, 0)
37*4882a593Smuzhiyun #define OCOTP_CTRL_RELOAD_SHADOWS		BIT(10)
38*4882a593Smuzhiyun #define OCOTP_CTRL_ERR				BIT(9)
39*4882a593Smuzhiyun #define OCOTP_CTRL_BUSY				BIT(8)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define OCOTP_TIMING_STROBE_READ		16
42*4882a593Smuzhiyun #define OCOTP_TIMING_STROBE_READ_MASK		GENMASK(21, 16)
43*4882a593Smuzhiyun #define OCOTP_TIMING_RELAX			12
44*4882a593Smuzhiyun #define OCOTP_TIMING_RELAX_MASK			GENMASK(15, 12)
45*4882a593Smuzhiyun #define OCOTP_TIMING_STROBE_PROG		0
46*4882a593Smuzhiyun #define OCOTP_TIMING_STROBE_PROG_MASK		GENMASK(11, 0)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define OCOTP_READ_CTRL_READ_FUSE		0x1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define VF610_OCOTP_TIMEOUT			100000
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define BF(value, field)		(((value) << field) & field##_MASK)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define DEF_RELAX				20
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const int base_to_fuse_addr_mappings[][2] = {
57*4882a593Smuzhiyun 	{0x400, 0x00},
58*4882a593Smuzhiyun 	{0x410, 0x01},
59*4882a593Smuzhiyun 	{0x420, 0x02},
60*4882a593Smuzhiyun 	{0x450, 0x05},
61*4882a593Smuzhiyun 	{0x4F0, 0x0F},
62*4882a593Smuzhiyun 	{0x600, 0x20},
63*4882a593Smuzhiyun 	{0x610, 0x21},
64*4882a593Smuzhiyun 	{0x620, 0x22},
65*4882a593Smuzhiyun 	{0x630, 0x23},
66*4882a593Smuzhiyun 	{0x640, 0x24},
67*4882a593Smuzhiyun 	{0x650, 0x25},
68*4882a593Smuzhiyun 	{0x660, 0x26},
69*4882a593Smuzhiyun 	{0x670, 0x27},
70*4882a593Smuzhiyun 	{0x6F0, 0x2F},
71*4882a593Smuzhiyun 	{0x880, 0x38},
72*4882a593Smuzhiyun 	{0x890, 0x39},
73*4882a593Smuzhiyun 	{0x8A0, 0x3A},
74*4882a593Smuzhiyun 	{0x8B0, 0x3B},
75*4882a593Smuzhiyun 	{0x8C0, 0x3C},
76*4882a593Smuzhiyun 	{0x8D0, 0x3D},
77*4882a593Smuzhiyun 	{0x8E0, 0x3E},
78*4882a593Smuzhiyun 	{0x8F0, 0x3F},
79*4882a593Smuzhiyun 	{0xC80, 0x78},
80*4882a593Smuzhiyun 	{0xC90, 0x79},
81*4882a593Smuzhiyun 	{0xCA0, 0x7A},
82*4882a593Smuzhiyun 	{0xCB0, 0x7B},
83*4882a593Smuzhiyun 	{0xCC0, 0x7C},
84*4882a593Smuzhiyun 	{0xCD0, 0x7D},
85*4882a593Smuzhiyun 	{0xCE0, 0x7E},
86*4882a593Smuzhiyun 	{0xCF0, 0x7F},
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct vf610_ocotp {
90*4882a593Smuzhiyun 	void __iomem *base;
91*4882a593Smuzhiyun 	struct clk *clk;
92*4882a593Smuzhiyun 	struct device *dev;
93*4882a593Smuzhiyun 	struct nvmem_device *nvmem;
94*4882a593Smuzhiyun 	int timing;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
vf610_ocotp_wait_busy(void __iomem * base)97*4882a593Smuzhiyun static int vf610_ocotp_wait_busy(void __iomem *base)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	int timeout = VF610_OCOTP_TIMEOUT;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	while ((readl(base) & OCOTP_CTRL_BUSY) && --timeout)
102*4882a593Smuzhiyun 		udelay(10);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (!timeout) {
105*4882a593Smuzhiyun 		writel(OCOTP_CTRL_ERR, base + OCOTP_CTRL_CLR);
106*4882a593Smuzhiyun 		return -ETIMEDOUT;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	udelay(10);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
vf610_ocotp_calculate_timing(struct vf610_ocotp * ocotp_dev)114*4882a593Smuzhiyun static int vf610_ocotp_calculate_timing(struct vf610_ocotp *ocotp_dev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	u32 clk_rate;
117*4882a593Smuzhiyun 	u32 relax, strobe_read, strobe_prog;
118*4882a593Smuzhiyun 	u32 timing;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	clk_rate = clk_get_rate(ocotp_dev->clk);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* Refer section OTP read/write timing parameters in TRM */
123*4882a593Smuzhiyun 	relax = clk_rate / (1000000000 / DEF_RELAX) - 1;
124*4882a593Smuzhiyun 	strobe_prog = clk_rate / (1000000000 / 10000) + 2 * (DEF_RELAX + 1) - 1;
125*4882a593Smuzhiyun 	strobe_read = clk_rate / (1000000000 / 40) + 2 * (DEF_RELAX + 1) - 1;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	timing = BF(relax, OCOTP_TIMING_RELAX);
128*4882a593Smuzhiyun 	timing |= BF(strobe_read, OCOTP_TIMING_STROBE_READ);
129*4882a593Smuzhiyun 	timing |= BF(strobe_prog, OCOTP_TIMING_STROBE_PROG);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return timing;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
vf610_get_fuse_address(int base_addr_offset)134*4882a593Smuzhiyun static int vf610_get_fuse_address(int base_addr_offset)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	int i;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(base_to_fuse_addr_mappings); i++) {
139*4882a593Smuzhiyun 		if (base_to_fuse_addr_mappings[i][0] == base_addr_offset)
140*4882a593Smuzhiyun 			return base_to_fuse_addr_mappings[i][1];
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return -EINVAL;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
vf610_ocotp_read(void * context,unsigned int offset,void * val,size_t bytes)146*4882a593Smuzhiyun static int vf610_ocotp_read(void *context, unsigned int offset,
147*4882a593Smuzhiyun 			void *val, size_t bytes)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct vf610_ocotp *ocotp = context;
150*4882a593Smuzhiyun 	void __iomem *base = ocotp->base;
151*4882a593Smuzhiyun 	u32 reg, *buf = val;
152*4882a593Smuzhiyun 	int fuse_addr;
153*4882a593Smuzhiyun 	int ret;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	while (bytes > 0) {
156*4882a593Smuzhiyun 		fuse_addr = vf610_get_fuse_address(offset);
157*4882a593Smuzhiyun 		if (fuse_addr > 0) {
158*4882a593Smuzhiyun 			writel(ocotp->timing, base + OCOTP_TIMING);
159*4882a593Smuzhiyun 			ret = vf610_ocotp_wait_busy(base + OCOTP_CTRL_REG);
160*4882a593Smuzhiyun 			if (ret)
161*4882a593Smuzhiyun 				return ret;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 			reg = readl(base + OCOTP_CTRL_REG);
164*4882a593Smuzhiyun 			reg &= ~OCOTP_CTRL_ADDR_MASK;
165*4882a593Smuzhiyun 			reg &= ~OCOTP_CTRL_WR_UNLOCK_MASK;
166*4882a593Smuzhiyun 			reg |= BF(fuse_addr, OCOTP_CTRL_ADDR);
167*4882a593Smuzhiyun 			writel(reg, base + OCOTP_CTRL_REG);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 			writel(OCOTP_READ_CTRL_READ_FUSE,
170*4882a593Smuzhiyun 				base + OCOTP_READ_CTRL_REG);
171*4882a593Smuzhiyun 			ret = vf610_ocotp_wait_busy(base + OCOTP_CTRL_REG);
172*4882a593Smuzhiyun 			if (ret)
173*4882a593Smuzhiyun 				return ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 			if (readl(base) & OCOTP_CTRL_ERR) {
176*4882a593Smuzhiyun 				dev_dbg(ocotp->dev, "Error reading from fuse address %x\n",
177*4882a593Smuzhiyun 					fuse_addr);
178*4882a593Smuzhiyun 				writel(OCOTP_CTRL_ERR, base + OCOTP_CTRL_CLR);
179*4882a593Smuzhiyun 			}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 			/*
182*4882a593Smuzhiyun 			 * In case of error, we do not abort and expect to read
183*4882a593Smuzhiyun 			 * 0xBADABADA as mentioned by the TRM. We just read this
184*4882a593Smuzhiyun 			 * value and return.
185*4882a593Smuzhiyun 			 */
186*4882a593Smuzhiyun 			*buf = readl(base + OCOTP_READ_FUSE_DATA);
187*4882a593Smuzhiyun 		} else {
188*4882a593Smuzhiyun 			*buf = 0;
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		buf++;
192*4882a593Smuzhiyun 		bytes -= 4;
193*4882a593Smuzhiyun 		offset += 4;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static struct nvmem_config ocotp_config = {
200*4882a593Smuzhiyun 	.name = "ocotp",
201*4882a593Smuzhiyun 	.stride = 4,
202*4882a593Smuzhiyun 	.word_size = 4,
203*4882a593Smuzhiyun 	.reg_read = vf610_ocotp_read,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun static const struct of_device_id ocotp_of_match[] = {
207*4882a593Smuzhiyun 	{ .compatible = "fsl,vf610-ocotp", },
208*4882a593Smuzhiyun 	{/* sentinel */},
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ocotp_of_match);
211*4882a593Smuzhiyun 
vf610_ocotp_probe(struct platform_device * pdev)212*4882a593Smuzhiyun static int vf610_ocotp_probe(struct platform_device *pdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
215*4882a593Smuzhiyun 	struct resource *res;
216*4882a593Smuzhiyun 	struct vf610_ocotp *ocotp_dev;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ocotp_dev = devm_kzalloc(dev, sizeof(struct vf610_ocotp), GFP_KERNEL);
219*4882a593Smuzhiyun 	if (!ocotp_dev)
220*4882a593Smuzhiyun 		return -ENOMEM;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
223*4882a593Smuzhiyun 	ocotp_dev->base = devm_ioremap_resource(dev, res);
224*4882a593Smuzhiyun 	if (IS_ERR(ocotp_dev->base))
225*4882a593Smuzhiyun 		return PTR_ERR(ocotp_dev->base);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	ocotp_dev->clk = devm_clk_get(dev, NULL);
228*4882a593Smuzhiyun 	if (IS_ERR(ocotp_dev->clk)) {
229*4882a593Smuzhiyun 		dev_err(dev, "failed getting clock, err = %ld\n",
230*4882a593Smuzhiyun 			PTR_ERR(ocotp_dev->clk));
231*4882a593Smuzhiyun 		return PTR_ERR(ocotp_dev->clk);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	ocotp_dev->dev = dev;
234*4882a593Smuzhiyun 	ocotp_dev->timing = vf610_ocotp_calculate_timing(ocotp_dev);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ocotp_config.size = resource_size(res);
237*4882a593Smuzhiyun 	ocotp_config.priv = ocotp_dev;
238*4882a593Smuzhiyun 	ocotp_config.dev = dev;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ocotp_dev->nvmem = devm_nvmem_register(dev, &ocotp_config);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(ocotp_dev->nvmem);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct platform_driver vf610_ocotp_driver = {
246*4882a593Smuzhiyun 	.probe = vf610_ocotp_probe,
247*4882a593Smuzhiyun 	.driver = {
248*4882a593Smuzhiyun 		.name = "vf610-ocotp",
249*4882a593Smuzhiyun 		.of_match_table = ocotp_of_match,
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun module_platform_driver(vf610_ocotp_driver);
253*4882a593Smuzhiyun MODULE_AUTHOR("Sanchayan Maity <sanchayan.maity@toradex.com>");
254*4882a593Smuzhiyun MODULE_DESCRIPTION("Vybrid OCOTP driver");
255*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
256