1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson6, Meson8 and Meson8b eFuse Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitfield.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1 0x04
23*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_PD_ENABLE BIT(27)
24*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY BIT(26)
25*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_RD_START BIT(25)
26*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE BIT(24)
27*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_BYTE_WR_DATA GENMASK(23, 16)
28*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_WR_BUSY BIT(14)
29*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_WR_START BIT(13)
30*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_AUTO_WR_ENABLE BIT(12)
31*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET BIT(11)
32*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK GENMASK(10, 0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL2 0x08
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL4 0x10
37*4882a593Smuzhiyun #define MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE BIT(10)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct meson_mx_efuse_platform_data {
40*4882a593Smuzhiyun const char *name;
41*4882a593Smuzhiyun unsigned int word_size;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct meson_mx_efuse {
45*4882a593Smuzhiyun void __iomem *base;
46*4882a593Smuzhiyun struct clk *core_clk;
47*4882a593Smuzhiyun struct nvmem_device *nvmem;
48*4882a593Smuzhiyun struct nvmem_config config;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
meson_mx_efuse_mask_bits(struct meson_mx_efuse * efuse,u32 reg,u32 mask,u32 set)51*4882a593Smuzhiyun static void meson_mx_efuse_mask_bits(struct meson_mx_efuse *efuse, u32 reg,
52*4882a593Smuzhiyun u32 mask, u32 set)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun u32 data;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun data = readl(efuse->base + reg);
57*4882a593Smuzhiyun data &= ~mask;
58*4882a593Smuzhiyun data |= (set & mask);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun writel(data, efuse->base + reg);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
meson_mx_efuse_hw_enable(struct meson_mx_efuse * efuse)63*4882a593Smuzhiyun static int meson_mx_efuse_hw_enable(struct meson_mx_efuse *efuse)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun int err;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun err = clk_prepare_enable(efuse->core_clk);
68*4882a593Smuzhiyun if (err)
69*4882a593Smuzhiyun return err;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* power up the efuse */
72*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
73*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_PD_ENABLE, 0);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL4,
76*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL4_ENCRYPT_ENABLE, 0);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
meson_mx_efuse_hw_disable(struct meson_mx_efuse * efuse)81*4882a593Smuzhiyun static void meson_mx_efuse_hw_disable(struct meson_mx_efuse *efuse)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
84*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_PD_ENABLE,
85*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_PD_ENABLE);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun clk_disable_unprepare(efuse->core_clk);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
meson_mx_efuse_read_addr(struct meson_mx_efuse * efuse,unsigned int addr,u32 * value)90*4882a593Smuzhiyun static int meson_mx_efuse_read_addr(struct meson_mx_efuse *efuse,
91*4882a593Smuzhiyun unsigned int addr, u32 *value)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int err;
94*4882a593Smuzhiyun u32 regval;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* write the address to read */
97*4882a593Smuzhiyun regval = FIELD_PREP(MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, addr);
98*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
99*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_BYTE_ADDR_MASK, regval);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* inform the hardware that we changed the address */
102*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
103*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET,
104*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET);
105*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
106*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_BYTE_ADDR_SET, 0);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* start the read process */
109*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
110*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_START,
111*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_START);
112*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
113*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_START, 0);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * perform a dummy read to ensure that the HW has the RD_BUSY bit set
117*4882a593Smuzhiyun * when polling for the status below.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun readl(efuse->base + MESON_MX_EFUSE_CNTL1);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun err = readl_poll_timeout_atomic(efuse->base + MESON_MX_EFUSE_CNTL1,
122*4882a593Smuzhiyun regval,
123*4882a593Smuzhiyun (!(regval & MESON_MX_EFUSE_CNTL1_AUTO_RD_BUSY)),
124*4882a593Smuzhiyun 1, 1000);
125*4882a593Smuzhiyun if (err) {
126*4882a593Smuzhiyun dev_err(efuse->config.dev,
127*4882a593Smuzhiyun "Timeout while reading efuse address %u\n", addr);
128*4882a593Smuzhiyun return err;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun *value = readl(efuse->base + MESON_MX_EFUSE_CNTL2);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
meson_mx_efuse_read(void * context,unsigned int offset,void * buf,size_t bytes)136*4882a593Smuzhiyun static int meson_mx_efuse_read(void *context, unsigned int offset,
137*4882a593Smuzhiyun void *buf, size_t bytes)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct meson_mx_efuse *efuse = context;
140*4882a593Smuzhiyun u32 tmp;
141*4882a593Smuzhiyun int err, i, addr;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun err = meson_mx_efuse_hw_enable(efuse);
144*4882a593Smuzhiyun if (err)
145*4882a593Smuzhiyun return err;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
148*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE,
149*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; i < bytes; i += efuse->config.word_size) {
152*4882a593Smuzhiyun addr = (offset + i) / efuse->config.word_size;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun err = meson_mx_efuse_read_addr(efuse, addr, &tmp);
155*4882a593Smuzhiyun if (err)
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun memcpy(buf + i, &tmp,
159*4882a593Smuzhiyun min_t(size_t, bytes - i, efuse->config.word_size));
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun meson_mx_efuse_mask_bits(efuse, MESON_MX_EFUSE_CNTL1,
163*4882a593Smuzhiyun MESON_MX_EFUSE_CNTL1_AUTO_RD_ENABLE, 0);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun meson_mx_efuse_hw_disable(efuse);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return err;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct meson_mx_efuse_platform_data meson6_efuse_data = {
171*4882a593Smuzhiyun .name = "meson6-efuse",
172*4882a593Smuzhiyun .word_size = 1,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct meson_mx_efuse_platform_data meson8_efuse_data = {
176*4882a593Smuzhiyun .name = "meson8-efuse",
177*4882a593Smuzhiyun .word_size = 4,
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct meson_mx_efuse_platform_data meson8b_efuse_data = {
181*4882a593Smuzhiyun .name = "meson8b-efuse",
182*4882a593Smuzhiyun .word_size = 4,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static const struct of_device_id meson_mx_efuse_match[] = {
186*4882a593Smuzhiyun { .compatible = "amlogic,meson6-efuse", .data = &meson6_efuse_data },
187*4882a593Smuzhiyun { .compatible = "amlogic,meson8-efuse", .data = &meson8_efuse_data },
188*4882a593Smuzhiyun { .compatible = "amlogic,meson8b-efuse", .data = &meson8b_efuse_data },
189*4882a593Smuzhiyun { /* sentinel */ },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, meson_mx_efuse_match);
192*4882a593Smuzhiyun
meson_mx_efuse_probe(struct platform_device * pdev)193*4882a593Smuzhiyun static int meson_mx_efuse_probe(struct platform_device *pdev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun const struct meson_mx_efuse_platform_data *drvdata;
196*4882a593Smuzhiyun struct meson_mx_efuse *efuse;
197*4882a593Smuzhiyun struct resource *res;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun drvdata = of_device_get_match_data(&pdev->dev);
200*4882a593Smuzhiyun if (!drvdata)
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun efuse = devm_kzalloc(&pdev->dev, sizeof(*efuse), GFP_KERNEL);
204*4882a593Smuzhiyun if (!efuse)
205*4882a593Smuzhiyun return -ENOMEM;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
208*4882a593Smuzhiyun efuse->base = devm_ioremap_resource(&pdev->dev, res);
209*4882a593Smuzhiyun if (IS_ERR(efuse->base))
210*4882a593Smuzhiyun return PTR_ERR(efuse->base);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun efuse->config.name = devm_kstrdup(&pdev->dev, drvdata->name,
213*4882a593Smuzhiyun GFP_KERNEL);
214*4882a593Smuzhiyun efuse->config.owner = THIS_MODULE;
215*4882a593Smuzhiyun efuse->config.dev = &pdev->dev;
216*4882a593Smuzhiyun efuse->config.priv = efuse;
217*4882a593Smuzhiyun efuse->config.stride = drvdata->word_size;
218*4882a593Smuzhiyun efuse->config.word_size = drvdata->word_size;
219*4882a593Smuzhiyun efuse->config.size = SZ_512;
220*4882a593Smuzhiyun efuse->config.read_only = true;
221*4882a593Smuzhiyun efuse->config.reg_read = meson_mx_efuse_read;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun efuse->core_clk = devm_clk_get(&pdev->dev, "core");
224*4882a593Smuzhiyun if (IS_ERR(efuse->core_clk)) {
225*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get core clock\n");
226*4882a593Smuzhiyun return PTR_ERR(efuse->core_clk);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun efuse->nvmem = devm_nvmem_register(&pdev->dev, &efuse->config);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(efuse->nvmem);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct platform_driver meson_mx_efuse_driver = {
235*4882a593Smuzhiyun .probe = meson_mx_efuse_probe,
236*4882a593Smuzhiyun .driver = {
237*4882a593Smuzhiyun .name = "meson-mx-efuse",
238*4882a593Smuzhiyun .of_match_table = meson_mx_efuse_match,
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun module_platform_driver(meson_mx_efuse_driver);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
245*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Meson MX eFuse NVMEM driver");
246*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
247