1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NXP LPC18xx/LPC43xx EEPROM memory NVMEM driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015 Ariel D'Alessandro <ariel@vanguardiasur.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
15*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/reset.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Registers */
20*4882a593Smuzhiyun #define LPC18XX_EEPROM_AUTOPROG 0x00c
21*4882a593Smuzhiyun #define LPC18XX_EEPROM_AUTOPROG_WORD 0x1
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define LPC18XX_EEPROM_CLKDIV 0x014
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define LPC18XX_EEPROM_PWRDWN 0x018
26*4882a593Smuzhiyun #define LPC18XX_EEPROM_PWRDWN_NO 0x0
27*4882a593Smuzhiyun #define LPC18XX_EEPROM_PWRDWN_YES 0x1
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define LPC18XX_EEPROM_INTSTAT 0xfe0
30*4882a593Smuzhiyun #define LPC18XX_EEPROM_INTSTAT_END_OF_PROG BIT(2)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define LPC18XX_EEPROM_INTSTATCLR 0xfe8
33*4882a593Smuzhiyun #define LPC18XX_EEPROM_INTSTATCLR_PROG_CLR_ST BIT(2)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Fixed page size (bytes) */
36*4882a593Smuzhiyun #define LPC18XX_EEPROM_PAGE_SIZE 0x80
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* EEPROM device requires a ~1500 kHz clock (min 800 kHz, max 1600 kHz) */
39*4882a593Smuzhiyun #define LPC18XX_EEPROM_CLOCK_HZ 1500000
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* EEPROM requires 3 ms of erase/program time between each writing */
42*4882a593Smuzhiyun #define LPC18XX_EEPROM_PROGRAM_TIME 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct lpc18xx_eeprom_dev {
45*4882a593Smuzhiyun struct clk *clk;
46*4882a593Smuzhiyun void __iomem *reg_base;
47*4882a593Smuzhiyun void __iomem *mem_base;
48*4882a593Smuzhiyun struct nvmem_device *nvmem;
49*4882a593Smuzhiyun unsigned reg_bytes;
50*4882a593Smuzhiyun unsigned val_bytes;
51*4882a593Smuzhiyun int size;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
lpc18xx_eeprom_writel(struct lpc18xx_eeprom_dev * eeprom,u32 reg,u32 val)54*4882a593Smuzhiyun static inline void lpc18xx_eeprom_writel(struct lpc18xx_eeprom_dev *eeprom,
55*4882a593Smuzhiyun u32 reg, u32 val)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun writel(val, eeprom->reg_base + reg);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
lpc18xx_eeprom_readl(struct lpc18xx_eeprom_dev * eeprom,u32 reg)60*4882a593Smuzhiyun static inline u32 lpc18xx_eeprom_readl(struct lpc18xx_eeprom_dev *eeprom,
61*4882a593Smuzhiyun u32 reg)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return readl(eeprom->reg_base + reg);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
lpc18xx_eeprom_busywait_until_prog(struct lpc18xx_eeprom_dev * eeprom)66*4882a593Smuzhiyun static int lpc18xx_eeprom_busywait_until_prog(struct lpc18xx_eeprom_dev *eeprom)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun unsigned long end;
69*4882a593Smuzhiyun u32 val;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Wait until EEPROM program operation has finished */
72*4882a593Smuzhiyun end = jiffies + msecs_to_jiffies(LPC18XX_EEPROM_PROGRAM_TIME * 10);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun while (time_is_after_jiffies(end)) {
75*4882a593Smuzhiyun val = lpc18xx_eeprom_readl(eeprom, LPC18XX_EEPROM_INTSTAT);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (val & LPC18XX_EEPROM_INTSTAT_END_OF_PROG) {
78*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_INTSTATCLR,
79*4882a593Smuzhiyun LPC18XX_EEPROM_INTSTATCLR_PROG_CLR_ST);
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun usleep_range(LPC18XX_EEPROM_PROGRAM_TIME * USEC_PER_MSEC,
84*4882a593Smuzhiyun (LPC18XX_EEPROM_PROGRAM_TIME + 1) * USEC_PER_MSEC);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return -ETIMEDOUT;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
lpc18xx_eeprom_gather_write(void * context,unsigned int reg,void * val,size_t bytes)90*4882a593Smuzhiyun static int lpc18xx_eeprom_gather_write(void *context, unsigned int reg,
91*4882a593Smuzhiyun void *val, size_t bytes)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct lpc18xx_eeprom_dev *eeprom = context;
94*4882a593Smuzhiyun unsigned int offset = reg;
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * The last page contains the EEPROM initialization data and is not
99*4882a593Smuzhiyun * writable.
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun if ((reg > eeprom->size - LPC18XX_EEPROM_PAGE_SIZE) ||
102*4882a593Smuzhiyun (reg + bytes > eeprom->size - LPC18XX_EEPROM_PAGE_SIZE))
103*4882a593Smuzhiyun return -EINVAL;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_PWRDWN,
107*4882a593Smuzhiyun LPC18XX_EEPROM_PWRDWN_NO);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Wait 100 us while the EEPROM wakes up */
110*4882a593Smuzhiyun usleep_range(100, 200);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun while (bytes) {
113*4882a593Smuzhiyun writel(*(u32 *)val, eeprom->mem_base + offset);
114*4882a593Smuzhiyun ret = lpc18xx_eeprom_busywait_until_prog(eeprom);
115*4882a593Smuzhiyun if (ret < 0)
116*4882a593Smuzhiyun return ret;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun bytes -= eeprom->val_bytes;
119*4882a593Smuzhiyun val += eeprom->val_bytes;
120*4882a593Smuzhiyun offset += eeprom->val_bytes;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_PWRDWN,
124*4882a593Smuzhiyun LPC18XX_EEPROM_PWRDWN_YES);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
lpc18xx_eeprom_read(void * context,unsigned int offset,void * val,size_t bytes)129*4882a593Smuzhiyun static int lpc18xx_eeprom_read(void *context, unsigned int offset,
130*4882a593Smuzhiyun void *val, size_t bytes)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct lpc18xx_eeprom_dev *eeprom = context;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_PWRDWN,
135*4882a593Smuzhiyun LPC18XX_EEPROM_PWRDWN_NO);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Wait 100 us while the EEPROM wakes up */
138*4882a593Smuzhiyun usleep_range(100, 200);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun while (bytes) {
141*4882a593Smuzhiyun *(u32 *)val = readl(eeprom->mem_base + offset);
142*4882a593Smuzhiyun bytes -= eeprom->val_bytes;
143*4882a593Smuzhiyun val += eeprom->val_bytes;
144*4882a593Smuzhiyun offset += eeprom->val_bytes;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_PWRDWN,
148*4882a593Smuzhiyun LPC18XX_EEPROM_PWRDWN_YES);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct nvmem_config lpc18xx_nvmem_config = {
155*4882a593Smuzhiyun .name = "lpc18xx-eeprom",
156*4882a593Smuzhiyun .stride = 4,
157*4882a593Smuzhiyun .word_size = 4,
158*4882a593Smuzhiyun .reg_read = lpc18xx_eeprom_read,
159*4882a593Smuzhiyun .reg_write = lpc18xx_eeprom_gather_write,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
lpc18xx_eeprom_probe(struct platform_device * pdev)162*4882a593Smuzhiyun static int lpc18xx_eeprom_probe(struct platform_device *pdev)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct lpc18xx_eeprom_dev *eeprom;
165*4882a593Smuzhiyun struct device *dev = &pdev->dev;
166*4882a593Smuzhiyun struct reset_control *rst;
167*4882a593Smuzhiyun unsigned long clk_rate;
168*4882a593Smuzhiyun struct resource *res;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun eeprom = devm_kzalloc(dev, sizeof(*eeprom), GFP_KERNEL);
172*4882a593Smuzhiyun if (!eeprom)
173*4882a593Smuzhiyun return -ENOMEM;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "reg");
176*4882a593Smuzhiyun eeprom->reg_base = devm_ioremap_resource(dev, res);
177*4882a593Smuzhiyun if (IS_ERR(eeprom->reg_base))
178*4882a593Smuzhiyun return PTR_ERR(eeprom->reg_base);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem");
181*4882a593Smuzhiyun eeprom->mem_base = devm_ioremap_resource(dev, res);
182*4882a593Smuzhiyun if (IS_ERR(eeprom->mem_base))
183*4882a593Smuzhiyun return PTR_ERR(eeprom->mem_base);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun eeprom->clk = devm_clk_get(&pdev->dev, "eeprom");
186*4882a593Smuzhiyun if (IS_ERR(eeprom->clk)) {
187*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get eeprom clock\n");
188*4882a593Smuzhiyun return PTR_ERR(eeprom->clk);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ret = clk_prepare_enable(eeprom->clk);
192*4882a593Smuzhiyun if (ret < 0) {
193*4882a593Smuzhiyun dev_err(dev, "failed to prepare/enable eeprom clk: %d\n", ret);
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun rst = devm_reset_control_get_exclusive(dev, NULL);
198*4882a593Smuzhiyun if (IS_ERR(rst)) {
199*4882a593Smuzhiyun dev_err(dev, "failed to get reset: %ld\n", PTR_ERR(rst));
200*4882a593Smuzhiyun ret = PTR_ERR(rst);
201*4882a593Smuzhiyun goto err_clk;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ret = reset_control_assert(rst);
205*4882a593Smuzhiyun if (ret < 0) {
206*4882a593Smuzhiyun dev_err(dev, "failed to assert reset: %d\n", ret);
207*4882a593Smuzhiyun goto err_clk;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun eeprom->val_bytes = 4;
211*4882a593Smuzhiyun eeprom->reg_bytes = 4;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * Clock rate is generated by dividing the system bus clock by the
215*4882a593Smuzhiyun * division factor, contained in the divider register (minus 1 encoded).
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun clk_rate = clk_get_rate(eeprom->clk);
218*4882a593Smuzhiyun clk_rate = DIV_ROUND_UP(clk_rate, LPC18XX_EEPROM_CLOCK_HZ) - 1;
219*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_CLKDIV, clk_rate);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Writing a single word to the page will start the erase/program cycle
223*4882a593Smuzhiyun * automatically
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_AUTOPROG,
226*4882a593Smuzhiyun LPC18XX_EEPROM_AUTOPROG_WORD);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun lpc18xx_eeprom_writel(eeprom, LPC18XX_EEPROM_PWRDWN,
229*4882a593Smuzhiyun LPC18XX_EEPROM_PWRDWN_YES);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun eeprom->size = resource_size(res);
232*4882a593Smuzhiyun lpc18xx_nvmem_config.size = resource_size(res);
233*4882a593Smuzhiyun lpc18xx_nvmem_config.dev = dev;
234*4882a593Smuzhiyun lpc18xx_nvmem_config.priv = eeprom;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun eeprom->nvmem = devm_nvmem_register(dev, &lpc18xx_nvmem_config);
237*4882a593Smuzhiyun if (IS_ERR(eeprom->nvmem)) {
238*4882a593Smuzhiyun ret = PTR_ERR(eeprom->nvmem);
239*4882a593Smuzhiyun goto err_clk;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun platform_set_drvdata(pdev, eeprom);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun err_clk:
247*4882a593Smuzhiyun clk_disable_unprepare(eeprom->clk);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
lpc18xx_eeprom_remove(struct platform_device * pdev)252*4882a593Smuzhiyun static int lpc18xx_eeprom_remove(struct platform_device *pdev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct lpc18xx_eeprom_dev *eeprom = platform_get_drvdata(pdev);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun clk_disable_unprepare(eeprom->clk);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static const struct of_device_id lpc18xx_eeprom_of_match[] = {
262*4882a593Smuzhiyun { .compatible = "nxp,lpc1857-eeprom" },
263*4882a593Smuzhiyun { },
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_eeprom_of_match);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static struct platform_driver lpc18xx_eeprom_driver = {
268*4882a593Smuzhiyun .probe = lpc18xx_eeprom_probe,
269*4882a593Smuzhiyun .remove = lpc18xx_eeprom_remove,
270*4882a593Smuzhiyun .driver = {
271*4882a593Smuzhiyun .name = "lpc18xx-eeprom",
272*4882a593Smuzhiyun .of_match_table = lpc18xx_eeprom_of_match,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun module_platform_driver(lpc18xx_eeprom_driver);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun MODULE_AUTHOR("Ariel D'Alessandro <ariel@vanguardiasur.com.ar>");
279*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP LPC18xx EEPROM memory Driver");
280*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
281