xref: /OK3568_Linux_fs/kernel/drivers/nvmem/jz4780-efuse.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * JZ4780 EFUSE Memory Support driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2017 PrasannaKumar Muralidharan <prasannatsmkumar@gmail.com>
6*4882a593Smuzhiyun  * Copyright (c) 2020 H. Nikolaus Schaller <hns@goldelico.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Currently supports JZ4780 efuse which has 8K programmable bit.
11*4882a593Smuzhiyun  * Efuse is separated into seven segments as below:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * -----------------------------------------------------------------------
14*4882a593Smuzhiyun  * | 64 bit | 128 bit | 128 bit | 3520 bit | 8 bit | 2296 bit | 2048 bit |
15*4882a593Smuzhiyun  * -----------------------------------------------------------------------
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * The rom itself is accessed using a 9 bit address line and an 8 word wide bus
18*4882a593Smuzhiyun  * which reads/writes based on strobes. The strobe is configured in the config
19*4882a593Smuzhiyun  * register and is based on number of cycles of the bus clock.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * Driver supports read only as the writes are done in the Factory.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/bitops.h>
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/platform_device.h>
30*4882a593Smuzhiyun #include <linux/regmap.h>
31*4882a593Smuzhiyun #include <linux/timer.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define JZ_EFUCTRL		(0x0)	/* Control Register */
34*4882a593Smuzhiyun #define JZ_EFUCFG		(0x4)	/* Configure Register*/
35*4882a593Smuzhiyun #define JZ_EFUSTATE		(0x8)	/* Status Register */
36*4882a593Smuzhiyun #define JZ_EFUDATA(n)		(0xC + (n) * 4)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* We read 32 byte chunks to avoid complexity in the driver. */
39*4882a593Smuzhiyun #define JZ_EFU_READ_SIZE 32
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define EFUCTRL_ADDR_MASK	0x3FF
42*4882a593Smuzhiyun #define EFUCTRL_ADDR_SHIFT	21
43*4882a593Smuzhiyun #define EFUCTRL_LEN_MASK	0x1F
44*4882a593Smuzhiyun #define EFUCTRL_LEN_SHIFT	16
45*4882a593Smuzhiyun #define EFUCTRL_PG_EN		BIT(15)
46*4882a593Smuzhiyun #define EFUCTRL_WR_EN		BIT(1)
47*4882a593Smuzhiyun #define EFUCTRL_RD_EN		BIT(0)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define EFUCFG_INT_EN		BIT(31)
50*4882a593Smuzhiyun #define EFUCFG_RD_ADJ_MASK	0xF
51*4882a593Smuzhiyun #define EFUCFG_RD_ADJ_SHIFT	20
52*4882a593Smuzhiyun #define EFUCFG_RD_STR_MASK	0xF
53*4882a593Smuzhiyun #define EFUCFG_RD_STR_SHIFT	16
54*4882a593Smuzhiyun #define EFUCFG_WR_ADJ_MASK	0xF
55*4882a593Smuzhiyun #define EFUCFG_WR_ADJ_SHIFT	12
56*4882a593Smuzhiyun #define EFUCFG_WR_STR_MASK	0xFFF
57*4882a593Smuzhiyun #define EFUCFG_WR_STR_SHIFT	0
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define EFUSTATE_WR_DONE	BIT(1)
60*4882a593Smuzhiyun #define EFUSTATE_RD_DONE	BIT(0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct jz4780_efuse {
63*4882a593Smuzhiyun 	struct device *dev;
64*4882a593Smuzhiyun 	struct regmap *map;
65*4882a593Smuzhiyun 	struct clk *clk;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* main entry point */
jz4780_efuse_read(void * context,unsigned int offset,void * val,size_t bytes)69*4882a593Smuzhiyun static int jz4780_efuse_read(void *context, unsigned int offset,
70*4882a593Smuzhiyun 			     void *val, size_t bytes)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct jz4780_efuse *efuse = context;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	while (bytes > 0) {
75*4882a593Smuzhiyun 		size_t start = offset & ~(JZ_EFU_READ_SIZE - 1);
76*4882a593Smuzhiyun 		size_t chunk = min(bytes, (start + JZ_EFU_READ_SIZE)
77*4882a593Smuzhiyun 				    - offset);
78*4882a593Smuzhiyun 		char buf[JZ_EFU_READ_SIZE];
79*4882a593Smuzhiyun 		unsigned int tmp;
80*4882a593Smuzhiyun 		u32 ctrl;
81*4882a593Smuzhiyun 		int ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 		ctrl = (start << EFUCTRL_ADDR_SHIFT)
84*4882a593Smuzhiyun 			| ((JZ_EFU_READ_SIZE - 1) << EFUCTRL_LEN_SHIFT)
85*4882a593Smuzhiyun 			| EFUCTRL_RD_EN;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		regmap_update_bits(efuse->map, JZ_EFUCTRL,
88*4882a593Smuzhiyun 				   (EFUCTRL_ADDR_MASK << EFUCTRL_ADDR_SHIFT) |
89*4882a593Smuzhiyun 				   (EFUCTRL_LEN_MASK << EFUCTRL_LEN_SHIFT) |
90*4882a593Smuzhiyun 				   EFUCTRL_PG_EN | EFUCTRL_WR_EN |
91*4882a593Smuzhiyun 				   EFUCTRL_RD_EN,
92*4882a593Smuzhiyun 				   ctrl);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		ret = regmap_read_poll_timeout(efuse->map, JZ_EFUSTATE,
95*4882a593Smuzhiyun 					       tmp, tmp & EFUSTATE_RD_DONE,
96*4882a593Smuzhiyun 					       1 * MSEC_PER_SEC,
97*4882a593Smuzhiyun 					       50 * MSEC_PER_SEC);
98*4882a593Smuzhiyun 		if (ret < 0) {
99*4882a593Smuzhiyun 			dev_err(efuse->dev, "Time out while reading efuse data");
100*4882a593Smuzhiyun 			return ret;
101*4882a593Smuzhiyun 		}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		ret = regmap_bulk_read(efuse->map, JZ_EFUDATA(0),
104*4882a593Smuzhiyun 				       buf, JZ_EFU_READ_SIZE / sizeof(u32));
105*4882a593Smuzhiyun 		if (ret < 0)
106*4882a593Smuzhiyun 			return ret;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		memcpy(val, &buf[offset - start], chunk);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		val += chunk;
111*4882a593Smuzhiyun 		offset += chunk;
112*4882a593Smuzhiyun 		bytes -= chunk;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct nvmem_config jz4780_efuse_nvmem_config = {
119*4882a593Smuzhiyun 	.name = "jz4780-efuse",
120*4882a593Smuzhiyun 	.size = 1024,
121*4882a593Smuzhiyun 	.word_size = 1,
122*4882a593Smuzhiyun 	.stride = 1,
123*4882a593Smuzhiyun 	.owner = THIS_MODULE,
124*4882a593Smuzhiyun 	.reg_read = jz4780_efuse_read,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct regmap_config jz4780_efuse_regmap_config = {
128*4882a593Smuzhiyun 	.reg_bits = 32,
129*4882a593Smuzhiyun 	.val_bits = 32,
130*4882a593Smuzhiyun 	.reg_stride = 4,
131*4882a593Smuzhiyun 	.max_register = JZ_EFUDATA(7),
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
clk_disable_unprepare_helper(void * clock)134*4882a593Smuzhiyun static void clk_disable_unprepare_helper(void *clock)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	clk_disable_unprepare(clock);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
jz4780_efuse_probe(struct platform_device * pdev)139*4882a593Smuzhiyun static int jz4780_efuse_probe(struct platform_device *pdev)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct nvmem_device *nvmem;
142*4882a593Smuzhiyun 	struct jz4780_efuse *efuse;
143*4882a593Smuzhiyun 	struct nvmem_config cfg;
144*4882a593Smuzhiyun 	unsigned long clk_rate;
145*4882a593Smuzhiyun 	unsigned long rd_adj;
146*4882a593Smuzhiyun 	unsigned long rd_strobe;
147*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
148*4882a593Smuzhiyun 	void __iomem *regs;
149*4882a593Smuzhiyun 	int ret;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	efuse = devm_kzalloc(dev, sizeof(*efuse), GFP_KERNEL);
152*4882a593Smuzhiyun 	if (!efuse)
153*4882a593Smuzhiyun 		return -ENOMEM;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
156*4882a593Smuzhiyun 	if (IS_ERR(regs))
157*4882a593Smuzhiyun 		return PTR_ERR(regs);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	efuse->map = devm_regmap_init_mmio(dev, regs,
160*4882a593Smuzhiyun 					   &jz4780_efuse_regmap_config);
161*4882a593Smuzhiyun 	if (IS_ERR(efuse->map))
162*4882a593Smuzhiyun 		return PTR_ERR(efuse->map);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	efuse->clk = devm_clk_get(&pdev->dev, NULL);
165*4882a593Smuzhiyun 	if (IS_ERR(efuse->clk))
166*4882a593Smuzhiyun 		return PTR_ERR(efuse->clk);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = clk_prepare_enable(efuse->clk);
169*4882a593Smuzhiyun 	if (ret < 0)
170*4882a593Smuzhiyun 		return ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(&pdev->dev,
173*4882a593Smuzhiyun 				       clk_disable_unprepare_helper,
174*4882a593Smuzhiyun 				       efuse->clk);
175*4882a593Smuzhiyun 	if (ret < 0)
176*4882a593Smuzhiyun 		return ret;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	clk_rate = clk_get_rate(efuse->clk);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	efuse->dev = dev;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/*
183*4882a593Smuzhiyun 	 * rd_adj and rd_strobe are 4 bit values
184*4882a593Smuzhiyun 	 * conditions:
185*4882a593Smuzhiyun 	 *   bus clk_period * (rd_adj + 1) > 6.5ns
186*4882a593Smuzhiyun 	 *   bus clk_period * (rd_adj + 5 + rd_strobe) > 35ns
187*4882a593Smuzhiyun 	 *   i.e. rd_adj >= 6.5ns / clk_period
188*4882a593Smuzhiyun 	 *   i.e. rd_strobe >= 35 ns / clk_period - 5 - rd_adj + 1
189*4882a593Smuzhiyun 	 * constants:
190*4882a593Smuzhiyun 	 *   1 / 6.5ns == 153846154 Hz
191*4882a593Smuzhiyun 	 *   1 / 35ns == 28571429 Hz
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	rd_adj = clk_rate / 153846154;
195*4882a593Smuzhiyun 	rd_strobe = clk_rate / 28571429 - 5 - rd_adj + 1;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (rd_adj > EFUCFG_RD_ADJ_MASK ||
198*4882a593Smuzhiyun 	    rd_strobe > EFUCFG_RD_STR_MASK) {
199*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot set clock configuration\n");
200*4882a593Smuzhiyun 		return -EINVAL;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	regmap_update_bits(efuse->map, JZ_EFUCFG,
204*4882a593Smuzhiyun 			   (EFUCFG_RD_ADJ_MASK << EFUCFG_RD_ADJ_SHIFT) |
205*4882a593Smuzhiyun 			   (EFUCFG_RD_STR_MASK << EFUCFG_RD_STR_SHIFT),
206*4882a593Smuzhiyun 			   (rd_adj << EFUCFG_RD_ADJ_SHIFT) |
207*4882a593Smuzhiyun 			   (rd_strobe << EFUCFG_RD_STR_SHIFT));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	cfg = jz4780_efuse_nvmem_config;
210*4882a593Smuzhiyun 	cfg.dev = &pdev->dev;
211*4882a593Smuzhiyun 	cfg.priv = efuse;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	nvmem = devm_nvmem_register(dev, &cfg);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(nvmem);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static const struct of_device_id jz4780_efuse_match[] = {
219*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4780-efuse" },
220*4882a593Smuzhiyun 	{ /* sentinel */ },
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4780_efuse_match);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static struct platform_driver jz4780_efuse_driver = {
225*4882a593Smuzhiyun 	.probe  = jz4780_efuse_probe,
226*4882a593Smuzhiyun 	.driver = {
227*4882a593Smuzhiyun 		.name = "jz4780-efuse",
228*4882a593Smuzhiyun 		.of_match_table = jz4780_efuse_match,
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun module_platform_driver(jz4780_efuse_driver);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun MODULE_AUTHOR("PrasannaKumar Muralidharan <prasannatsmkumar@gmail.com>");
234*4882a593Smuzhiyun MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
235*4882a593Smuzhiyun MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
236*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4780 efuse driver");
237*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
238