1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i.MX8 OCOTP fusebox driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2019 NXP
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Peng Fan <peng.fan@nxp.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/arm-smccc.h>
11*4882a593Smuzhiyun #include <linux/firmware/imx/sci.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/nvmem-provider.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define IMX_SIP_OTP_WRITE 0xc200000B
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum ocotp_devtype {
21*4882a593Smuzhiyun IMX8QXP,
22*4882a593Smuzhiyun IMX8QM,
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define ECC_REGION BIT(0)
26*4882a593Smuzhiyun #define HOLE_REGION BIT(1)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct ocotp_region {
29*4882a593Smuzhiyun u32 start;
30*4882a593Smuzhiyun u32 end;
31*4882a593Smuzhiyun u32 flag;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct ocotp_devtype_data {
35*4882a593Smuzhiyun int devtype;
36*4882a593Smuzhiyun int nregs;
37*4882a593Smuzhiyun u32 num_region;
38*4882a593Smuzhiyun struct ocotp_region region[];
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct ocotp_priv {
42*4882a593Smuzhiyun struct device *dev;
43*4882a593Smuzhiyun const struct ocotp_devtype_data *data;
44*4882a593Smuzhiyun struct imx_sc_ipc *nvmem_ipc;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct imx_sc_msg_misc_fuse_read {
48*4882a593Smuzhiyun struct imx_sc_rpc_msg hdr;
49*4882a593Smuzhiyun u32 word;
50*4882a593Smuzhiyun } __packed;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static DEFINE_MUTEX(scu_ocotp_mutex);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static struct ocotp_devtype_data imx8qxp_data = {
55*4882a593Smuzhiyun .devtype = IMX8QXP,
56*4882a593Smuzhiyun .nregs = 800,
57*4882a593Smuzhiyun .num_region = 3,
58*4882a593Smuzhiyun .region = {
59*4882a593Smuzhiyun {0x10, 0x10f, ECC_REGION},
60*4882a593Smuzhiyun {0x110, 0x21F, HOLE_REGION},
61*4882a593Smuzhiyun {0x220, 0x31F, ECC_REGION},
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct ocotp_devtype_data imx8qm_data = {
66*4882a593Smuzhiyun .devtype = IMX8QM,
67*4882a593Smuzhiyun .nregs = 800,
68*4882a593Smuzhiyun .num_region = 2,
69*4882a593Smuzhiyun .region = {
70*4882a593Smuzhiyun {0x10, 0x10f, ECC_REGION},
71*4882a593Smuzhiyun {0x1a0, 0x1ff, ECC_REGION},
72*4882a593Smuzhiyun },
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
in_hole(void * context,u32 index)75*4882a593Smuzhiyun static bool in_hole(void *context, u32 index)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct ocotp_priv *priv = context;
78*4882a593Smuzhiyun const struct ocotp_devtype_data *data = priv->data;
79*4882a593Smuzhiyun int i;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun for (i = 0; i < data->num_region; i++) {
82*4882a593Smuzhiyun if (data->region[i].flag & HOLE_REGION) {
83*4882a593Smuzhiyun if ((index >= data->region[i].start) &&
84*4882a593Smuzhiyun (index <= data->region[i].end))
85*4882a593Smuzhiyun return true;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return false;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
in_ecc(void * context,u32 index)92*4882a593Smuzhiyun static bool in_ecc(void *context, u32 index)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct ocotp_priv *priv = context;
95*4882a593Smuzhiyun const struct ocotp_devtype_data *data = priv->data;
96*4882a593Smuzhiyun int i;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun for (i = 0; i < data->num_region; i++) {
99*4882a593Smuzhiyun if (data->region[i].flag & ECC_REGION) {
100*4882a593Smuzhiyun if ((index >= data->region[i].start) &&
101*4882a593Smuzhiyun (index <= data->region[i].end))
102*4882a593Smuzhiyun return true;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
imx_sc_misc_otp_fuse_read(struct imx_sc_ipc * ipc,u32 word,u32 * val)109*4882a593Smuzhiyun static int imx_sc_misc_otp_fuse_read(struct imx_sc_ipc *ipc, u32 word,
110*4882a593Smuzhiyun u32 *val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct imx_sc_msg_misc_fuse_read msg;
113*4882a593Smuzhiyun struct imx_sc_rpc_msg *hdr = &msg.hdr;
114*4882a593Smuzhiyun int ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun hdr->ver = IMX_SC_RPC_VERSION;
117*4882a593Smuzhiyun hdr->svc = IMX_SC_RPC_SVC_MISC;
118*4882a593Smuzhiyun hdr->func = IMX_SC_MISC_FUNC_OTP_FUSE_READ;
119*4882a593Smuzhiyun hdr->size = 2;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun msg.word = word;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun ret = imx_scu_call_rpc(ipc, &msg, true);
124*4882a593Smuzhiyun if (ret)
125*4882a593Smuzhiyun return ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun *val = msg.word;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
imx_scu_ocotp_read(void * context,unsigned int offset,void * val,size_t bytes)132*4882a593Smuzhiyun static int imx_scu_ocotp_read(void *context, unsigned int offset,
133*4882a593Smuzhiyun void *val, size_t bytes)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct ocotp_priv *priv = context;
136*4882a593Smuzhiyun u32 count, index, num_bytes;
137*4882a593Smuzhiyun u32 *buf;
138*4882a593Smuzhiyun void *p;
139*4882a593Smuzhiyun int i, ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun index = offset;
142*4882a593Smuzhiyun num_bytes = round_up(bytes, 4);
143*4882a593Smuzhiyun count = num_bytes >> 2;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (count > (priv->data->nregs - index))
146*4882a593Smuzhiyun count = priv->data->nregs - index;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun p = kzalloc(num_bytes, GFP_KERNEL);
149*4882a593Smuzhiyun if (!p)
150*4882a593Smuzhiyun return -ENOMEM;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun mutex_lock(&scu_ocotp_mutex);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun buf = p;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun for (i = index; i < (index + count); i++) {
157*4882a593Smuzhiyun if (in_hole(context, i)) {
158*4882a593Smuzhiyun *buf++ = 0;
159*4882a593Smuzhiyun continue;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = imx_sc_misc_otp_fuse_read(priv->nvmem_ipc, i, buf);
163*4882a593Smuzhiyun if (ret) {
164*4882a593Smuzhiyun mutex_unlock(&scu_ocotp_mutex);
165*4882a593Smuzhiyun kfree(p);
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun buf++;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun memcpy(val, (u8 *)p, bytes);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun mutex_unlock(&scu_ocotp_mutex);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun kfree(p);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
imx_scu_ocotp_write(void * context,unsigned int offset,void * val,size_t bytes)180*4882a593Smuzhiyun static int imx_scu_ocotp_write(void *context, unsigned int offset,
181*4882a593Smuzhiyun void *val, size_t bytes)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct ocotp_priv *priv = context;
184*4882a593Smuzhiyun struct arm_smccc_res res;
185*4882a593Smuzhiyun u32 *buf = val;
186*4882a593Smuzhiyun u32 tmp;
187*4882a593Smuzhiyun u32 index;
188*4882a593Smuzhiyun int ret;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* allow only writing one complete OTP word at a time */
191*4882a593Smuzhiyun if (bytes != 4)
192*4882a593Smuzhiyun return -EINVAL;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun index = offset;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (in_hole(context, index))
197*4882a593Smuzhiyun return -EINVAL;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (in_ecc(context, index)) {
200*4882a593Smuzhiyun pr_warn("ECC region, only program once\n");
201*4882a593Smuzhiyun mutex_lock(&scu_ocotp_mutex);
202*4882a593Smuzhiyun ret = imx_sc_misc_otp_fuse_read(priv->nvmem_ipc, index, &tmp);
203*4882a593Smuzhiyun mutex_unlock(&scu_ocotp_mutex);
204*4882a593Smuzhiyun if (ret)
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun if (tmp) {
207*4882a593Smuzhiyun pr_warn("ECC region, already has value: %x\n", tmp);
208*4882a593Smuzhiyun return -EIO;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun mutex_lock(&scu_ocotp_mutex);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun arm_smccc_smc(IMX_SIP_OTP_WRITE, index, *buf, 0, 0, 0, 0, 0, &res);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun mutex_unlock(&scu_ocotp_mutex);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return res.a0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static struct nvmem_config imx_scu_ocotp_nvmem_config = {
222*4882a593Smuzhiyun .name = "imx-scu-ocotp",
223*4882a593Smuzhiyun .read_only = false,
224*4882a593Smuzhiyun .word_size = 4,
225*4882a593Smuzhiyun .stride = 1,
226*4882a593Smuzhiyun .owner = THIS_MODULE,
227*4882a593Smuzhiyun .reg_read = imx_scu_ocotp_read,
228*4882a593Smuzhiyun .reg_write = imx_scu_ocotp_write,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct of_device_id imx_scu_ocotp_dt_ids[] = {
232*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-scu-ocotp", (void *)&imx8qxp_data },
233*4882a593Smuzhiyun { .compatible = "fsl,imx8qm-scu-ocotp", (void *)&imx8qm_data },
234*4882a593Smuzhiyun { },
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, imx_scu_ocotp_dt_ids);
237*4882a593Smuzhiyun
imx_scu_ocotp_probe(struct platform_device * pdev)238*4882a593Smuzhiyun static int imx_scu_ocotp_probe(struct platform_device *pdev)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct device *dev = &pdev->dev;
241*4882a593Smuzhiyun struct ocotp_priv *priv;
242*4882a593Smuzhiyun struct nvmem_device *nvmem;
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
246*4882a593Smuzhiyun if (!priv)
247*4882a593Smuzhiyun return -ENOMEM;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = imx_scu_get_handle(&priv->nvmem_ipc);
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun priv->data = of_device_get_match_data(dev);
254*4882a593Smuzhiyun priv->dev = dev;
255*4882a593Smuzhiyun imx_scu_ocotp_nvmem_config.size = 4 * priv->data->nregs;
256*4882a593Smuzhiyun imx_scu_ocotp_nvmem_config.dev = dev;
257*4882a593Smuzhiyun imx_scu_ocotp_nvmem_config.priv = priv;
258*4882a593Smuzhiyun nvmem = devm_nvmem_register(dev, &imx_scu_ocotp_nvmem_config);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(nvmem);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct platform_driver imx_scu_ocotp_driver = {
264*4882a593Smuzhiyun .probe = imx_scu_ocotp_probe,
265*4882a593Smuzhiyun .driver = {
266*4882a593Smuzhiyun .name = "imx_scu_ocotp",
267*4882a593Smuzhiyun .of_match_table = imx_scu_ocotp_dt_ids,
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun module_platform_driver(imx_scu_ocotp_driver);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun MODULE_AUTHOR("Peng Fan <peng.fan@nxp.com>");
273*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX8 SCU OCOTP fuse box driver");
274*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
275