xref: /OK3568_Linux_fs/kernel/drivers/ntb/hw/intel/ntb_hw_gen3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
3*4882a593Smuzhiyun  *   redistributing this file, you may do so under either license.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *   GPL LICENSE SUMMARY
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *   Copyright(c) 2017 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *   This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  *   it under the terms of version 2 of the GNU General Public License as
11*4882a593Smuzhiyun  *   published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *   BSD LICENSE
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *   Copyright(c) 2017 Intel Corporation. All rights reserved.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *   Redistribution and use in source and binary forms, with or without
18*4882a593Smuzhiyun  *   modification, are permitted provided that the following conditions
19*4882a593Smuzhiyun  *   are met:
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
22*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
23*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copy
24*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in
25*4882a593Smuzhiyun  *       the documentation and/or other materials provided with the
26*4882a593Smuzhiyun  *       distribution.
27*4882a593Smuzhiyun  *     * Neither the name of Intel Corporation nor the names of its
28*4882a593Smuzhiyun  *       contributors may be used to endorse or promote products derived
29*4882a593Smuzhiyun  *       from this software without specific prior written permission.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
32*4882a593Smuzhiyun  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
33*4882a593Smuzhiyun  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
34*4882a593Smuzhiyun  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
35*4882a593Smuzhiyun  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
36*4882a593Smuzhiyun  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
37*4882a593Smuzhiyun  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
38*4882a593Smuzhiyun  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
39*4882a593Smuzhiyun  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
40*4882a593Smuzhiyun  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
41*4882a593Smuzhiyun  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * Intel PCIe GEN3 NTB Linux driver
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include <linux/debugfs.h>
48*4882a593Smuzhiyun #include <linux/delay.h>
49*4882a593Smuzhiyun #include <linux/init.h>
50*4882a593Smuzhiyun #include <linux/interrupt.h>
51*4882a593Smuzhiyun #include <linux/module.h>
52*4882a593Smuzhiyun #include <linux/pci.h>
53*4882a593Smuzhiyun #include <linux/random.h>
54*4882a593Smuzhiyun #include <linux/slab.h>
55*4882a593Smuzhiyun #include <linux/ntb.h>
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #include "ntb_hw_intel.h"
58*4882a593Smuzhiyun #include "ntb_hw_gen1.h"
59*4882a593Smuzhiyun #include "ntb_hw_gen3.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static int gen3_poll_link(struct intel_ntb_dev *ndev);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct intel_ntb_reg gen3_reg = {
64*4882a593Smuzhiyun 	.poll_link		= gen3_poll_link,
65*4882a593Smuzhiyun 	.link_is_up		= xeon_link_is_up,
66*4882a593Smuzhiyun 	.db_ioread		= gen3_db_ioread,
67*4882a593Smuzhiyun 	.db_iowrite		= gen3_db_iowrite,
68*4882a593Smuzhiyun 	.db_size		= sizeof(u32),
69*4882a593Smuzhiyun 	.ntb_ctl		= GEN3_NTBCNTL_OFFSET,
70*4882a593Smuzhiyun 	.mw_bar			= {2, 4},
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const struct intel_ntb_alt_reg gen3_pri_reg = {
74*4882a593Smuzhiyun 	.db_bell		= GEN3_EM_DOORBELL_OFFSET,
75*4882a593Smuzhiyun 	.db_clear		= GEN3_IM_INT_STATUS_OFFSET,
76*4882a593Smuzhiyun 	.db_mask		= GEN3_IM_INT_DISABLE_OFFSET,
77*4882a593Smuzhiyun 	.spad			= GEN3_IM_SPAD_OFFSET,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct intel_ntb_alt_reg gen3_b2b_reg = {
81*4882a593Smuzhiyun 	.db_bell		= GEN3_IM_DOORBELL_OFFSET,
82*4882a593Smuzhiyun 	.db_clear		= GEN3_EM_INT_STATUS_OFFSET,
83*4882a593Smuzhiyun 	.db_mask		= GEN3_EM_INT_DISABLE_OFFSET,
84*4882a593Smuzhiyun 	.spad			= GEN3_B2B_SPAD_OFFSET,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const struct intel_ntb_xlat_reg gen3_sec_xlat = {
88*4882a593Smuzhiyun /*	.bar0_base		= GEN3_EMBAR0_OFFSET, */
89*4882a593Smuzhiyun 	.bar2_limit		= GEN3_IMBAR1XLMT_OFFSET,
90*4882a593Smuzhiyun 	.bar2_xlat		= GEN3_IMBAR1XBASE_OFFSET,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
gen3_poll_link(struct intel_ntb_dev * ndev)93*4882a593Smuzhiyun static int gen3_poll_link(struct intel_ntb_dev *ndev)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u16 reg_val;
96*4882a593Smuzhiyun 	int rc;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_link_mask,
99*4882a593Smuzhiyun 			      ndev->self_mmio +
100*4882a593Smuzhiyun 			      ndev->self_reg->db_clear);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	rc = pci_read_config_word(ndev->ntb.pdev,
103*4882a593Smuzhiyun 				  GEN3_LINK_STATUS_OFFSET, &reg_val);
104*4882a593Smuzhiyun 	if (rc)
105*4882a593Smuzhiyun 		return 0;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (reg_val == ndev->lnk_sta)
108*4882a593Smuzhiyun 		return 0;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	ndev->lnk_sta = reg_val;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 1;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
gen3_init_isr(struct intel_ntb_dev * ndev)115*4882a593Smuzhiyun static int gen3_init_isr(struct intel_ntb_dev *ndev)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	int i;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * The MSIX vectors and the interrupt status bits are not lined up
121*4882a593Smuzhiyun 	 * on Skylake. By default the link status bit is bit 32, however it
122*4882a593Smuzhiyun 	 * is by default MSIX vector0. We need to fixup to line them up.
123*4882a593Smuzhiyun 	 * The vectors at reset is 1-32,0. We need to reprogram to 0-32.
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	for (i = 0; i < GEN3_DB_MSIX_VECTOR_COUNT; i++)
127*4882a593Smuzhiyun 		iowrite8(i, ndev->self_mmio + GEN3_INTVEC_OFFSET + i);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* move link status down one as workaround */
130*4882a593Smuzhiyun 	if (ndev->hwerr_flags & NTB_HWERR_MSIX_VECTOR32_BAD) {
131*4882a593Smuzhiyun 		iowrite8(GEN3_DB_MSIX_VECTOR_COUNT - 2,
132*4882a593Smuzhiyun 			 ndev->self_mmio + GEN3_INTVEC_OFFSET +
133*4882a593Smuzhiyun 			 (GEN3_DB_MSIX_VECTOR_COUNT - 1));
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return ndev_init_isr(ndev, GEN3_DB_MSIX_VECTOR_COUNT,
137*4882a593Smuzhiyun 			     GEN3_DB_MSIX_VECTOR_COUNT,
138*4882a593Smuzhiyun 			     GEN3_DB_MSIX_VECTOR_SHIFT,
139*4882a593Smuzhiyun 			     GEN3_DB_TOTAL_SHIFT);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
gen3_setup_b2b_mw(struct intel_ntb_dev * ndev,const struct intel_b2b_addr * addr,const struct intel_b2b_addr * peer_addr)142*4882a593Smuzhiyun static int gen3_setup_b2b_mw(struct intel_ntb_dev *ndev,
143*4882a593Smuzhiyun 			    const struct intel_b2b_addr *addr,
144*4882a593Smuzhiyun 			    const struct intel_b2b_addr *peer_addr)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct pci_dev *pdev;
147*4882a593Smuzhiyun 	void __iomem *mmio;
148*4882a593Smuzhiyun 	phys_addr_t bar_addr;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
151*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* setup incoming bar limits == base addrs (zero length windows) */
154*4882a593Smuzhiyun 	bar_addr = addr->bar2_addr64;
155*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + GEN3_IMBAR1XLMT_OFFSET);
156*4882a593Smuzhiyun 	bar_addr = ioread64(mmio + GEN3_IMBAR1XLMT_OFFSET);
157*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "IMBAR1XLMT %#018llx\n", bar_addr);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	bar_addr = addr->bar4_addr64;
160*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + GEN3_IMBAR2XLMT_OFFSET);
161*4882a593Smuzhiyun 	bar_addr = ioread64(mmio + GEN3_IMBAR2XLMT_OFFSET);
162*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "IMBAR2XLMT %#018llx\n", bar_addr);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* zero incoming translation addrs */
165*4882a593Smuzhiyun 	iowrite64(0, mmio + GEN3_IMBAR1XBASE_OFFSET);
166*4882a593Smuzhiyun 	iowrite64(0, mmio + GEN3_IMBAR2XBASE_OFFSET);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ndev->peer_mmio = ndev->self_mmio;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
gen3_init_ntb(struct intel_ntb_dev * ndev)173*4882a593Smuzhiyun static int gen3_init_ntb(struct intel_ntb_dev *ndev)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	int rc;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	ndev->mw_count = XEON_MW_COUNT;
179*4882a593Smuzhiyun 	ndev->spad_count = GEN3_SPAD_COUNT;
180*4882a593Smuzhiyun 	ndev->db_count = GEN3_DB_COUNT;
181*4882a593Smuzhiyun 	ndev->db_link_mask = GEN3_DB_LINK_BIT;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* DB fixup for using 31 right now */
184*4882a593Smuzhiyun 	if (ndev->hwerr_flags & NTB_HWERR_MSIX_VECTOR32_BAD)
185*4882a593Smuzhiyun 		ndev->db_link_mask |= BIT_ULL(31);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	switch (ndev->ntb.topo) {
188*4882a593Smuzhiyun 	case NTB_TOPO_B2B_USD:
189*4882a593Smuzhiyun 	case NTB_TOPO_B2B_DSD:
190*4882a593Smuzhiyun 		ndev->self_reg = &gen3_pri_reg;
191*4882a593Smuzhiyun 		ndev->peer_reg = &gen3_b2b_reg;
192*4882a593Smuzhiyun 		ndev->xlat_reg = &gen3_sec_xlat;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		if (ndev->ntb.topo == NTB_TOPO_B2B_USD) {
195*4882a593Smuzhiyun 			rc = gen3_setup_b2b_mw(ndev,
196*4882a593Smuzhiyun 					      &xeon_b2b_dsd_addr,
197*4882a593Smuzhiyun 					      &xeon_b2b_usd_addr);
198*4882a593Smuzhiyun 		} else {
199*4882a593Smuzhiyun 			rc = gen3_setup_b2b_mw(ndev,
200*4882a593Smuzhiyun 					      &xeon_b2b_usd_addr,
201*4882a593Smuzhiyun 					      &xeon_b2b_dsd_addr);
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		if (rc)
205*4882a593Smuzhiyun 			return rc;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		/* Enable Bus Master and Memory Space on the secondary side */
208*4882a593Smuzhiyun 		iowrite16(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER,
209*4882a593Smuzhiyun 			  ndev->self_mmio + GEN3_SPCICMD_OFFSET);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		break;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	default:
214*4882a593Smuzhiyun 		return -EINVAL;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	ndev->db_valid_mask = BIT_ULL(ndev->db_count) - 1;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_valid_mask,
220*4882a593Smuzhiyun 			      ndev->self_mmio +
221*4882a593Smuzhiyun 			      ndev->self_reg->db_mask);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
gen3_init_dev(struct intel_ntb_dev * ndev)226*4882a593Smuzhiyun int gen3_init_dev(struct intel_ntb_dev *ndev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct pci_dev *pdev;
229*4882a593Smuzhiyun 	u8 ppd;
230*4882a593Smuzhiyun 	int rc;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	ndev->reg = &gen3_reg;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	rc = pci_read_config_byte(pdev, XEON_PPD_OFFSET, &ppd);
237*4882a593Smuzhiyun 	if (rc)
238*4882a593Smuzhiyun 		return -EIO;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ndev->ntb.topo = xeon_ppd_topo(ndev, ppd);
241*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "ppd %#x topo %s\n", ppd,
242*4882a593Smuzhiyun 		ntb_topo_string(ndev->ntb.topo));
243*4882a593Smuzhiyun 	if (ndev->ntb.topo == NTB_TOPO_NONE)
244*4882a593Smuzhiyun 		return -EINVAL;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ndev->hwerr_flags |= NTB_HWERR_MSIX_VECTOR32_BAD;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	rc = gen3_init_ntb(ndev);
249*4882a593Smuzhiyun 	if (rc)
250*4882a593Smuzhiyun 		return rc;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	return gen3_init_isr(ndev);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
ndev_ntb3_debugfs_read(struct file * filp,char __user * ubuf,size_t count,loff_t * offp)255*4882a593Smuzhiyun ssize_t ndev_ntb3_debugfs_read(struct file *filp, char __user *ubuf,
256*4882a593Smuzhiyun 				      size_t count, loff_t *offp)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
259*4882a593Smuzhiyun 	void __iomem *mmio;
260*4882a593Smuzhiyun 	char *buf;
261*4882a593Smuzhiyun 	size_t buf_size;
262*4882a593Smuzhiyun 	ssize_t ret, off;
263*4882a593Smuzhiyun 	union { u64 v64; u32 v32; u16 v16; } u;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ndev = filp->private_data;
266*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	buf_size = min(count, 0x800ul);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	buf = kmalloc(buf_size, GFP_KERNEL);
271*4882a593Smuzhiyun 	if (!buf)
272*4882a593Smuzhiyun 		return -ENOMEM;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	off = 0;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
277*4882a593Smuzhiyun 			 "NTB Device Information:\n");
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
280*4882a593Smuzhiyun 			 "Connection Topology -\t%s\n",
281*4882a593Smuzhiyun 			 ntb_topo_string(ndev->ntb.topo));
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
284*4882a593Smuzhiyun 			 "NTB CTL -\t\t%#06x\n", ndev->ntb_ctl);
285*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
286*4882a593Smuzhiyun 			 "LNK STA -\t\t%#06x\n", ndev->lnk_sta);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (!ndev->reg->link_is_up(ndev))
289*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
290*4882a593Smuzhiyun 				 "Link Status -\t\tDown\n");
291*4882a593Smuzhiyun 	else {
292*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
293*4882a593Smuzhiyun 				 "Link Status -\t\tUp\n");
294*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
295*4882a593Smuzhiyun 				 "Link Speed -\t\tPCI-E Gen %u\n",
296*4882a593Smuzhiyun 				 NTB_LNK_STA_SPEED(ndev->lnk_sta));
297*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
298*4882a593Smuzhiyun 				 "Link Width -\t\tx%u\n",
299*4882a593Smuzhiyun 				 NTB_LNK_STA_WIDTH(ndev->lnk_sta));
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
303*4882a593Smuzhiyun 			 "Memory Window Count -\t%u\n", ndev->mw_count);
304*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
305*4882a593Smuzhiyun 			 "Scratchpad Count -\t%u\n", ndev->spad_count);
306*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
307*4882a593Smuzhiyun 			 "Doorbell Count -\t%u\n", ndev->db_count);
308*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
309*4882a593Smuzhiyun 			 "Doorbell Vector Count -\t%u\n", ndev->db_vec_count);
310*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
311*4882a593Smuzhiyun 			 "Doorbell Vector Shift -\t%u\n", ndev->db_vec_shift);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
314*4882a593Smuzhiyun 			 "Doorbell Valid Mask -\t%#llx\n", ndev->db_valid_mask);
315*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
316*4882a593Smuzhiyun 			 "Doorbell Link Mask -\t%#llx\n", ndev->db_link_mask);
317*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
318*4882a593Smuzhiyun 			 "Doorbell Mask Cached -\t%#llx\n", ndev->db_mask);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_mask);
321*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
322*4882a593Smuzhiyun 			 "Doorbell Mask -\t\t%#llx\n", u.v64);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_bell);
325*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
326*4882a593Smuzhiyun 			 "Doorbell Bell -\t\t%#llx\n", u.v64);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
329*4882a593Smuzhiyun 			 "\nNTB Incoming XLAT:\n");
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + GEN3_IMBAR1XBASE_OFFSET);
332*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
333*4882a593Smuzhiyun 			 "IMBAR1XBASE -\t\t%#018llx\n", u.v64);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + GEN3_IMBAR2XBASE_OFFSET);
336*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
337*4882a593Smuzhiyun 			 "IMBAR2XBASE -\t\t%#018llx\n", u.v64);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + GEN3_IMBAR1XLMT_OFFSET);
340*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
341*4882a593Smuzhiyun 			 "IMBAR1XLMT -\t\t\t%#018llx\n", u.v64);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + GEN3_IMBAR2XLMT_OFFSET);
344*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
345*4882a593Smuzhiyun 			 "IMBAR2XLMT -\t\t\t%#018llx\n", u.v64);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (ntb_topo_is_b2b(ndev->ntb.topo)) {
348*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
349*4882a593Smuzhiyun 				 "\nNTB Outgoing B2B XLAT:\n");
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR1XBASE_OFFSET);
352*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
353*4882a593Smuzhiyun 				 "EMBAR1XBASE -\t\t%#018llx\n", u.v64);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR2XBASE_OFFSET);
356*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
357*4882a593Smuzhiyun 				 "EMBAR2XBASE -\t\t%#018llx\n", u.v64);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR1XLMT_OFFSET);
360*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
361*4882a593Smuzhiyun 				 "EMBAR1XLMT -\t\t%#018llx\n", u.v64);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR2XLMT_OFFSET);
364*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
365*4882a593Smuzhiyun 				 "EMBAR2XLMT -\t\t%#018llx\n", u.v64);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
368*4882a593Smuzhiyun 				 "\nNTB Secondary BAR:\n");
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR0_OFFSET);
371*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
372*4882a593Smuzhiyun 				 "EMBAR0 -\t\t%#018llx\n", u.v64);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR1_OFFSET);
375*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
376*4882a593Smuzhiyun 				 "EMBAR1 -\t\t%#018llx\n", u.v64);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + GEN3_EMBAR2_OFFSET);
379*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
380*4882a593Smuzhiyun 				 "EMBAR2 -\t\t%#018llx\n", u.v64);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
384*4882a593Smuzhiyun 			 "\nNTB Statistics:\n");
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	u.v16 = ioread16(mmio + GEN3_USMEMMISS_OFFSET);
387*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
388*4882a593Smuzhiyun 			 "Upstream Memory Miss -\t%u\n", u.v16);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
391*4882a593Smuzhiyun 			 "\nNTB Hardware Errors:\n");
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (!pci_read_config_word(ndev->ntb.pdev,
394*4882a593Smuzhiyun 				  GEN3_DEVSTS_OFFSET, &u.v16))
395*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
396*4882a593Smuzhiyun 				 "DEVSTS -\t\t%#06x\n", u.v16);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (!pci_read_config_word(ndev->ntb.pdev,
399*4882a593Smuzhiyun 				  GEN3_LINK_STATUS_OFFSET, &u.v16))
400*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
401*4882a593Smuzhiyun 				 "LNKSTS -\t\t%#06x\n", u.v16);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (!pci_read_config_dword(ndev->ntb.pdev,
404*4882a593Smuzhiyun 				   GEN3_UNCERRSTS_OFFSET, &u.v32))
405*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
406*4882a593Smuzhiyun 				 "UNCERRSTS -\t\t%#06x\n", u.v32);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (!pci_read_config_dword(ndev->ntb.pdev,
409*4882a593Smuzhiyun 				   GEN3_CORERRSTS_OFFSET, &u.v32))
410*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
411*4882a593Smuzhiyun 				 "CORERRSTS -\t\t%#06x\n", u.v32);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ret = simple_read_from_buffer(ubuf, count, offp, buf, off);
414*4882a593Smuzhiyun 	kfree(buf);
415*4882a593Smuzhiyun 	return ret;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
intel_ntb3_link_enable(struct ntb_dev * ntb,enum ntb_speed max_speed,enum ntb_width max_width)418*4882a593Smuzhiyun int intel_ntb3_link_enable(struct ntb_dev *ntb, enum ntb_speed max_speed,
419*4882a593Smuzhiyun 		enum ntb_width max_width)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
422*4882a593Smuzhiyun 	u32 ntb_ctl;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	ndev = container_of(ntb, struct intel_ntb_dev, ntb);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev,
427*4882a593Smuzhiyun 		"Enabling link with max_speed %d max_width %d\n",
428*4882a593Smuzhiyun 		max_speed, max_width);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (max_speed != NTB_SPEED_AUTO)
431*4882a593Smuzhiyun 		dev_dbg(&ntb->pdev->dev, "ignoring max_speed %d\n", max_speed);
432*4882a593Smuzhiyun 	if (max_width != NTB_WIDTH_AUTO)
433*4882a593Smuzhiyun 		dev_dbg(&ntb->pdev->dev, "ignoring max_width %d\n", max_width);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ntb_ctl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl);
436*4882a593Smuzhiyun 	ntb_ctl &= ~(NTB_CTL_DISABLE | NTB_CTL_CFG_LOCK);
437*4882a593Smuzhiyun 	ntb_ctl |= NTB_CTL_P2S_BAR2_SNOOP | NTB_CTL_S2P_BAR2_SNOOP;
438*4882a593Smuzhiyun 	ntb_ctl |= NTB_CTL_P2S_BAR4_SNOOP | NTB_CTL_S2P_BAR4_SNOOP;
439*4882a593Smuzhiyun 	iowrite32(ntb_ctl, ndev->self_mmio + ndev->reg->ntb_ctl);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	return 0;
442*4882a593Smuzhiyun }
intel_ntb3_mw_set_trans(struct ntb_dev * ntb,int pidx,int idx,dma_addr_t addr,resource_size_t size)443*4882a593Smuzhiyun static int intel_ntb3_mw_set_trans(struct ntb_dev *ntb, int pidx, int idx,
444*4882a593Smuzhiyun 				   dma_addr_t addr, resource_size_t size)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
447*4882a593Smuzhiyun 	unsigned long xlat_reg, limit_reg;
448*4882a593Smuzhiyun 	resource_size_t bar_size, mw_size;
449*4882a593Smuzhiyun 	void __iomem *mmio;
450*4882a593Smuzhiyun 	u64 base, limit, reg_val;
451*4882a593Smuzhiyun 	int bar;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (pidx != NTB_DEF_PEER_IDX)
454*4882a593Smuzhiyun 		return -EINVAL;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (idx >= ndev->b2b_idx && !ndev->b2b_off)
457*4882a593Smuzhiyun 		idx += 1;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	bar = ndev_mw_to_bar(ndev, idx);
460*4882a593Smuzhiyun 	if (bar < 0)
461*4882a593Smuzhiyun 		return bar;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	bar_size = pci_resource_len(ndev->ntb.pdev, bar);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (idx == ndev->b2b_idx)
466*4882a593Smuzhiyun 		mw_size = bar_size - ndev->b2b_off;
467*4882a593Smuzhiyun 	else
468*4882a593Smuzhiyun 		mw_size = bar_size;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* hardware requires that addr is aligned to bar size */
471*4882a593Smuzhiyun 	if (addr & (bar_size - 1))
472*4882a593Smuzhiyun 		return -EINVAL;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* make sure the range fits in the usable mw size */
475*4882a593Smuzhiyun 	if (size > mw_size)
476*4882a593Smuzhiyun 		return -EINVAL;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
479*4882a593Smuzhiyun 	xlat_reg = ndev->xlat_reg->bar2_xlat + (idx * 0x10);
480*4882a593Smuzhiyun 	limit_reg = ndev->xlat_reg->bar2_limit + (idx * 0x10);
481*4882a593Smuzhiyun 	base = pci_resource_start(ndev->ntb.pdev, bar);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Set the limit if supported, if size is not mw_size */
484*4882a593Smuzhiyun 	if (limit_reg && size != mw_size)
485*4882a593Smuzhiyun 		limit = base + size;
486*4882a593Smuzhiyun 	else
487*4882a593Smuzhiyun 		limit = base + mw_size;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* set and verify setting the translation address */
490*4882a593Smuzhiyun 	iowrite64(addr, mmio + xlat_reg);
491*4882a593Smuzhiyun 	reg_val = ioread64(mmio + xlat_reg);
492*4882a593Smuzhiyun 	if (reg_val != addr) {
493*4882a593Smuzhiyun 		iowrite64(0, mmio + xlat_reg);
494*4882a593Smuzhiyun 		return -EIO;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev, "BAR %d IMBARXBASE: %#Lx\n", bar, reg_val);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* set and verify setting the limit */
500*4882a593Smuzhiyun 	iowrite64(limit, mmio + limit_reg);
501*4882a593Smuzhiyun 	reg_val = ioread64(mmio + limit_reg);
502*4882a593Smuzhiyun 	if (reg_val != limit) {
503*4882a593Smuzhiyun 		iowrite64(base, mmio + limit_reg);
504*4882a593Smuzhiyun 		iowrite64(0, mmio + xlat_reg);
505*4882a593Smuzhiyun 		return -EIO;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev, "BAR %d IMBARXLMT: %#Lx\n", bar, reg_val);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* setup the EP */
511*4882a593Smuzhiyun 	limit_reg = ndev->xlat_reg->bar2_limit + (idx * 0x10) + 0x4000;
512*4882a593Smuzhiyun 	base = ioread64(mmio + GEN3_EMBAR1_OFFSET + (8 * idx));
513*4882a593Smuzhiyun 	base &= ~0xf;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (limit_reg && size != mw_size)
516*4882a593Smuzhiyun 		limit = base + size;
517*4882a593Smuzhiyun 	else
518*4882a593Smuzhiyun 		limit = base + mw_size;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	/* set and verify setting the limit */
521*4882a593Smuzhiyun 	iowrite64(limit, mmio + limit_reg);
522*4882a593Smuzhiyun 	reg_val = ioread64(mmio + limit_reg);
523*4882a593Smuzhiyun 	if (reg_val != limit) {
524*4882a593Smuzhiyun 		iowrite64(base, mmio + limit_reg);
525*4882a593Smuzhiyun 		iowrite64(0, mmio + xlat_reg);
526*4882a593Smuzhiyun 		return -EIO;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev, "BAR %d EMBARXLMT: %#Lx\n", bar, reg_val);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
intel_ntb3_peer_db_addr(struct ntb_dev * ntb,phys_addr_t * db_addr,resource_size_t * db_size,u64 * db_data,int db_bit)534*4882a593Smuzhiyun int intel_ntb3_peer_db_addr(struct ntb_dev *ntb, phys_addr_t *db_addr,
535*4882a593Smuzhiyun 				   resource_size_t *db_size,
536*4882a593Smuzhiyun 				   u64 *db_data, int db_bit)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	phys_addr_t db_addr_base;
539*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	if (unlikely(db_bit >= BITS_PER_LONG_LONG))
542*4882a593Smuzhiyun 		return -EINVAL;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (unlikely(BIT_ULL(db_bit) & ~ntb_ndev(ntb)->db_valid_mask))
545*4882a593Smuzhiyun 		return -EINVAL;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	ndev_db_addr(ndev, &db_addr_base, db_size, ndev->peer_addr,
548*4882a593Smuzhiyun 				ndev->peer_reg->db_bell);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (db_addr) {
551*4882a593Smuzhiyun 		*db_addr = db_addr_base + (db_bit * 4);
552*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "Peer db addr %llx db bit %d\n",
553*4882a593Smuzhiyun 				*db_addr, db_bit);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (db_data) {
557*4882a593Smuzhiyun 		*db_data = 1;
558*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "Peer db data %llx db bit %d\n",
559*4882a593Smuzhiyun 				*db_data, db_bit);
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	return 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
intel_ntb3_peer_db_set(struct ntb_dev * ntb,u64 db_bits)565*4882a593Smuzhiyun int intel_ntb3_peer_db_set(struct ntb_dev *ntb, u64 db_bits)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
568*4882a593Smuzhiyun 	int bit;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	if (db_bits & ~ndev->db_valid_mask)
571*4882a593Smuzhiyun 		return -EINVAL;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	while (db_bits) {
574*4882a593Smuzhiyun 		bit = __ffs(db_bits);
575*4882a593Smuzhiyun 		iowrite32(1, ndev->peer_mmio +
576*4882a593Smuzhiyun 				ndev->peer_reg->db_bell + (bit * 4));
577*4882a593Smuzhiyun 		db_bits &= db_bits - 1;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
intel_ntb3_db_read(struct ntb_dev * ntb)583*4882a593Smuzhiyun u64 intel_ntb3_db_read(struct ntb_dev *ntb)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	return ndev_db_read(ndev,
588*4882a593Smuzhiyun 			    ndev->self_mmio +
589*4882a593Smuzhiyun 			    ndev->self_reg->db_clear);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
intel_ntb3_db_clear(struct ntb_dev * ntb,u64 db_bits)592*4882a593Smuzhiyun int intel_ntb3_db_clear(struct ntb_dev *ntb, u64 db_bits)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return ndev_db_write(ndev, db_bits,
597*4882a593Smuzhiyun 			     ndev->self_mmio +
598*4882a593Smuzhiyun 			     ndev->self_reg->db_clear);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun const struct ntb_dev_ops intel_ntb3_ops = {
602*4882a593Smuzhiyun 	.mw_count		= intel_ntb_mw_count,
603*4882a593Smuzhiyun 	.mw_get_align		= intel_ntb_mw_get_align,
604*4882a593Smuzhiyun 	.mw_set_trans		= intel_ntb3_mw_set_trans,
605*4882a593Smuzhiyun 	.peer_mw_count		= intel_ntb_peer_mw_count,
606*4882a593Smuzhiyun 	.peer_mw_get_addr	= intel_ntb_peer_mw_get_addr,
607*4882a593Smuzhiyun 	.link_is_up		= intel_ntb_link_is_up,
608*4882a593Smuzhiyun 	.link_enable		= intel_ntb3_link_enable,
609*4882a593Smuzhiyun 	.link_disable		= intel_ntb_link_disable,
610*4882a593Smuzhiyun 	.db_valid_mask		= intel_ntb_db_valid_mask,
611*4882a593Smuzhiyun 	.db_vector_count	= intel_ntb_db_vector_count,
612*4882a593Smuzhiyun 	.db_vector_mask		= intel_ntb_db_vector_mask,
613*4882a593Smuzhiyun 	.db_read		= intel_ntb3_db_read,
614*4882a593Smuzhiyun 	.db_clear		= intel_ntb3_db_clear,
615*4882a593Smuzhiyun 	.db_set_mask		= intel_ntb_db_set_mask,
616*4882a593Smuzhiyun 	.db_clear_mask		= intel_ntb_db_clear_mask,
617*4882a593Smuzhiyun 	.peer_db_addr		= intel_ntb3_peer_db_addr,
618*4882a593Smuzhiyun 	.peer_db_set		= intel_ntb3_peer_db_set,
619*4882a593Smuzhiyun 	.spad_is_unsafe		= intel_ntb_spad_is_unsafe,
620*4882a593Smuzhiyun 	.spad_count		= intel_ntb_spad_count,
621*4882a593Smuzhiyun 	.spad_read		= intel_ntb_spad_read,
622*4882a593Smuzhiyun 	.spad_write		= intel_ntb_spad_write,
623*4882a593Smuzhiyun 	.peer_spad_addr		= intel_ntb_peer_spad_addr,
624*4882a593Smuzhiyun 	.peer_spad_read		= intel_ntb_peer_spad_read,
625*4882a593Smuzhiyun 	.peer_spad_write	= intel_ntb_peer_spad_write,
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun 
628