xref: /OK3568_Linux_fs/kernel/drivers/ntb/hw/intel/ntb_hw_gen1.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
3*4882a593Smuzhiyun  *   redistributing this file, you may do so under either license.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *   GPL LICENSE SUMMARY
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *   Copyright(c) 2012-2017 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *   This program is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  *   it under the terms of version 2 of the GNU General Public License as
11*4882a593Smuzhiyun  *   published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *   BSD LICENSE
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *   Copyright(c) 2012-2017 Intel Corporation. All rights reserved.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *   Redistribution and use in source and binary forms, with or without
18*4882a593Smuzhiyun  *   modification, are permitted provided that the following conditions
19*4882a593Smuzhiyun  *   are met:
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
22*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
23*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copy
24*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in
25*4882a593Smuzhiyun  *       the documentation and/or other materials provided with the
26*4882a593Smuzhiyun  *       distribution.
27*4882a593Smuzhiyun  *     * Neither the name of Intel Corporation nor the names of its
28*4882a593Smuzhiyun  *       contributors may be used to endorse or promote products derived
29*4882a593Smuzhiyun  *       from this software without specific prior written permission.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
32*4882a593Smuzhiyun  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
33*4882a593Smuzhiyun  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
34*4882a593Smuzhiyun  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
35*4882a593Smuzhiyun  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
36*4882a593Smuzhiyun  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
37*4882a593Smuzhiyun  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
38*4882a593Smuzhiyun  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
39*4882a593Smuzhiyun  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
40*4882a593Smuzhiyun  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
41*4882a593Smuzhiyun  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #ifndef _NTB_INTEL_GEN1_H_
45*4882a593Smuzhiyun #define _NTB_INTEL_GEN1_H_
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include "ntb_hw_intel.h"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Intel Gen1 Xeon hardware */
50*4882a593Smuzhiyun #define XEON_PBAR23LMT_OFFSET		0x0000
51*4882a593Smuzhiyun #define XEON_PBAR45LMT_OFFSET		0x0008
52*4882a593Smuzhiyun #define XEON_PBAR4LMT_OFFSET		0x0008
53*4882a593Smuzhiyun #define XEON_PBAR5LMT_OFFSET		0x000c
54*4882a593Smuzhiyun #define XEON_PBAR23XLAT_OFFSET		0x0010
55*4882a593Smuzhiyun #define XEON_PBAR45XLAT_OFFSET		0x0018
56*4882a593Smuzhiyun #define XEON_PBAR4XLAT_OFFSET		0x0018
57*4882a593Smuzhiyun #define XEON_PBAR5XLAT_OFFSET		0x001c
58*4882a593Smuzhiyun #define XEON_SBAR23LMT_OFFSET		0x0020
59*4882a593Smuzhiyun #define XEON_SBAR45LMT_OFFSET		0x0028
60*4882a593Smuzhiyun #define XEON_SBAR4LMT_OFFSET		0x0028
61*4882a593Smuzhiyun #define XEON_SBAR5LMT_OFFSET		0x002c
62*4882a593Smuzhiyun #define XEON_SBAR23XLAT_OFFSET		0x0030
63*4882a593Smuzhiyun #define XEON_SBAR45XLAT_OFFSET		0x0038
64*4882a593Smuzhiyun #define XEON_SBAR4XLAT_OFFSET		0x0038
65*4882a593Smuzhiyun #define XEON_SBAR5XLAT_OFFSET		0x003c
66*4882a593Smuzhiyun #define XEON_SBAR0BASE_OFFSET		0x0040
67*4882a593Smuzhiyun #define XEON_SBAR23BASE_OFFSET		0x0048
68*4882a593Smuzhiyun #define XEON_SBAR45BASE_OFFSET		0x0050
69*4882a593Smuzhiyun #define XEON_SBAR4BASE_OFFSET		0x0050
70*4882a593Smuzhiyun #define XEON_SBAR5BASE_OFFSET		0x0054
71*4882a593Smuzhiyun #define XEON_SBDF_OFFSET		0x005c
72*4882a593Smuzhiyun #define XEON_NTBCNTL_OFFSET		0x0058
73*4882a593Smuzhiyun #define XEON_PDOORBELL_OFFSET		0x0060
74*4882a593Smuzhiyun #define XEON_PDBMSK_OFFSET		0x0062
75*4882a593Smuzhiyun #define XEON_SDOORBELL_OFFSET		0x0064
76*4882a593Smuzhiyun #define XEON_SDBMSK_OFFSET		0x0066
77*4882a593Smuzhiyun #define XEON_USMEMMISS_OFFSET		0x0070
78*4882a593Smuzhiyun #define XEON_SPAD_OFFSET		0x0080
79*4882a593Smuzhiyun #define XEON_PBAR23SZ_OFFSET		0x00d0
80*4882a593Smuzhiyun #define XEON_PBAR45SZ_OFFSET		0x00d1
81*4882a593Smuzhiyun #define XEON_PBAR4SZ_OFFSET		0x00d1
82*4882a593Smuzhiyun #define XEON_SBAR23SZ_OFFSET		0x00d2
83*4882a593Smuzhiyun #define XEON_SBAR45SZ_OFFSET		0x00d3
84*4882a593Smuzhiyun #define XEON_SBAR4SZ_OFFSET		0x00d3
85*4882a593Smuzhiyun #define XEON_PPD_OFFSET			0x00d4
86*4882a593Smuzhiyun #define XEON_PBAR5SZ_OFFSET		0x00d5
87*4882a593Smuzhiyun #define XEON_SBAR5SZ_OFFSET		0x00d6
88*4882a593Smuzhiyun #define XEON_WCCNTRL_OFFSET		0x00e0
89*4882a593Smuzhiyun #define XEON_UNCERRSTS_OFFSET		0x014c
90*4882a593Smuzhiyun #define XEON_CORERRSTS_OFFSET		0x0158
91*4882a593Smuzhiyun #define XEON_LINK_STATUS_OFFSET		0x01a2
92*4882a593Smuzhiyun #define XEON_SPCICMD_OFFSET		0x0504
93*4882a593Smuzhiyun #define XEON_DEVCTRL_OFFSET		0x0598
94*4882a593Smuzhiyun #define XEON_DEVSTS_OFFSET		0x059a
95*4882a593Smuzhiyun #define XEON_SLINK_STATUS_OFFSET	0x05a2
96*4882a593Smuzhiyun #define XEON_B2B_SPAD_OFFSET		0x0100
97*4882a593Smuzhiyun #define XEON_B2B_DOORBELL_OFFSET	0x0140
98*4882a593Smuzhiyun #define XEON_B2B_XLAT_OFFSETL		0x0144
99*4882a593Smuzhiyun #define XEON_B2B_XLAT_OFFSETU		0x0148
100*4882a593Smuzhiyun #define XEON_PPD_CONN_MASK		0x03
101*4882a593Smuzhiyun #define XEON_PPD_CONN_TRANSPARENT	0x00
102*4882a593Smuzhiyun #define XEON_PPD_CONN_B2B		0x01
103*4882a593Smuzhiyun #define XEON_PPD_CONN_RP		0x02
104*4882a593Smuzhiyun #define XEON_PPD_DEV_MASK		0x10
105*4882a593Smuzhiyun #define XEON_PPD_DEV_USD		0x00
106*4882a593Smuzhiyun #define XEON_PPD_DEV_DSD		0x10
107*4882a593Smuzhiyun #define XEON_PPD_SPLIT_BAR_MASK		0x40
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define XEON_PPD_TOPO_MASK	(XEON_PPD_CONN_MASK | XEON_PPD_DEV_MASK)
110*4882a593Smuzhiyun #define XEON_PPD_TOPO_PRI_USD	(XEON_PPD_CONN_RP | XEON_PPD_DEV_USD)
111*4882a593Smuzhiyun #define XEON_PPD_TOPO_PRI_DSD	(XEON_PPD_CONN_RP | XEON_PPD_DEV_DSD)
112*4882a593Smuzhiyun #define XEON_PPD_TOPO_SEC_USD	(XEON_PPD_CONN_TRANSPARENT | XEON_PPD_DEV_USD)
113*4882a593Smuzhiyun #define XEON_PPD_TOPO_SEC_DSD	(XEON_PPD_CONN_TRANSPARENT | XEON_PPD_DEV_DSD)
114*4882a593Smuzhiyun #define XEON_PPD_TOPO_B2B_USD	(XEON_PPD_CONN_B2B | XEON_PPD_DEV_USD)
115*4882a593Smuzhiyun #define XEON_PPD_TOPO_B2B_DSD	(XEON_PPD_CONN_B2B | XEON_PPD_DEV_DSD)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define XEON_MW_COUNT			2
118*4882a593Smuzhiyun #define HSX_SPLIT_BAR_MW_COUNT		3
119*4882a593Smuzhiyun #define XEON_DB_COUNT			15
120*4882a593Smuzhiyun #define XEON_DB_LINK			15
121*4882a593Smuzhiyun #define XEON_DB_LINK_BIT			BIT_ULL(XEON_DB_LINK)
122*4882a593Smuzhiyun #define XEON_DB_MSIX_VECTOR_COUNT	4
123*4882a593Smuzhiyun #define XEON_DB_MSIX_VECTOR_SHIFT	5
124*4882a593Smuzhiyun #define XEON_DB_TOTAL_SHIFT		16
125*4882a593Smuzhiyun #define XEON_SPAD_COUNT			16
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Use the following addresses for translation between b2b ntb devices in case
128*4882a593Smuzhiyun  * the hardware default values are not reliable. */
129*4882a593Smuzhiyun #define XEON_B2B_BAR0_ADDR	0x1000000000000000ull
130*4882a593Smuzhiyun #define XEON_B2B_BAR2_ADDR64	0x2000000000000000ull
131*4882a593Smuzhiyun #define XEON_B2B_BAR4_ADDR64	0x4000000000000000ull
132*4882a593Smuzhiyun #define XEON_B2B_BAR4_ADDR32	0x20000000u
133*4882a593Smuzhiyun #define XEON_B2B_BAR5_ADDR32	0x40000000u
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* The peer ntb secondary config space is 32KB fixed size */
136*4882a593Smuzhiyun #define XEON_B2B_MIN_SIZE		0x8000
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* flags to indicate hardware errata */
139*4882a593Smuzhiyun #define NTB_HWERR_SDOORBELL_LOCKUP	BIT_ULL(0)
140*4882a593Smuzhiyun #define NTB_HWERR_SB01BASE_LOCKUP	BIT_ULL(1)
141*4882a593Smuzhiyun #define NTB_HWERR_B2BDOORBELL_BIT14	BIT_ULL(2)
142*4882a593Smuzhiyun #define NTB_HWERR_MSIX_VECTOR32_BAD	BIT_ULL(3)
143*4882a593Smuzhiyun #define NTB_HWERR_BAR_ALIGN		BIT_ULL(4)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun extern struct intel_b2b_addr xeon_b2b_usd_addr;
146*4882a593Smuzhiyun extern struct intel_b2b_addr xeon_b2b_dsd_addr;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun int ndev_init_isr(struct intel_ntb_dev *ndev, int msix_min, int msix_max,
149*4882a593Smuzhiyun 		int msix_shift, int total_shift);
150*4882a593Smuzhiyun enum ntb_topo xeon_ppd_topo(struct intel_ntb_dev *ndev, u8 ppd);
151*4882a593Smuzhiyun void ndev_db_addr(struct intel_ntb_dev *ndev,
152*4882a593Smuzhiyun 				phys_addr_t *db_addr, resource_size_t *db_size,
153*4882a593Smuzhiyun 				phys_addr_t reg_addr, unsigned long reg);
154*4882a593Smuzhiyun u64 ndev_db_read(struct intel_ntb_dev *ndev, void __iomem *mmio);
155*4882a593Smuzhiyun int ndev_db_write(struct intel_ntb_dev *ndev, u64 db_bits,
156*4882a593Smuzhiyun 				void __iomem *mmio);
157*4882a593Smuzhiyun int ndev_mw_to_bar(struct intel_ntb_dev *ndev, int idx);
158*4882a593Smuzhiyun int intel_ntb_mw_count(struct ntb_dev *ntb, int pidx);
159*4882a593Smuzhiyun int intel_ntb_mw_get_align(struct ntb_dev *ntb, int pidx, int idx,
160*4882a593Smuzhiyun 		resource_size_t *addr_align, resource_size_t *size_align,
161*4882a593Smuzhiyun 		resource_size_t *size_max);
162*4882a593Smuzhiyun int intel_ntb_peer_mw_count(struct ntb_dev *ntb);
163*4882a593Smuzhiyun int intel_ntb_peer_mw_get_addr(struct ntb_dev *ntb, int idx,
164*4882a593Smuzhiyun 		phys_addr_t *base, resource_size_t *size);
165*4882a593Smuzhiyun u64 intel_ntb_link_is_up(struct ntb_dev *ntb, enum ntb_speed *speed,
166*4882a593Smuzhiyun 		enum ntb_width *width);
167*4882a593Smuzhiyun int intel_ntb_link_disable(struct ntb_dev *ntb);
168*4882a593Smuzhiyun u64 intel_ntb_db_valid_mask(struct ntb_dev *ntb);
169*4882a593Smuzhiyun int intel_ntb_db_vector_count(struct ntb_dev *ntb);
170*4882a593Smuzhiyun u64 intel_ntb_db_vector_mask(struct ntb_dev *ntb, int db_vector);
171*4882a593Smuzhiyun int intel_ntb_db_set_mask(struct ntb_dev *ntb, u64 db_bits);
172*4882a593Smuzhiyun int intel_ntb_db_clear_mask(struct ntb_dev *ntb, u64 db_bits);
173*4882a593Smuzhiyun int intel_ntb_spad_is_unsafe(struct ntb_dev *ntb);
174*4882a593Smuzhiyun int intel_ntb_spad_count(struct ntb_dev *ntb);
175*4882a593Smuzhiyun u32 intel_ntb_spad_read(struct ntb_dev *ntb, int idx);
176*4882a593Smuzhiyun int intel_ntb_spad_write(struct ntb_dev *ntb, int idx, u32 val);
177*4882a593Smuzhiyun u32 intel_ntb_peer_spad_read(struct ntb_dev *ntb, int pidx, int sidx);
178*4882a593Smuzhiyun int intel_ntb_peer_spad_write(struct ntb_dev *ntb, int pidx, int sidx,
179*4882a593Smuzhiyun 		u32 val);
180*4882a593Smuzhiyun int intel_ntb_peer_spad_addr(struct ntb_dev *ntb, int pidx, int sidx,
181*4882a593Smuzhiyun 				    phys_addr_t *spad_addr);
182*4882a593Smuzhiyun int xeon_link_is_up(struct intel_ntb_dev *ndev);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #endif
185