xref: /OK3568_Linux_fs/kernel/drivers/ntb/hw/intel/ntb_hw_gen1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is provided under a dual BSD/GPLv2 license.  When using or
3*4882a593Smuzhiyun  *   redistributing this file, you may do so under either license.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *   GPL LICENSE SUMMARY
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *   Copyright(c) 2012 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun  *   Copyright (C) 2015 EMC Corporation. All Rights Reserved.
9*4882a593Smuzhiyun  *   Copyright (C) 2016 T-Platforms. All Rights Reserved.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *   This program is free software; you can redistribute it and/or modify
12*4882a593Smuzhiyun  *   it under the terms of version 2 of the GNU General Public License as
13*4882a593Smuzhiyun  *   published by the Free Software Foundation.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *   BSD LICENSE
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *   Copyright(c) 2012 Intel Corporation. All rights reserved.
18*4882a593Smuzhiyun  *   Copyright (C) 2015 EMC Corporation. All Rights Reserved.
19*4882a593Smuzhiyun  *   Copyright (C) 2016 T-Platforms. All Rights Reserved.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *   Redistribution and use in source and binary forms, with or without
22*4882a593Smuzhiyun  *   modification, are permitted provided that the following conditions
23*4882a593Smuzhiyun  *   are met:
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *     * Redistributions of source code must retain the above copyright
26*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer.
27*4882a593Smuzhiyun  *     * Redistributions in binary form must reproduce the above copy
28*4882a593Smuzhiyun  *       notice, this list of conditions and the following disclaimer in
29*4882a593Smuzhiyun  *       the documentation and/or other materials provided with the
30*4882a593Smuzhiyun  *       distribution.
31*4882a593Smuzhiyun  *     * Neither the name of Intel Corporation nor the names of its
32*4882a593Smuzhiyun  *       contributors may be used to endorse or promote products derived
33*4882a593Smuzhiyun  *       from this software without specific prior written permission.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
36*4882a593Smuzhiyun  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
37*4882a593Smuzhiyun  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
38*4882a593Smuzhiyun  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
39*4882a593Smuzhiyun  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
40*4882a593Smuzhiyun  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
41*4882a593Smuzhiyun  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
42*4882a593Smuzhiyun  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
43*4882a593Smuzhiyun  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
44*4882a593Smuzhiyun  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
45*4882a593Smuzhiyun  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * Intel PCIe NTB Linux driver
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #include <linux/debugfs.h>
51*4882a593Smuzhiyun #include <linux/delay.h>
52*4882a593Smuzhiyun #include <linux/init.h>
53*4882a593Smuzhiyun #include <linux/interrupt.h>
54*4882a593Smuzhiyun #include <linux/module.h>
55*4882a593Smuzhiyun #include <linux/pci.h>
56*4882a593Smuzhiyun #include <linux/random.h>
57*4882a593Smuzhiyun #include <linux/slab.h>
58*4882a593Smuzhiyun #include <linux/ntb.h>
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #include "ntb_hw_intel.h"
61*4882a593Smuzhiyun #include "ntb_hw_gen1.h"
62*4882a593Smuzhiyun #include "ntb_hw_gen3.h"
63*4882a593Smuzhiyun #include "ntb_hw_gen4.h"
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define NTB_NAME	"ntb_hw_intel"
66*4882a593Smuzhiyun #define NTB_DESC	"Intel(R) PCI-E Non-Transparent Bridge Driver"
67*4882a593Smuzhiyun #define NTB_VER		"2.0"
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun MODULE_DESCRIPTION(NTB_DESC);
70*4882a593Smuzhiyun MODULE_VERSION(NTB_VER);
71*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
72*4882a593Smuzhiyun MODULE_AUTHOR("Intel Corporation");
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define bar0_off(base, bar) ((base) + ((bar) << 2))
75*4882a593Smuzhiyun #define bar2_off(base, bar) bar0_off(base, (bar) - 2)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct intel_ntb_reg xeon_reg;
78*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_pri_reg;
79*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_sec_reg;
80*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_b2b_reg;
81*4882a593Smuzhiyun static const struct intel_ntb_xlat_reg xeon_pri_xlat;
82*4882a593Smuzhiyun static const struct intel_ntb_xlat_reg xeon_sec_xlat;
83*4882a593Smuzhiyun static const struct ntb_dev_ops intel_ntb_ops;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct file_operations intel_ntb_debugfs_info;
86*4882a593Smuzhiyun static struct dentry *debugfs_dir;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static int b2b_mw_idx = -1;
89*4882a593Smuzhiyun module_param(b2b_mw_idx, int, 0644);
90*4882a593Smuzhiyun MODULE_PARM_DESC(b2b_mw_idx, "Use this mw idx to access the peer ntb.  A "
91*4882a593Smuzhiyun 		 "value of zero or positive starts from first mw idx, and a "
92*4882a593Smuzhiyun 		 "negative value starts from last mw idx.  Both sides MUST "
93*4882a593Smuzhiyun 		 "set the same value here!");
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static unsigned int b2b_mw_share;
96*4882a593Smuzhiyun module_param(b2b_mw_share, uint, 0644);
97*4882a593Smuzhiyun MODULE_PARM_DESC(b2b_mw_share, "If the b2b mw is large enough, configure the "
98*4882a593Smuzhiyun 		 "ntb so that the peer ntb only occupies the first half of "
99*4882a593Smuzhiyun 		 "the mw, so the second half can still be used as a mw.  Both "
100*4882a593Smuzhiyun 		 "sides MUST set the same value here!");
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun module_param_named(xeon_b2b_usd_bar2_addr64,
103*4882a593Smuzhiyun 		   xeon_b2b_usd_addr.bar2_addr64, ullong, 0644);
104*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_usd_bar2_addr64,
105*4882a593Smuzhiyun 		 "XEON B2B USD BAR 2 64-bit address");
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun module_param_named(xeon_b2b_usd_bar4_addr64,
108*4882a593Smuzhiyun 		   xeon_b2b_usd_addr.bar4_addr64, ullong, 0644);
109*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_usd_bar4_addr64,
110*4882a593Smuzhiyun 		 "XEON B2B USD BAR 4 64-bit address");
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun module_param_named(xeon_b2b_usd_bar4_addr32,
113*4882a593Smuzhiyun 		   xeon_b2b_usd_addr.bar4_addr32, ullong, 0644);
114*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_usd_bar4_addr32,
115*4882a593Smuzhiyun 		 "XEON B2B USD split-BAR 4 32-bit address");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun module_param_named(xeon_b2b_usd_bar5_addr32,
118*4882a593Smuzhiyun 		   xeon_b2b_usd_addr.bar5_addr32, ullong, 0644);
119*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_usd_bar5_addr32,
120*4882a593Smuzhiyun 		 "XEON B2B USD split-BAR 5 32-bit address");
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun module_param_named(xeon_b2b_dsd_bar2_addr64,
123*4882a593Smuzhiyun 		   xeon_b2b_dsd_addr.bar2_addr64, ullong, 0644);
124*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_dsd_bar2_addr64,
125*4882a593Smuzhiyun 		 "XEON B2B DSD BAR 2 64-bit address");
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun module_param_named(xeon_b2b_dsd_bar4_addr64,
128*4882a593Smuzhiyun 		   xeon_b2b_dsd_addr.bar4_addr64, ullong, 0644);
129*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_dsd_bar4_addr64,
130*4882a593Smuzhiyun 		 "XEON B2B DSD BAR 4 64-bit address");
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun module_param_named(xeon_b2b_dsd_bar4_addr32,
133*4882a593Smuzhiyun 		   xeon_b2b_dsd_addr.bar4_addr32, ullong, 0644);
134*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_dsd_bar4_addr32,
135*4882a593Smuzhiyun 		 "XEON B2B DSD split-BAR 4 32-bit address");
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun module_param_named(xeon_b2b_dsd_bar5_addr32,
138*4882a593Smuzhiyun 		   xeon_b2b_dsd_addr.bar5_addr32, ullong, 0644);
139*4882a593Smuzhiyun MODULE_PARM_DESC(xeon_b2b_dsd_bar5_addr32,
140*4882a593Smuzhiyun 		 "XEON B2B DSD split-BAR 5 32-bit address");
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static int xeon_init_isr(struct intel_ntb_dev *ndev);
144*4882a593Smuzhiyun 
ndev_reset_unsafe_flags(struct intel_ntb_dev * ndev)145*4882a593Smuzhiyun static inline void ndev_reset_unsafe_flags(struct intel_ntb_dev *ndev)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	ndev->unsafe_flags = 0;
148*4882a593Smuzhiyun 	ndev->unsafe_flags_ignore = 0;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Only B2B has a workaround to avoid SDOORBELL */
151*4882a593Smuzhiyun 	if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP)
152*4882a593Smuzhiyun 		if (!ntb_topo_is_b2b(ndev->ntb.topo))
153*4882a593Smuzhiyun 			ndev->unsafe_flags |= NTB_UNSAFE_DB;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* No low level workaround to avoid SB01BASE */
156*4882a593Smuzhiyun 	if (ndev->hwerr_flags & NTB_HWERR_SB01BASE_LOCKUP) {
157*4882a593Smuzhiyun 		ndev->unsafe_flags |= NTB_UNSAFE_DB;
158*4882a593Smuzhiyun 		ndev->unsafe_flags |= NTB_UNSAFE_SPAD;
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
ndev_is_unsafe(struct intel_ntb_dev * ndev,unsigned long flag)162*4882a593Smuzhiyun static inline int ndev_is_unsafe(struct intel_ntb_dev *ndev,
163*4882a593Smuzhiyun 				 unsigned long flag)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	return !!(flag & ndev->unsafe_flags & ~ndev->unsafe_flags_ignore);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
ndev_ignore_unsafe(struct intel_ntb_dev * ndev,unsigned long flag)168*4882a593Smuzhiyun static inline int ndev_ignore_unsafe(struct intel_ntb_dev *ndev,
169*4882a593Smuzhiyun 				     unsigned long flag)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	flag &= ndev->unsafe_flags;
172*4882a593Smuzhiyun 	ndev->unsafe_flags_ignore |= flag;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return !!flag;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
ndev_mw_to_bar(struct intel_ntb_dev * ndev,int idx)177*4882a593Smuzhiyun int ndev_mw_to_bar(struct intel_ntb_dev *ndev, int idx)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	if (idx < 0 || idx >= ndev->mw_count)
180*4882a593Smuzhiyun 		return -EINVAL;
181*4882a593Smuzhiyun 	return ndev->reg->mw_bar[idx];
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
ndev_db_addr(struct intel_ntb_dev * ndev,phys_addr_t * db_addr,resource_size_t * db_size,phys_addr_t reg_addr,unsigned long reg)184*4882a593Smuzhiyun void ndev_db_addr(struct intel_ntb_dev *ndev,
185*4882a593Smuzhiyun 			       phys_addr_t *db_addr, resource_size_t *db_size,
186*4882a593Smuzhiyun 			       phys_addr_t reg_addr, unsigned long reg)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB))
189*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe doorbell access", __func__);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (db_addr) {
192*4882a593Smuzhiyun 		*db_addr = reg_addr + reg;
193*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "Peer db addr %llx\n", *db_addr);
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (db_size) {
197*4882a593Smuzhiyun 		*db_size = ndev->reg->db_size;
198*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "Peer db size %llx\n", *db_size);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
ndev_db_read(struct intel_ntb_dev * ndev,void __iomem * mmio)202*4882a593Smuzhiyun u64 ndev_db_read(struct intel_ntb_dev *ndev,
203*4882a593Smuzhiyun 			       void __iomem *mmio)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB))
206*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe doorbell access", __func__);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return ndev->reg->db_ioread(mmio);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
ndev_db_write(struct intel_ntb_dev * ndev,u64 db_bits,void __iomem * mmio)211*4882a593Smuzhiyun int ndev_db_write(struct intel_ntb_dev *ndev, u64 db_bits,
212*4882a593Smuzhiyun 				void __iomem *mmio)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB))
215*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe doorbell access", __func__);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (db_bits & ~ndev->db_valid_mask)
218*4882a593Smuzhiyun 		return -EINVAL;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ndev->reg->db_iowrite(db_bits, mmio);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
ndev_db_set_mask(struct intel_ntb_dev * ndev,u64 db_bits,void __iomem * mmio)225*4882a593Smuzhiyun static inline int ndev_db_set_mask(struct intel_ntb_dev *ndev, u64 db_bits,
226*4882a593Smuzhiyun 				   void __iomem *mmio)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	unsigned long irqflags;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB))
231*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe doorbell access", __func__);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	if (db_bits & ~ndev->db_valid_mask)
234*4882a593Smuzhiyun 		return -EINVAL;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	spin_lock_irqsave(&ndev->db_mask_lock, irqflags);
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		ndev->db_mask |= db_bits;
239*4882a593Smuzhiyun 		ndev->reg->db_iowrite(ndev->db_mask, mmio);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ndev->db_mask_lock, irqflags);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
ndev_db_clear_mask(struct intel_ntb_dev * ndev,u64 db_bits,void __iomem * mmio)246*4882a593Smuzhiyun static inline int ndev_db_clear_mask(struct intel_ntb_dev *ndev, u64 db_bits,
247*4882a593Smuzhiyun 				     void __iomem *mmio)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	unsigned long irqflags;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_DB))
252*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe doorbell access", __func__);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (db_bits & ~ndev->db_valid_mask)
255*4882a593Smuzhiyun 		return -EINVAL;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	spin_lock_irqsave(&ndev->db_mask_lock, irqflags);
258*4882a593Smuzhiyun 	{
259*4882a593Smuzhiyun 		ndev->db_mask &= ~db_bits;
260*4882a593Smuzhiyun 		ndev->reg->db_iowrite(ndev->db_mask, mmio);
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ndev->db_mask_lock, irqflags);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
ndev_vec_mask(struct intel_ntb_dev * ndev,int db_vector)267*4882a593Smuzhiyun static inline u64 ndev_vec_mask(struct intel_ntb_dev *ndev, int db_vector)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	u64 shift, mask;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	shift = ndev->db_vec_shift;
272*4882a593Smuzhiyun 	mask = BIT_ULL(shift) - 1;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return mask << (shift * db_vector);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
ndev_spad_addr(struct intel_ntb_dev * ndev,int idx,phys_addr_t * spad_addr,phys_addr_t reg_addr,unsigned long reg)277*4882a593Smuzhiyun static inline int ndev_spad_addr(struct intel_ntb_dev *ndev, int idx,
278*4882a593Smuzhiyun 				 phys_addr_t *spad_addr, phys_addr_t reg_addr,
279*4882a593Smuzhiyun 				 unsigned long reg)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD))
282*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe scratchpad access", __func__);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (idx < 0 || idx >= ndev->spad_count)
285*4882a593Smuzhiyun 		return -EINVAL;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if (spad_addr) {
288*4882a593Smuzhiyun 		*spad_addr = reg_addr + reg + (idx << 2);
289*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "Peer spad addr %llx\n",
290*4882a593Smuzhiyun 			*spad_addr);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
ndev_spad_read(struct intel_ntb_dev * ndev,int idx,void __iomem * mmio)296*4882a593Smuzhiyun static inline u32 ndev_spad_read(struct intel_ntb_dev *ndev, int idx,
297*4882a593Smuzhiyun 				 void __iomem *mmio)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD))
300*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe scratchpad access", __func__);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (idx < 0 || idx >= ndev->spad_count)
303*4882a593Smuzhiyun 		return 0;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	return ioread32(mmio + (idx << 2));
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
ndev_spad_write(struct intel_ntb_dev * ndev,int idx,u32 val,void __iomem * mmio)308*4882a593Smuzhiyun static inline int ndev_spad_write(struct intel_ntb_dev *ndev, int idx, u32 val,
309*4882a593Smuzhiyun 				  void __iomem *mmio)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	if (ndev_is_unsafe(ndev, NTB_UNSAFE_SPAD))
312*4882a593Smuzhiyun 		pr_warn_once("%s: NTB unsafe scratchpad access", __func__);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (idx < 0 || idx >= ndev->spad_count)
315*4882a593Smuzhiyun 		return -EINVAL;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	iowrite32(val, mmio + (idx << 2));
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
ndev_interrupt(struct intel_ntb_dev * ndev,int vec)322*4882a593Smuzhiyun static irqreturn_t ndev_interrupt(struct intel_ntb_dev *ndev, int vec)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	u64 vec_mask;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	vec_mask = ndev_vec_mask(ndev, vec);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if ((ndev->hwerr_flags & NTB_HWERR_MSIX_VECTOR32_BAD) && (vec == 31))
329*4882a593Smuzhiyun 		vec_mask |= ndev->db_link_mask;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	dev_dbg(&ndev->ntb.pdev->dev, "vec %d vec_mask %llx\n", vec, vec_mask);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	ndev->last_ts = jiffies;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (vec_mask & ndev->db_link_mask) {
336*4882a593Smuzhiyun 		if (ndev->reg->poll_link(ndev))
337*4882a593Smuzhiyun 			ntb_link_event(&ndev->ntb);
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (vec_mask & ndev->db_valid_mask)
341*4882a593Smuzhiyun 		ntb_db_event(&ndev->ntb, vec);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return IRQ_HANDLED;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
ndev_vec_isr(int irq,void * dev)346*4882a593Smuzhiyun static irqreturn_t ndev_vec_isr(int irq, void *dev)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct intel_ntb_vec *nvec = dev;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dev_dbg(&nvec->ndev->ntb.pdev->dev, "irq: %d  nvec->num: %d\n",
351*4882a593Smuzhiyun 		irq, nvec->num);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return ndev_interrupt(nvec->ndev, nvec->num);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
ndev_irq_isr(int irq,void * dev)356*4882a593Smuzhiyun static irqreturn_t ndev_irq_isr(int irq, void *dev)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = dev;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return ndev_interrupt(ndev, irq - ndev->ntb.pdev->irq);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
ndev_init_isr(struct intel_ntb_dev * ndev,int msix_min,int msix_max,int msix_shift,int total_shift)363*4882a593Smuzhiyun int ndev_init_isr(struct intel_ntb_dev *ndev,
364*4882a593Smuzhiyun 			 int msix_min, int msix_max,
365*4882a593Smuzhiyun 			 int msix_shift, int total_shift)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct pci_dev *pdev;
368*4882a593Smuzhiyun 	int rc, i, msix_count, node;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	node = dev_to_node(&pdev->dev);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Mask all doorbell interrupts */
375*4882a593Smuzhiyun 	ndev->db_mask = ndev->db_valid_mask;
376*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_mask,
377*4882a593Smuzhiyun 			      ndev->self_mmio +
378*4882a593Smuzhiyun 			      ndev->self_reg->db_mask);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Try to set up msix irq */
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	ndev->vec = kcalloc_node(msix_max, sizeof(*ndev->vec),
383*4882a593Smuzhiyun 				 GFP_KERNEL, node);
384*4882a593Smuzhiyun 	if (!ndev->vec)
385*4882a593Smuzhiyun 		goto err_msix_vec_alloc;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	ndev->msix = kcalloc_node(msix_max, sizeof(*ndev->msix),
388*4882a593Smuzhiyun 				  GFP_KERNEL, node);
389*4882a593Smuzhiyun 	if (!ndev->msix)
390*4882a593Smuzhiyun 		goto err_msix_alloc;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	for (i = 0; i < msix_max; ++i)
393*4882a593Smuzhiyun 		ndev->msix[i].entry = i;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	msix_count = pci_enable_msix_range(pdev, ndev->msix,
396*4882a593Smuzhiyun 					   msix_min, msix_max);
397*4882a593Smuzhiyun 	if (msix_count < 0)
398*4882a593Smuzhiyun 		goto err_msix_enable;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	for (i = 0; i < msix_count; ++i) {
401*4882a593Smuzhiyun 		ndev->vec[i].ndev = ndev;
402*4882a593Smuzhiyun 		ndev->vec[i].num = i;
403*4882a593Smuzhiyun 		rc = request_irq(ndev->msix[i].vector, ndev_vec_isr, 0,
404*4882a593Smuzhiyun 				 "ndev_vec_isr", &ndev->vec[i]);
405*4882a593Smuzhiyun 		if (rc)
406*4882a593Smuzhiyun 			goto err_msix_request;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Using %d msix interrupts\n", msix_count);
410*4882a593Smuzhiyun 	ndev->db_vec_count = msix_count;
411*4882a593Smuzhiyun 	ndev->db_vec_shift = msix_shift;
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun err_msix_request:
415*4882a593Smuzhiyun 	while (i-- > 0)
416*4882a593Smuzhiyun 		free_irq(ndev->msix[i].vector, &ndev->vec[i]);
417*4882a593Smuzhiyun 	pci_disable_msix(pdev);
418*4882a593Smuzhiyun err_msix_enable:
419*4882a593Smuzhiyun 	kfree(ndev->msix);
420*4882a593Smuzhiyun err_msix_alloc:
421*4882a593Smuzhiyun 	kfree(ndev->vec);
422*4882a593Smuzhiyun err_msix_vec_alloc:
423*4882a593Smuzhiyun 	ndev->msix = NULL;
424*4882a593Smuzhiyun 	ndev->vec = NULL;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Try to set up msi irq */
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	rc = pci_enable_msi(pdev);
429*4882a593Smuzhiyun 	if (rc)
430*4882a593Smuzhiyun 		goto err_msi_enable;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	rc = request_irq(pdev->irq, ndev_irq_isr, 0,
433*4882a593Smuzhiyun 			 "ndev_irq_isr", ndev);
434*4882a593Smuzhiyun 	if (rc)
435*4882a593Smuzhiyun 		goto err_msi_request;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Using msi interrupts\n");
438*4882a593Smuzhiyun 	ndev->db_vec_count = 1;
439*4882a593Smuzhiyun 	ndev->db_vec_shift = total_shift;
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun err_msi_request:
443*4882a593Smuzhiyun 	pci_disable_msi(pdev);
444*4882a593Smuzhiyun err_msi_enable:
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* Try to set up intx irq */
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	pci_intx(pdev, 1);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	rc = request_irq(pdev->irq, ndev_irq_isr, IRQF_SHARED,
451*4882a593Smuzhiyun 			 "ndev_irq_isr", ndev);
452*4882a593Smuzhiyun 	if (rc)
453*4882a593Smuzhiyun 		goto err_intx_request;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Using intx interrupts\n");
456*4882a593Smuzhiyun 	ndev->db_vec_count = 1;
457*4882a593Smuzhiyun 	ndev->db_vec_shift = total_shift;
458*4882a593Smuzhiyun 	return 0;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun err_intx_request:
461*4882a593Smuzhiyun 	return rc;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
ndev_deinit_isr(struct intel_ntb_dev * ndev)464*4882a593Smuzhiyun static void ndev_deinit_isr(struct intel_ntb_dev *ndev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct pci_dev *pdev;
467*4882a593Smuzhiyun 	int i;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/* Mask all doorbell interrupts */
472*4882a593Smuzhiyun 	ndev->db_mask = ndev->db_valid_mask;
473*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_mask,
474*4882a593Smuzhiyun 			      ndev->self_mmio +
475*4882a593Smuzhiyun 			      ndev->self_reg->db_mask);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	if (ndev->msix) {
478*4882a593Smuzhiyun 		i = ndev->db_vec_count;
479*4882a593Smuzhiyun 		while (i--)
480*4882a593Smuzhiyun 			free_irq(ndev->msix[i].vector, &ndev->vec[i]);
481*4882a593Smuzhiyun 		pci_disable_msix(pdev);
482*4882a593Smuzhiyun 		kfree(ndev->msix);
483*4882a593Smuzhiyun 		kfree(ndev->vec);
484*4882a593Smuzhiyun 	} else {
485*4882a593Smuzhiyun 		free_irq(pdev->irq, ndev);
486*4882a593Smuzhiyun 		if (pci_dev_msi_enabled(pdev))
487*4882a593Smuzhiyun 			pci_disable_msi(pdev);
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
ndev_ntb_debugfs_read(struct file * filp,char __user * ubuf,size_t count,loff_t * offp)491*4882a593Smuzhiyun static ssize_t ndev_ntb_debugfs_read(struct file *filp, char __user *ubuf,
492*4882a593Smuzhiyun 				     size_t count, loff_t *offp)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
495*4882a593Smuzhiyun 	struct pci_dev *pdev;
496*4882a593Smuzhiyun 	void __iomem *mmio;
497*4882a593Smuzhiyun 	char *buf;
498*4882a593Smuzhiyun 	size_t buf_size;
499*4882a593Smuzhiyun 	ssize_t ret, off;
500*4882a593Smuzhiyun 	union { u64 v64; u32 v32; u16 v16; u8 v8; } u;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	ndev = filp->private_data;
503*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
504*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	buf_size = min(count, 0x800ul);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	buf = kmalloc(buf_size, GFP_KERNEL);
509*4882a593Smuzhiyun 	if (!buf)
510*4882a593Smuzhiyun 		return -ENOMEM;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	off = 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
515*4882a593Smuzhiyun 			 "NTB Device Information:\n");
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
518*4882a593Smuzhiyun 			 "Connection Topology -\t%s\n",
519*4882a593Smuzhiyun 			 ntb_topo_string(ndev->ntb.topo));
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (ndev->b2b_idx != UINT_MAX) {
522*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
523*4882a593Smuzhiyun 				 "B2B MW Idx -\t\t%u\n", ndev->b2b_idx);
524*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
525*4882a593Smuzhiyun 				 "B2B Offset -\t\t%#lx\n", ndev->b2b_off);
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
529*4882a593Smuzhiyun 			 "BAR4 Split -\t\t%s\n",
530*4882a593Smuzhiyun 			 ndev->bar4_split ? "yes" : "no");
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
533*4882a593Smuzhiyun 			 "NTB CTL -\t\t%#06x\n", ndev->ntb_ctl);
534*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
535*4882a593Smuzhiyun 			 "LNK STA -\t\t%#06x\n", ndev->lnk_sta);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (!ndev->reg->link_is_up(ndev)) {
538*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
539*4882a593Smuzhiyun 				 "Link Status -\t\tDown\n");
540*4882a593Smuzhiyun 	} else {
541*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
542*4882a593Smuzhiyun 				 "Link Status -\t\tUp\n");
543*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
544*4882a593Smuzhiyun 				 "Link Speed -\t\tPCI-E Gen %u\n",
545*4882a593Smuzhiyun 				 NTB_LNK_STA_SPEED(ndev->lnk_sta));
546*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
547*4882a593Smuzhiyun 				 "Link Width -\t\tx%u\n",
548*4882a593Smuzhiyun 				 NTB_LNK_STA_WIDTH(ndev->lnk_sta));
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
552*4882a593Smuzhiyun 			 "Memory Window Count -\t%u\n", ndev->mw_count);
553*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
554*4882a593Smuzhiyun 			 "Scratchpad Count -\t%u\n", ndev->spad_count);
555*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
556*4882a593Smuzhiyun 			 "Doorbell Count -\t%u\n", ndev->db_count);
557*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
558*4882a593Smuzhiyun 			 "Doorbell Vector Count -\t%u\n", ndev->db_vec_count);
559*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
560*4882a593Smuzhiyun 			 "Doorbell Vector Shift -\t%u\n", ndev->db_vec_shift);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
563*4882a593Smuzhiyun 			 "Doorbell Valid Mask -\t%#llx\n", ndev->db_valid_mask);
564*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
565*4882a593Smuzhiyun 			 "Doorbell Link Mask -\t%#llx\n", ndev->db_link_mask);
566*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
567*4882a593Smuzhiyun 			 "Doorbell Mask Cached -\t%#llx\n", ndev->db_mask);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_mask);
570*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
571*4882a593Smuzhiyun 			 "Doorbell Mask -\t\t%#llx\n", u.v64);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	u.v64 = ndev_db_read(ndev, mmio + ndev->self_reg->db_bell);
574*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
575*4882a593Smuzhiyun 			 "Doorbell Bell -\t\t%#llx\n", u.v64);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
578*4882a593Smuzhiyun 			 "\nNTB Window Size:\n");
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	pci_read_config_byte(pdev, XEON_PBAR23SZ_OFFSET, &u.v8);
581*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
582*4882a593Smuzhiyun 			 "PBAR23SZ %hhu\n", u.v8);
583*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
584*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR45SZ_OFFSET, &u.v8);
585*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
586*4882a593Smuzhiyun 				 "PBAR45SZ %hhu\n", u.v8);
587*4882a593Smuzhiyun 	} else {
588*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR4SZ_OFFSET, &u.v8);
589*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
590*4882a593Smuzhiyun 				 "PBAR4SZ %hhu\n", u.v8);
591*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR5SZ_OFFSET, &u.v8);
592*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
593*4882a593Smuzhiyun 				 "PBAR5SZ %hhu\n", u.v8);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	pci_read_config_byte(pdev, XEON_SBAR23SZ_OFFSET, &u.v8);
597*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
598*4882a593Smuzhiyun 			 "SBAR23SZ %hhu\n", u.v8);
599*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
600*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR45SZ_OFFSET, &u.v8);
601*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
602*4882a593Smuzhiyun 				 "SBAR45SZ %hhu\n", u.v8);
603*4882a593Smuzhiyun 	} else {
604*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR4SZ_OFFSET, &u.v8);
605*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
606*4882a593Smuzhiyun 				 "SBAR4SZ %hhu\n", u.v8);
607*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR5SZ_OFFSET, &u.v8);
608*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
609*4882a593Smuzhiyun 				 "SBAR5SZ %hhu\n", u.v8);
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
613*4882a593Smuzhiyun 			 "\nNTB Incoming XLAT:\n");
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 2));
616*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
617*4882a593Smuzhiyun 			 "XLAT23 -\t\t%#018llx\n", u.v64);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (ndev->bar4_split) {
620*4882a593Smuzhiyun 		u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 4));
621*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
622*4882a593Smuzhiyun 				 "XLAT4 -\t\t\t%#06x\n", u.v32);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 5));
625*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
626*4882a593Smuzhiyun 				 "XLAT5 -\t\t\t%#06x\n", u.v32);
627*4882a593Smuzhiyun 	} else {
628*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_xlat, 4));
629*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
630*4882a593Smuzhiyun 				 "XLAT45 -\t\t%#018llx\n", u.v64);
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 2));
634*4882a593Smuzhiyun 	off += scnprintf(buf + off, buf_size - off,
635*4882a593Smuzhiyun 			 "LMT23 -\t\t\t%#018llx\n", u.v64);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (ndev->bar4_split) {
638*4882a593Smuzhiyun 		u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 4));
639*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
640*4882a593Smuzhiyun 				 "LMT4 -\t\t\t%#06x\n", u.v32);
641*4882a593Smuzhiyun 		u.v32 = ioread32(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 5));
642*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
643*4882a593Smuzhiyun 				 "LMT5 -\t\t\t%#06x\n", u.v32);
644*4882a593Smuzhiyun 	} else {
645*4882a593Smuzhiyun 		u.v64 = ioread64(mmio + bar2_off(ndev->xlat_reg->bar2_limit, 4));
646*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
647*4882a593Smuzhiyun 				 "LMT45 -\t\t\t%#018llx\n", u.v64);
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	if (pdev_is_gen1(pdev)) {
651*4882a593Smuzhiyun 		if (ntb_topo_is_b2b(ndev->ntb.topo)) {
652*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
653*4882a593Smuzhiyun 					 "\nNTB Outgoing B2B XLAT:\n");
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 			u.v64 = ioread64(mmio + XEON_PBAR23XLAT_OFFSET);
656*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
657*4882a593Smuzhiyun 					 "B2B XLAT23 -\t\t%#018llx\n", u.v64);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 			if (ndev->bar4_split) {
660*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_PBAR4XLAT_OFFSET);
661*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
662*4882a593Smuzhiyun 						 "B2B XLAT4 -\t\t%#06x\n",
663*4882a593Smuzhiyun 						 u.v32);
664*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_PBAR5XLAT_OFFSET);
665*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
666*4882a593Smuzhiyun 						 "B2B XLAT5 -\t\t%#06x\n",
667*4882a593Smuzhiyun 						 u.v32);
668*4882a593Smuzhiyun 			} else {
669*4882a593Smuzhiyun 				u.v64 = ioread64(mmio + XEON_PBAR45XLAT_OFFSET);
670*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
671*4882a593Smuzhiyun 						 "B2B XLAT45 -\t\t%#018llx\n",
672*4882a593Smuzhiyun 						 u.v64);
673*4882a593Smuzhiyun 			}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 			u.v64 = ioread64(mmio + XEON_PBAR23LMT_OFFSET);
676*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
677*4882a593Smuzhiyun 					 "B2B LMT23 -\t\t%#018llx\n", u.v64);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 			if (ndev->bar4_split) {
680*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_PBAR4LMT_OFFSET);
681*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
682*4882a593Smuzhiyun 						 "B2B LMT4 -\t\t%#06x\n",
683*4882a593Smuzhiyun 						 u.v32);
684*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_PBAR5LMT_OFFSET);
685*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
686*4882a593Smuzhiyun 						 "B2B LMT5 -\t\t%#06x\n",
687*4882a593Smuzhiyun 						 u.v32);
688*4882a593Smuzhiyun 			} else {
689*4882a593Smuzhiyun 				u.v64 = ioread64(mmio + XEON_PBAR45LMT_OFFSET);
690*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
691*4882a593Smuzhiyun 						 "B2B LMT45 -\t\t%#018llx\n",
692*4882a593Smuzhiyun 						 u.v64);
693*4882a593Smuzhiyun 			}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
696*4882a593Smuzhiyun 					 "\nNTB Secondary BAR:\n");
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 			u.v64 = ioread64(mmio + XEON_SBAR0BASE_OFFSET);
699*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
700*4882a593Smuzhiyun 					 "SBAR01 -\t\t%#018llx\n", u.v64);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 			u.v64 = ioread64(mmio + XEON_SBAR23BASE_OFFSET);
703*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
704*4882a593Smuzhiyun 					 "SBAR23 -\t\t%#018llx\n", u.v64);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 			if (ndev->bar4_split) {
707*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_SBAR4BASE_OFFSET);
708*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
709*4882a593Smuzhiyun 						 "SBAR4 -\t\t\t%#06x\n", u.v32);
710*4882a593Smuzhiyun 				u.v32 = ioread32(mmio + XEON_SBAR5BASE_OFFSET);
711*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
712*4882a593Smuzhiyun 						 "SBAR5 -\t\t\t%#06x\n", u.v32);
713*4882a593Smuzhiyun 			} else {
714*4882a593Smuzhiyun 				u.v64 = ioread64(mmio + XEON_SBAR45BASE_OFFSET);
715*4882a593Smuzhiyun 				off += scnprintf(buf + off, buf_size - off,
716*4882a593Smuzhiyun 						 "SBAR45 -\t\t%#018llx\n",
717*4882a593Smuzhiyun 						 u.v64);
718*4882a593Smuzhiyun 			}
719*4882a593Smuzhiyun 		}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
722*4882a593Smuzhiyun 				 "\nXEON NTB Statistics:\n");
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		u.v16 = ioread16(mmio + XEON_USMEMMISS_OFFSET);
725*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
726*4882a593Smuzhiyun 				 "Upstream Memory Miss -\t%u\n", u.v16);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		off += scnprintf(buf + off, buf_size - off,
729*4882a593Smuzhiyun 				 "\nXEON NTB Hardware Errors:\n");
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		if (!pci_read_config_word(pdev,
732*4882a593Smuzhiyun 					  XEON_DEVSTS_OFFSET, &u.v16))
733*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
734*4882a593Smuzhiyun 					 "DEVSTS -\t\t%#06x\n", u.v16);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		if (!pci_read_config_word(pdev,
737*4882a593Smuzhiyun 					  XEON_LINK_STATUS_OFFSET, &u.v16))
738*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
739*4882a593Smuzhiyun 					 "LNKSTS -\t\t%#06x\n", u.v16);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		if (!pci_read_config_dword(pdev,
742*4882a593Smuzhiyun 					   XEON_UNCERRSTS_OFFSET, &u.v32))
743*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
744*4882a593Smuzhiyun 					 "UNCERRSTS -\t\t%#06x\n", u.v32);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		if (!pci_read_config_dword(pdev,
747*4882a593Smuzhiyun 					   XEON_CORERRSTS_OFFSET, &u.v32))
748*4882a593Smuzhiyun 			off += scnprintf(buf + off, buf_size - off,
749*4882a593Smuzhiyun 					 "CORERRSTS -\t\t%#06x\n", u.v32);
750*4882a593Smuzhiyun 	}
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	ret = simple_read_from_buffer(ubuf, count, offp, buf, off);
753*4882a593Smuzhiyun 	kfree(buf);
754*4882a593Smuzhiyun 	return ret;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
ndev_debugfs_read(struct file * filp,char __user * ubuf,size_t count,loff_t * offp)757*4882a593Smuzhiyun static ssize_t ndev_debugfs_read(struct file *filp, char __user *ubuf,
758*4882a593Smuzhiyun 				 size_t count, loff_t *offp)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = filp->private_data;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (pdev_is_gen1(ndev->ntb.pdev))
763*4882a593Smuzhiyun 		return ndev_ntb_debugfs_read(filp, ubuf, count, offp);
764*4882a593Smuzhiyun 	else if (pdev_is_gen3(ndev->ntb.pdev))
765*4882a593Smuzhiyun 		return ndev_ntb3_debugfs_read(filp, ubuf, count, offp);
766*4882a593Smuzhiyun 	else if (pdev_is_gen4(ndev->ntb.pdev))
767*4882a593Smuzhiyun 		return ndev_ntb4_debugfs_read(filp, ubuf, count, offp);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return -ENXIO;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
ndev_init_debugfs(struct intel_ntb_dev * ndev)772*4882a593Smuzhiyun static void ndev_init_debugfs(struct intel_ntb_dev *ndev)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	if (!debugfs_dir) {
775*4882a593Smuzhiyun 		ndev->debugfs_dir = NULL;
776*4882a593Smuzhiyun 		ndev->debugfs_info = NULL;
777*4882a593Smuzhiyun 	} else {
778*4882a593Smuzhiyun 		ndev->debugfs_dir =
779*4882a593Smuzhiyun 			debugfs_create_dir(pci_name(ndev->ntb.pdev),
780*4882a593Smuzhiyun 					   debugfs_dir);
781*4882a593Smuzhiyun 		if (!ndev->debugfs_dir)
782*4882a593Smuzhiyun 			ndev->debugfs_info = NULL;
783*4882a593Smuzhiyun 		else
784*4882a593Smuzhiyun 			ndev->debugfs_info =
785*4882a593Smuzhiyun 				debugfs_create_file("info", S_IRUSR,
786*4882a593Smuzhiyun 						    ndev->debugfs_dir, ndev,
787*4882a593Smuzhiyun 						    &intel_ntb_debugfs_info);
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
ndev_deinit_debugfs(struct intel_ntb_dev * ndev)791*4882a593Smuzhiyun static void ndev_deinit_debugfs(struct intel_ntb_dev *ndev)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	debugfs_remove_recursive(ndev->debugfs_dir);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
intel_ntb_mw_count(struct ntb_dev * ntb,int pidx)796*4882a593Smuzhiyun int intel_ntb_mw_count(struct ntb_dev *ntb, int pidx)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun 	if (pidx != NTB_DEF_PEER_IDX)
799*4882a593Smuzhiyun 		return -EINVAL;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	return ntb_ndev(ntb)->mw_count;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
intel_ntb_mw_get_align(struct ntb_dev * ntb,int pidx,int idx,resource_size_t * addr_align,resource_size_t * size_align,resource_size_t * size_max)804*4882a593Smuzhiyun int intel_ntb_mw_get_align(struct ntb_dev *ntb, int pidx, int idx,
805*4882a593Smuzhiyun 			   resource_size_t *addr_align,
806*4882a593Smuzhiyun 			   resource_size_t *size_align,
807*4882a593Smuzhiyun 			   resource_size_t *size_max)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
810*4882a593Smuzhiyun 	resource_size_t bar_size, mw_size;
811*4882a593Smuzhiyun 	int bar;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (pidx != NTB_DEF_PEER_IDX)
814*4882a593Smuzhiyun 		return -EINVAL;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (idx >= ndev->b2b_idx && !ndev->b2b_off)
817*4882a593Smuzhiyun 		idx += 1;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	bar = ndev_mw_to_bar(ndev, idx);
820*4882a593Smuzhiyun 	if (bar < 0)
821*4882a593Smuzhiyun 		return bar;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	bar_size = pci_resource_len(ndev->ntb.pdev, bar);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	if (idx == ndev->b2b_idx)
826*4882a593Smuzhiyun 		mw_size = bar_size - ndev->b2b_off;
827*4882a593Smuzhiyun 	else
828*4882a593Smuzhiyun 		mw_size = bar_size;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (addr_align)
831*4882a593Smuzhiyun 		*addr_align = pci_resource_len(ndev->ntb.pdev, bar);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (size_align)
834*4882a593Smuzhiyun 		*size_align = 1;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (size_max)
837*4882a593Smuzhiyun 		*size_max = mw_size;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
intel_ntb_mw_set_trans(struct ntb_dev * ntb,int pidx,int idx,dma_addr_t addr,resource_size_t size)842*4882a593Smuzhiyun static int intel_ntb_mw_set_trans(struct ntb_dev *ntb, int pidx, int idx,
843*4882a593Smuzhiyun 				  dma_addr_t addr, resource_size_t size)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
846*4882a593Smuzhiyun 	unsigned long base_reg, xlat_reg, limit_reg;
847*4882a593Smuzhiyun 	resource_size_t bar_size, mw_size;
848*4882a593Smuzhiyun 	void __iomem *mmio;
849*4882a593Smuzhiyun 	u64 base, limit, reg_val;
850*4882a593Smuzhiyun 	int bar;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (pidx != NTB_DEF_PEER_IDX)
853*4882a593Smuzhiyun 		return -EINVAL;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (idx >= ndev->b2b_idx && !ndev->b2b_off)
856*4882a593Smuzhiyun 		idx += 1;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	bar = ndev_mw_to_bar(ndev, idx);
859*4882a593Smuzhiyun 	if (bar < 0)
860*4882a593Smuzhiyun 		return bar;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	bar_size = pci_resource_len(ndev->ntb.pdev, bar);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	if (idx == ndev->b2b_idx)
865*4882a593Smuzhiyun 		mw_size = bar_size - ndev->b2b_off;
866*4882a593Smuzhiyun 	else
867*4882a593Smuzhiyun 		mw_size = bar_size;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* hardware requires that addr is aligned to bar size */
870*4882a593Smuzhiyun 	if (addr & (bar_size - 1))
871*4882a593Smuzhiyun 		return -EINVAL;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* make sure the range fits in the usable mw size */
874*4882a593Smuzhiyun 	if (size > mw_size)
875*4882a593Smuzhiyun 		return -EINVAL;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
878*4882a593Smuzhiyun 	base_reg = bar0_off(ndev->xlat_reg->bar0_base, bar);
879*4882a593Smuzhiyun 	xlat_reg = bar2_off(ndev->xlat_reg->bar2_xlat, bar);
880*4882a593Smuzhiyun 	limit_reg = bar2_off(ndev->xlat_reg->bar2_limit, bar);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if (bar < 4 || !ndev->bar4_split) {
883*4882a593Smuzhiyun 		base = ioread64(mmio + base_reg) & NTB_BAR_MASK_64;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		/* Set the limit if supported, if size is not mw_size */
886*4882a593Smuzhiyun 		if (limit_reg && size != mw_size)
887*4882a593Smuzhiyun 			limit = base + size;
888*4882a593Smuzhiyun 		else
889*4882a593Smuzhiyun 			limit = 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 		/* set and verify setting the translation address */
892*4882a593Smuzhiyun 		iowrite64(addr, mmio + xlat_reg);
893*4882a593Smuzhiyun 		reg_val = ioread64(mmio + xlat_reg);
894*4882a593Smuzhiyun 		if (reg_val != addr) {
895*4882a593Smuzhiyun 			iowrite64(0, mmio + xlat_reg);
896*4882a593Smuzhiyun 			return -EIO;
897*4882a593Smuzhiyun 		}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		/* set and verify setting the limit */
900*4882a593Smuzhiyun 		iowrite64(limit, mmio + limit_reg);
901*4882a593Smuzhiyun 		reg_val = ioread64(mmio + limit_reg);
902*4882a593Smuzhiyun 		if (reg_val != limit) {
903*4882a593Smuzhiyun 			iowrite64(base, mmio + limit_reg);
904*4882a593Smuzhiyun 			iowrite64(0, mmio + xlat_reg);
905*4882a593Smuzhiyun 			return -EIO;
906*4882a593Smuzhiyun 		}
907*4882a593Smuzhiyun 	} else {
908*4882a593Smuzhiyun 		/* split bar addr range must all be 32 bit */
909*4882a593Smuzhiyun 		if (addr & (~0ull << 32))
910*4882a593Smuzhiyun 			return -EINVAL;
911*4882a593Smuzhiyun 		if ((addr + size) & (~0ull << 32))
912*4882a593Smuzhiyun 			return -EINVAL;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 		base = ioread32(mmio + base_reg) & NTB_BAR_MASK_32;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		/* Set the limit if supported, if size is not mw_size */
917*4882a593Smuzhiyun 		if (limit_reg && size != mw_size)
918*4882a593Smuzhiyun 			limit = base + size;
919*4882a593Smuzhiyun 		else
920*4882a593Smuzhiyun 			limit = 0;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 		/* set and verify setting the translation address */
923*4882a593Smuzhiyun 		iowrite32(addr, mmio + xlat_reg);
924*4882a593Smuzhiyun 		reg_val = ioread32(mmio + xlat_reg);
925*4882a593Smuzhiyun 		if (reg_val != addr) {
926*4882a593Smuzhiyun 			iowrite32(0, mmio + xlat_reg);
927*4882a593Smuzhiyun 			return -EIO;
928*4882a593Smuzhiyun 		}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		/* set and verify setting the limit */
931*4882a593Smuzhiyun 		iowrite32(limit, mmio + limit_reg);
932*4882a593Smuzhiyun 		reg_val = ioread32(mmio + limit_reg);
933*4882a593Smuzhiyun 		if (reg_val != limit) {
934*4882a593Smuzhiyun 			iowrite32(base, mmio + limit_reg);
935*4882a593Smuzhiyun 			iowrite32(0, mmio + xlat_reg);
936*4882a593Smuzhiyun 			return -EIO;
937*4882a593Smuzhiyun 		}
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	return 0;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
intel_ntb_link_is_up(struct ntb_dev * ntb,enum ntb_speed * speed,enum ntb_width * width)943*4882a593Smuzhiyun u64 intel_ntb_link_is_up(struct ntb_dev *ntb, enum ntb_speed *speed,
944*4882a593Smuzhiyun 			 enum ntb_width *width)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (ndev->reg->link_is_up(ndev)) {
949*4882a593Smuzhiyun 		if (speed)
950*4882a593Smuzhiyun 			*speed = NTB_LNK_STA_SPEED(ndev->lnk_sta);
951*4882a593Smuzhiyun 		if (width)
952*4882a593Smuzhiyun 			*width = NTB_LNK_STA_WIDTH(ndev->lnk_sta);
953*4882a593Smuzhiyun 		return 1;
954*4882a593Smuzhiyun 	} else {
955*4882a593Smuzhiyun 		/* TODO MAYBE: is it possible to observe the link speed and
956*4882a593Smuzhiyun 		 * width while link is training? */
957*4882a593Smuzhiyun 		if (speed)
958*4882a593Smuzhiyun 			*speed = NTB_SPEED_NONE;
959*4882a593Smuzhiyun 		if (width)
960*4882a593Smuzhiyun 			*width = NTB_WIDTH_NONE;
961*4882a593Smuzhiyun 		return 0;
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
intel_ntb_link_enable(struct ntb_dev * ntb,enum ntb_speed max_speed,enum ntb_width max_width)965*4882a593Smuzhiyun static int intel_ntb_link_enable(struct ntb_dev *ntb,
966*4882a593Smuzhiyun 				 enum ntb_speed max_speed,
967*4882a593Smuzhiyun 				 enum ntb_width max_width)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
970*4882a593Smuzhiyun 	u32 ntb_ctl;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	ndev = container_of(ntb, struct intel_ntb_dev, ntb);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (ndev->ntb.topo == NTB_TOPO_SEC)
975*4882a593Smuzhiyun 		return -EINVAL;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev,
978*4882a593Smuzhiyun 		"Enabling link with max_speed %d max_width %d\n",
979*4882a593Smuzhiyun 		max_speed, max_width);
980*4882a593Smuzhiyun 	if (max_speed != NTB_SPEED_AUTO)
981*4882a593Smuzhiyun 		dev_dbg(&ntb->pdev->dev, "ignoring max_speed %d\n", max_speed);
982*4882a593Smuzhiyun 	if (max_width != NTB_WIDTH_AUTO)
983*4882a593Smuzhiyun 		dev_dbg(&ntb->pdev->dev, "ignoring max_width %d\n", max_width);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	ntb_ctl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl);
986*4882a593Smuzhiyun 	ntb_ctl &= ~(NTB_CTL_DISABLE | NTB_CTL_CFG_LOCK);
987*4882a593Smuzhiyun 	ntb_ctl |= NTB_CTL_P2S_BAR2_SNOOP | NTB_CTL_S2P_BAR2_SNOOP;
988*4882a593Smuzhiyun 	ntb_ctl |= NTB_CTL_P2S_BAR4_SNOOP | NTB_CTL_S2P_BAR4_SNOOP;
989*4882a593Smuzhiyun 	if (ndev->bar4_split)
990*4882a593Smuzhiyun 		ntb_ctl |= NTB_CTL_P2S_BAR5_SNOOP | NTB_CTL_S2P_BAR5_SNOOP;
991*4882a593Smuzhiyun 	iowrite32(ntb_ctl, ndev->self_mmio + ndev->reg->ntb_ctl);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
intel_ntb_link_disable(struct ntb_dev * ntb)996*4882a593Smuzhiyun int intel_ntb_link_disable(struct ntb_dev *ntb)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
999*4882a593Smuzhiyun 	u32 ntb_cntl;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	ndev = container_of(ntb, struct intel_ntb_dev, ntb);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (ndev->ntb.topo == NTB_TOPO_SEC)
1004*4882a593Smuzhiyun 		return -EINVAL;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	dev_dbg(&ntb->pdev->dev, "Disabling link\n");
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* Bring NTB link down */
1009*4882a593Smuzhiyun 	ntb_cntl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl);
1010*4882a593Smuzhiyun 	ntb_cntl &= ~(NTB_CTL_P2S_BAR2_SNOOP | NTB_CTL_S2P_BAR2_SNOOP);
1011*4882a593Smuzhiyun 	ntb_cntl &= ~(NTB_CTL_P2S_BAR4_SNOOP | NTB_CTL_S2P_BAR4_SNOOP);
1012*4882a593Smuzhiyun 	if (ndev->bar4_split)
1013*4882a593Smuzhiyun 		ntb_cntl &= ~(NTB_CTL_P2S_BAR5_SNOOP | NTB_CTL_S2P_BAR5_SNOOP);
1014*4882a593Smuzhiyun 	ntb_cntl |= NTB_CTL_DISABLE | NTB_CTL_CFG_LOCK;
1015*4882a593Smuzhiyun 	iowrite32(ntb_cntl, ndev->self_mmio + ndev->reg->ntb_ctl);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	return 0;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
intel_ntb_peer_mw_count(struct ntb_dev * ntb)1020*4882a593Smuzhiyun int intel_ntb_peer_mw_count(struct ntb_dev *ntb)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	/* Numbers of inbound and outbound memory windows match */
1023*4882a593Smuzhiyun 	return ntb_ndev(ntb)->mw_count;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
intel_ntb_peer_mw_get_addr(struct ntb_dev * ntb,int idx,phys_addr_t * base,resource_size_t * size)1026*4882a593Smuzhiyun int intel_ntb_peer_mw_get_addr(struct ntb_dev *ntb, int idx,
1027*4882a593Smuzhiyun 			       phys_addr_t *base, resource_size_t *size)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1030*4882a593Smuzhiyun 	int bar;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	if (idx >= ndev->b2b_idx && !ndev->b2b_off)
1033*4882a593Smuzhiyun 		idx += 1;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	bar = ndev_mw_to_bar(ndev, idx);
1036*4882a593Smuzhiyun 	if (bar < 0)
1037*4882a593Smuzhiyun 		return bar;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	if (base)
1040*4882a593Smuzhiyun 		*base = pci_resource_start(ndev->ntb.pdev, bar) +
1041*4882a593Smuzhiyun 			(idx == ndev->b2b_idx ? ndev->b2b_off : 0);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	if (size)
1044*4882a593Smuzhiyun 		*size = pci_resource_len(ndev->ntb.pdev, bar) -
1045*4882a593Smuzhiyun 			(idx == ndev->b2b_idx ? ndev->b2b_off : 0);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
intel_ntb_db_is_unsafe(struct ntb_dev * ntb)1050*4882a593Smuzhiyun static int intel_ntb_db_is_unsafe(struct ntb_dev *ntb)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	return ndev_ignore_unsafe(ntb_ndev(ntb), NTB_UNSAFE_DB);
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
intel_ntb_db_valid_mask(struct ntb_dev * ntb)1055*4882a593Smuzhiyun u64 intel_ntb_db_valid_mask(struct ntb_dev *ntb)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	return ntb_ndev(ntb)->db_valid_mask;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
intel_ntb_db_vector_count(struct ntb_dev * ntb)1060*4882a593Smuzhiyun int intel_ntb_db_vector_count(struct ntb_dev *ntb)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ndev = container_of(ntb, struct intel_ntb_dev, ntb);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return ndev->db_vec_count;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
intel_ntb_db_vector_mask(struct ntb_dev * ntb,int db_vector)1069*4882a593Smuzhiyun u64 intel_ntb_db_vector_mask(struct ntb_dev *ntb, int db_vector)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (db_vector < 0 || db_vector > ndev->db_vec_count)
1074*4882a593Smuzhiyun 		return 0;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	return ndev->db_valid_mask & ndev_vec_mask(ndev, db_vector);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
intel_ntb_db_read(struct ntb_dev * ntb)1079*4882a593Smuzhiyun static u64 intel_ntb_db_read(struct ntb_dev *ntb)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	return ndev_db_read(ndev,
1084*4882a593Smuzhiyun 			    ndev->self_mmio +
1085*4882a593Smuzhiyun 			    ndev->self_reg->db_bell);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
intel_ntb_db_clear(struct ntb_dev * ntb,u64 db_bits)1088*4882a593Smuzhiyun static int intel_ntb_db_clear(struct ntb_dev *ntb, u64 db_bits)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	return ndev_db_write(ndev, db_bits,
1093*4882a593Smuzhiyun 			     ndev->self_mmio +
1094*4882a593Smuzhiyun 			     ndev->self_reg->db_bell);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
intel_ntb_db_set_mask(struct ntb_dev * ntb,u64 db_bits)1097*4882a593Smuzhiyun int intel_ntb_db_set_mask(struct ntb_dev *ntb, u64 db_bits)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	return ndev_db_set_mask(ndev, db_bits,
1102*4882a593Smuzhiyun 				ndev->self_mmio +
1103*4882a593Smuzhiyun 				ndev->self_reg->db_mask);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
intel_ntb_db_clear_mask(struct ntb_dev * ntb,u64 db_bits)1106*4882a593Smuzhiyun int intel_ntb_db_clear_mask(struct ntb_dev *ntb, u64 db_bits)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	return ndev_db_clear_mask(ndev, db_bits,
1111*4882a593Smuzhiyun 				  ndev->self_mmio +
1112*4882a593Smuzhiyun 				  ndev->self_reg->db_mask);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
intel_ntb_peer_db_addr(struct ntb_dev * ntb,phys_addr_t * db_addr,resource_size_t * db_size,u64 * db_data,int db_bit)1115*4882a593Smuzhiyun static int intel_ntb_peer_db_addr(struct ntb_dev *ntb, phys_addr_t *db_addr,
1116*4882a593Smuzhiyun 			   resource_size_t *db_size, u64 *db_data, int db_bit)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	u64 db_bits;
1119*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (unlikely(db_bit >= BITS_PER_LONG_LONG))
1122*4882a593Smuzhiyun 		return -EINVAL;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	db_bits = BIT_ULL(db_bit);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	if (unlikely(db_bits & ~ntb_ndev(ntb)->db_valid_mask))
1127*4882a593Smuzhiyun 		return -EINVAL;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	ndev_db_addr(ndev, db_addr, db_size, ndev->peer_addr,
1130*4882a593Smuzhiyun 			    ndev->peer_reg->db_bell);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (db_data)
1133*4882a593Smuzhiyun 		*db_data = db_bits;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	return 0;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
intel_ntb_peer_db_set(struct ntb_dev * ntb,u64 db_bits)1139*4882a593Smuzhiyun static int intel_ntb_peer_db_set(struct ntb_dev *ntb, u64 db_bits)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return ndev_db_write(ndev, db_bits,
1144*4882a593Smuzhiyun 			     ndev->peer_mmio +
1145*4882a593Smuzhiyun 			     ndev->peer_reg->db_bell);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
intel_ntb_spad_is_unsafe(struct ntb_dev * ntb)1148*4882a593Smuzhiyun int intel_ntb_spad_is_unsafe(struct ntb_dev *ntb)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	return ndev_ignore_unsafe(ntb_ndev(ntb), NTB_UNSAFE_SPAD);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
intel_ntb_spad_count(struct ntb_dev * ntb)1153*4882a593Smuzhiyun int intel_ntb_spad_count(struct ntb_dev *ntb)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	ndev = container_of(ntb, struct intel_ntb_dev, ntb);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return ndev->spad_count;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
intel_ntb_spad_read(struct ntb_dev * ntb,int idx)1162*4882a593Smuzhiyun u32 intel_ntb_spad_read(struct ntb_dev *ntb, int idx)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	return ndev_spad_read(ndev, idx,
1167*4882a593Smuzhiyun 			      ndev->self_mmio +
1168*4882a593Smuzhiyun 			      ndev->self_reg->spad);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
intel_ntb_spad_write(struct ntb_dev * ntb,int idx,u32 val)1171*4882a593Smuzhiyun int intel_ntb_spad_write(struct ntb_dev *ntb, int idx, u32 val)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	return ndev_spad_write(ndev, idx, val,
1176*4882a593Smuzhiyun 			       ndev->self_mmio +
1177*4882a593Smuzhiyun 			       ndev->self_reg->spad);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
intel_ntb_peer_spad_addr(struct ntb_dev * ntb,int pidx,int sidx,phys_addr_t * spad_addr)1180*4882a593Smuzhiyun int intel_ntb_peer_spad_addr(struct ntb_dev *ntb, int pidx, int sidx,
1181*4882a593Smuzhiyun 			     phys_addr_t *spad_addr)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return ndev_spad_addr(ndev, sidx, spad_addr, ndev->peer_addr,
1186*4882a593Smuzhiyun 			      ndev->peer_reg->spad);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
intel_ntb_peer_spad_read(struct ntb_dev * ntb,int pidx,int sidx)1189*4882a593Smuzhiyun u32 intel_ntb_peer_spad_read(struct ntb_dev *ntb, int pidx, int sidx)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	return ndev_spad_read(ndev, sidx,
1194*4882a593Smuzhiyun 			      ndev->peer_mmio +
1195*4882a593Smuzhiyun 			      ndev->peer_reg->spad);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
intel_ntb_peer_spad_write(struct ntb_dev * ntb,int pidx,int sidx,u32 val)1198*4882a593Smuzhiyun int intel_ntb_peer_spad_write(struct ntb_dev *ntb, int pidx, int sidx,
1199*4882a593Smuzhiyun 			      u32 val)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = ntb_ndev(ntb);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	return ndev_spad_write(ndev, sidx, val,
1204*4882a593Smuzhiyun 			       ndev->peer_mmio +
1205*4882a593Smuzhiyun 			       ndev->peer_reg->spad);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
xeon_db_ioread(const void __iomem * mmio)1208*4882a593Smuzhiyun static u64 xeon_db_ioread(const void __iomem *mmio)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	return (u64)ioread16(mmio);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun 
xeon_db_iowrite(u64 bits,void __iomem * mmio)1213*4882a593Smuzhiyun static void xeon_db_iowrite(u64 bits, void __iomem *mmio)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	iowrite16((u16)bits, mmio);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
xeon_poll_link(struct intel_ntb_dev * ndev)1218*4882a593Smuzhiyun static int xeon_poll_link(struct intel_ntb_dev *ndev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	u16 reg_val;
1221*4882a593Smuzhiyun 	int rc;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_link_mask,
1224*4882a593Smuzhiyun 			      ndev->self_mmio +
1225*4882a593Smuzhiyun 			      ndev->self_reg->db_bell);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	rc = pci_read_config_word(ndev->ntb.pdev,
1228*4882a593Smuzhiyun 				  XEON_LINK_STATUS_OFFSET, &reg_val);
1229*4882a593Smuzhiyun 	if (rc)
1230*4882a593Smuzhiyun 		return 0;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (reg_val == ndev->lnk_sta)
1233*4882a593Smuzhiyun 		return 0;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	ndev->lnk_sta = reg_val;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	return 1;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
xeon_link_is_up(struct intel_ntb_dev * ndev)1240*4882a593Smuzhiyun int xeon_link_is_up(struct intel_ntb_dev *ndev)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	if (ndev->ntb.topo == NTB_TOPO_SEC)
1243*4882a593Smuzhiyun 		return 1;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	return NTB_LNK_STA_ACTIVE(ndev->lnk_sta);
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
xeon_ppd_topo(struct intel_ntb_dev * ndev,u8 ppd)1248*4882a593Smuzhiyun enum ntb_topo xeon_ppd_topo(struct intel_ntb_dev *ndev, u8 ppd)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun 	switch (ppd & XEON_PPD_TOPO_MASK) {
1251*4882a593Smuzhiyun 	case XEON_PPD_TOPO_B2B_USD:
1252*4882a593Smuzhiyun 		return NTB_TOPO_B2B_USD;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	case XEON_PPD_TOPO_B2B_DSD:
1255*4882a593Smuzhiyun 		return NTB_TOPO_B2B_DSD;
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	case XEON_PPD_TOPO_PRI_USD:
1258*4882a593Smuzhiyun 	case XEON_PPD_TOPO_PRI_DSD: /* accept bogus PRI_DSD */
1259*4882a593Smuzhiyun 		return NTB_TOPO_PRI;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	case XEON_PPD_TOPO_SEC_USD:
1262*4882a593Smuzhiyun 	case XEON_PPD_TOPO_SEC_DSD: /* accept bogus SEC_DSD */
1263*4882a593Smuzhiyun 		return NTB_TOPO_SEC;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return NTB_TOPO_NONE;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
xeon_ppd_bar4_split(struct intel_ntb_dev * ndev,u8 ppd)1269*4882a593Smuzhiyun static inline int xeon_ppd_bar4_split(struct intel_ntb_dev *ndev, u8 ppd)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	if (ppd & XEON_PPD_SPLIT_BAR_MASK) {
1272*4882a593Smuzhiyun 		dev_dbg(&ndev->ntb.pdev->dev, "PPD %d split bar\n", ppd);
1273*4882a593Smuzhiyun 		return 1;
1274*4882a593Smuzhiyun 	}
1275*4882a593Smuzhiyun 	return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun 
xeon_init_isr(struct intel_ntb_dev * ndev)1278*4882a593Smuzhiyun static int xeon_init_isr(struct intel_ntb_dev *ndev)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun 	return ndev_init_isr(ndev, XEON_DB_MSIX_VECTOR_COUNT,
1281*4882a593Smuzhiyun 			     XEON_DB_MSIX_VECTOR_COUNT,
1282*4882a593Smuzhiyun 			     XEON_DB_MSIX_VECTOR_SHIFT,
1283*4882a593Smuzhiyun 			     XEON_DB_TOTAL_SHIFT);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
xeon_deinit_isr(struct intel_ntb_dev * ndev)1286*4882a593Smuzhiyun static void xeon_deinit_isr(struct intel_ntb_dev *ndev)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	ndev_deinit_isr(ndev);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
xeon_setup_b2b_mw(struct intel_ntb_dev * ndev,const struct intel_b2b_addr * addr,const struct intel_b2b_addr * peer_addr)1291*4882a593Smuzhiyun static int xeon_setup_b2b_mw(struct intel_ntb_dev *ndev,
1292*4882a593Smuzhiyun 			     const struct intel_b2b_addr *addr,
1293*4882a593Smuzhiyun 			     const struct intel_b2b_addr *peer_addr)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct pci_dev *pdev;
1296*4882a593Smuzhiyun 	void __iomem *mmio;
1297*4882a593Smuzhiyun 	resource_size_t bar_size;
1298*4882a593Smuzhiyun 	phys_addr_t bar_addr;
1299*4882a593Smuzhiyun 	int b2b_bar;
1300*4882a593Smuzhiyun 	u8 bar_sz;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
1303*4882a593Smuzhiyun 	mmio = ndev->self_mmio;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (ndev->b2b_idx == UINT_MAX) {
1306*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "not using b2b mw\n");
1307*4882a593Smuzhiyun 		b2b_bar = 0;
1308*4882a593Smuzhiyun 		ndev->b2b_off = 0;
1309*4882a593Smuzhiyun 	} else {
1310*4882a593Smuzhiyun 		b2b_bar = ndev_mw_to_bar(ndev, ndev->b2b_idx);
1311*4882a593Smuzhiyun 		if (b2b_bar < 0)
1312*4882a593Smuzhiyun 			return -EIO;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "using b2b mw bar %d\n", b2b_bar);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 		bar_size = pci_resource_len(ndev->ntb.pdev, b2b_bar);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "b2b bar size %#llx\n", bar_size);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 		if (b2b_mw_share && XEON_B2B_MIN_SIZE <= bar_size >> 1) {
1321*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "b2b using first half of bar\n");
1322*4882a593Smuzhiyun 			ndev->b2b_off = bar_size >> 1;
1323*4882a593Smuzhiyun 		} else if (XEON_B2B_MIN_SIZE <= bar_size) {
1324*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "b2b using whole bar\n");
1325*4882a593Smuzhiyun 			ndev->b2b_off = 0;
1326*4882a593Smuzhiyun 			--ndev->mw_count;
1327*4882a593Smuzhiyun 		} else {
1328*4882a593Smuzhiyun 			dev_dbg(&pdev->dev, "b2b bar size is too small\n");
1329*4882a593Smuzhiyun 			return -EIO;
1330*4882a593Smuzhiyun 		}
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* Reset the secondary bar sizes to match the primary bar sizes,
1334*4882a593Smuzhiyun 	 * except disable or halve the size of the b2b secondary bar.
1335*4882a593Smuzhiyun 	 *
1336*4882a593Smuzhiyun 	 * Note: code for each specific bar size register, because the register
1337*4882a593Smuzhiyun 	 * offsets are not in a consistent order (bar5sz comes after ppd, odd).
1338*4882a593Smuzhiyun 	 */
1339*4882a593Smuzhiyun 	pci_read_config_byte(pdev, XEON_PBAR23SZ_OFFSET, &bar_sz);
1340*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "PBAR23SZ %#x\n", bar_sz);
1341*4882a593Smuzhiyun 	if (b2b_bar == 2) {
1342*4882a593Smuzhiyun 		if (ndev->b2b_off)
1343*4882a593Smuzhiyun 			bar_sz -= 1;
1344*4882a593Smuzhiyun 		else
1345*4882a593Smuzhiyun 			bar_sz = 0;
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 	pci_write_config_byte(pdev, XEON_SBAR23SZ_OFFSET, bar_sz);
1348*4882a593Smuzhiyun 	pci_read_config_byte(pdev, XEON_SBAR23SZ_OFFSET, &bar_sz);
1349*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "SBAR23SZ %#x\n", bar_sz);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1352*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR45SZ_OFFSET, &bar_sz);
1353*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR45SZ %#x\n", bar_sz);
1354*4882a593Smuzhiyun 		if (b2b_bar == 4) {
1355*4882a593Smuzhiyun 			if (ndev->b2b_off)
1356*4882a593Smuzhiyun 				bar_sz -= 1;
1357*4882a593Smuzhiyun 			else
1358*4882a593Smuzhiyun 				bar_sz = 0;
1359*4882a593Smuzhiyun 		}
1360*4882a593Smuzhiyun 		pci_write_config_byte(pdev, XEON_SBAR45SZ_OFFSET, bar_sz);
1361*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR45SZ_OFFSET, &bar_sz);
1362*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR45SZ %#x\n", bar_sz);
1363*4882a593Smuzhiyun 	} else {
1364*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR4SZ_OFFSET, &bar_sz);
1365*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR4SZ %#x\n", bar_sz);
1366*4882a593Smuzhiyun 		if (b2b_bar == 4) {
1367*4882a593Smuzhiyun 			if (ndev->b2b_off)
1368*4882a593Smuzhiyun 				bar_sz -= 1;
1369*4882a593Smuzhiyun 			else
1370*4882a593Smuzhiyun 				bar_sz = 0;
1371*4882a593Smuzhiyun 		}
1372*4882a593Smuzhiyun 		pci_write_config_byte(pdev, XEON_SBAR4SZ_OFFSET, bar_sz);
1373*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR4SZ_OFFSET, &bar_sz);
1374*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR4SZ %#x\n", bar_sz);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_PBAR5SZ_OFFSET, &bar_sz);
1377*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR5SZ %#x\n", bar_sz);
1378*4882a593Smuzhiyun 		if (b2b_bar == 5) {
1379*4882a593Smuzhiyun 			if (ndev->b2b_off)
1380*4882a593Smuzhiyun 				bar_sz -= 1;
1381*4882a593Smuzhiyun 			else
1382*4882a593Smuzhiyun 				bar_sz = 0;
1383*4882a593Smuzhiyun 		}
1384*4882a593Smuzhiyun 		pci_write_config_byte(pdev, XEON_SBAR5SZ_OFFSET, bar_sz);
1385*4882a593Smuzhiyun 		pci_read_config_byte(pdev, XEON_SBAR5SZ_OFFSET, &bar_sz);
1386*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR5SZ %#x\n", bar_sz);
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/* SBAR01 hit by first part of the b2b bar */
1390*4882a593Smuzhiyun 	if (b2b_bar == 0)
1391*4882a593Smuzhiyun 		bar_addr = addr->bar0_addr;
1392*4882a593Smuzhiyun 	else if (b2b_bar == 2)
1393*4882a593Smuzhiyun 		bar_addr = addr->bar2_addr64;
1394*4882a593Smuzhiyun 	else if (b2b_bar == 4 && !ndev->bar4_split)
1395*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr64;
1396*4882a593Smuzhiyun 	else if (b2b_bar == 4)
1397*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr32;
1398*4882a593Smuzhiyun 	else if (b2b_bar == 5)
1399*4882a593Smuzhiyun 		bar_addr = addr->bar5_addr32;
1400*4882a593Smuzhiyun 	else
1401*4882a593Smuzhiyun 		return -EIO;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "SBAR01 %#018llx\n", bar_addr);
1404*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + XEON_SBAR0BASE_OFFSET);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* Other SBAR are normally hit by the PBAR xlat, except for b2b bar.
1407*4882a593Smuzhiyun 	 * The b2b bar is either disabled above, or configured half-size, and
1408*4882a593Smuzhiyun 	 * it starts at the PBAR xlat + offset.
1409*4882a593Smuzhiyun 	 */
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	bar_addr = addr->bar2_addr64 + (b2b_bar == 2 ? ndev->b2b_off : 0);
1412*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + XEON_SBAR23BASE_OFFSET);
1413*4882a593Smuzhiyun 	bar_addr = ioread64(mmio + XEON_SBAR23BASE_OFFSET);
1414*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "SBAR23 %#018llx\n", bar_addr);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1417*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr64 +
1418*4882a593Smuzhiyun 			(b2b_bar == 4 ? ndev->b2b_off : 0);
1419*4882a593Smuzhiyun 		iowrite64(bar_addr, mmio + XEON_SBAR45BASE_OFFSET);
1420*4882a593Smuzhiyun 		bar_addr = ioread64(mmio + XEON_SBAR45BASE_OFFSET);
1421*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR45 %#018llx\n", bar_addr);
1422*4882a593Smuzhiyun 	} else {
1423*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr32 +
1424*4882a593Smuzhiyun 			(b2b_bar == 4 ? ndev->b2b_off : 0);
1425*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_SBAR4BASE_OFFSET);
1426*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_SBAR4BASE_OFFSET);
1427*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR4 %#010llx\n", bar_addr);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 		bar_addr = addr->bar5_addr32 +
1430*4882a593Smuzhiyun 			(b2b_bar == 5 ? ndev->b2b_off : 0);
1431*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_SBAR5BASE_OFFSET);
1432*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_SBAR5BASE_OFFSET);
1433*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR5 %#010llx\n", bar_addr);
1434*4882a593Smuzhiyun 	}
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	/* setup incoming bar limits == base addrs (zero length windows) */
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	bar_addr = addr->bar2_addr64 + (b2b_bar == 2 ? ndev->b2b_off : 0);
1439*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + XEON_SBAR23LMT_OFFSET);
1440*4882a593Smuzhiyun 	bar_addr = ioread64(mmio + XEON_SBAR23LMT_OFFSET);
1441*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "SBAR23LMT %#018llx\n", bar_addr);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1444*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr64 +
1445*4882a593Smuzhiyun 			(b2b_bar == 4 ? ndev->b2b_off : 0);
1446*4882a593Smuzhiyun 		iowrite64(bar_addr, mmio + XEON_SBAR45LMT_OFFSET);
1447*4882a593Smuzhiyun 		bar_addr = ioread64(mmio + XEON_SBAR45LMT_OFFSET);
1448*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR45LMT %#018llx\n", bar_addr);
1449*4882a593Smuzhiyun 	} else {
1450*4882a593Smuzhiyun 		bar_addr = addr->bar4_addr32 +
1451*4882a593Smuzhiyun 			(b2b_bar == 4 ? ndev->b2b_off : 0);
1452*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_SBAR4LMT_OFFSET);
1453*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_SBAR4LMT_OFFSET);
1454*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR4LMT %#010llx\n", bar_addr);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		bar_addr = addr->bar5_addr32 +
1457*4882a593Smuzhiyun 			(b2b_bar == 5 ? ndev->b2b_off : 0);
1458*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_SBAR5LMT_OFFSET);
1459*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_SBAR5LMT_OFFSET);
1460*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "SBAR5LMT %#05llx\n", bar_addr);
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* zero incoming translation addrs */
1464*4882a593Smuzhiyun 	iowrite64(0, mmio + XEON_SBAR23XLAT_OFFSET);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1467*4882a593Smuzhiyun 		iowrite64(0, mmio + XEON_SBAR45XLAT_OFFSET);
1468*4882a593Smuzhiyun 	} else {
1469*4882a593Smuzhiyun 		iowrite32(0, mmio + XEON_SBAR4XLAT_OFFSET);
1470*4882a593Smuzhiyun 		iowrite32(0, mmio + XEON_SBAR5XLAT_OFFSET);
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/* zero outgoing translation limits (whole bar size windows) */
1474*4882a593Smuzhiyun 	iowrite64(0, mmio + XEON_PBAR23LMT_OFFSET);
1475*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1476*4882a593Smuzhiyun 		iowrite64(0, mmio + XEON_PBAR45LMT_OFFSET);
1477*4882a593Smuzhiyun 	} else {
1478*4882a593Smuzhiyun 		iowrite32(0, mmio + XEON_PBAR4LMT_OFFSET);
1479*4882a593Smuzhiyun 		iowrite32(0, mmio + XEON_PBAR5LMT_OFFSET);
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	/* set outgoing translation offsets */
1483*4882a593Smuzhiyun 	bar_addr = peer_addr->bar2_addr64;
1484*4882a593Smuzhiyun 	iowrite64(bar_addr, mmio + XEON_PBAR23XLAT_OFFSET);
1485*4882a593Smuzhiyun 	bar_addr = ioread64(mmio + XEON_PBAR23XLAT_OFFSET);
1486*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "PBAR23XLAT %#018llx\n", bar_addr);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	if (!ndev->bar4_split) {
1489*4882a593Smuzhiyun 		bar_addr = peer_addr->bar4_addr64;
1490*4882a593Smuzhiyun 		iowrite64(bar_addr, mmio + XEON_PBAR45XLAT_OFFSET);
1491*4882a593Smuzhiyun 		bar_addr = ioread64(mmio + XEON_PBAR45XLAT_OFFSET);
1492*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR45XLAT %#018llx\n", bar_addr);
1493*4882a593Smuzhiyun 	} else {
1494*4882a593Smuzhiyun 		bar_addr = peer_addr->bar4_addr32;
1495*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_PBAR4XLAT_OFFSET);
1496*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_PBAR4XLAT_OFFSET);
1497*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR4XLAT %#010llx\n", bar_addr);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		bar_addr = peer_addr->bar5_addr32;
1500*4882a593Smuzhiyun 		iowrite32(bar_addr, mmio + XEON_PBAR5XLAT_OFFSET);
1501*4882a593Smuzhiyun 		bar_addr = ioread32(mmio + XEON_PBAR5XLAT_OFFSET);
1502*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "PBAR5XLAT %#010llx\n", bar_addr);
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	/* set the translation offset for b2b registers */
1506*4882a593Smuzhiyun 	if (b2b_bar == 0)
1507*4882a593Smuzhiyun 		bar_addr = peer_addr->bar0_addr;
1508*4882a593Smuzhiyun 	else if (b2b_bar == 2)
1509*4882a593Smuzhiyun 		bar_addr = peer_addr->bar2_addr64;
1510*4882a593Smuzhiyun 	else if (b2b_bar == 4 && !ndev->bar4_split)
1511*4882a593Smuzhiyun 		bar_addr = peer_addr->bar4_addr64;
1512*4882a593Smuzhiyun 	else if (b2b_bar == 4)
1513*4882a593Smuzhiyun 		bar_addr = peer_addr->bar4_addr32;
1514*4882a593Smuzhiyun 	else if (b2b_bar == 5)
1515*4882a593Smuzhiyun 		bar_addr = peer_addr->bar5_addr32;
1516*4882a593Smuzhiyun 	else
1517*4882a593Smuzhiyun 		return -EIO;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/* B2B_XLAT_OFFSET is 64bit, but can only take 32bit writes */
1520*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "B2BXLAT %#018llx\n", bar_addr);
1521*4882a593Smuzhiyun 	iowrite32(bar_addr, mmio + XEON_B2B_XLAT_OFFSETL);
1522*4882a593Smuzhiyun 	iowrite32(bar_addr >> 32, mmio + XEON_B2B_XLAT_OFFSETU);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (b2b_bar) {
1525*4882a593Smuzhiyun 		/* map peer ntb mmio config space registers */
1526*4882a593Smuzhiyun 		ndev->peer_mmio = pci_iomap(pdev, b2b_bar,
1527*4882a593Smuzhiyun 					    XEON_B2B_MIN_SIZE);
1528*4882a593Smuzhiyun 		if (!ndev->peer_mmio)
1529*4882a593Smuzhiyun 			return -EIO;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 		ndev->peer_addr = pci_resource_start(pdev, b2b_bar);
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	return 0;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
xeon_init_ntb(struct intel_ntb_dev * ndev)1537*4882a593Smuzhiyun static int xeon_init_ntb(struct intel_ntb_dev *ndev)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun 	struct device *dev = &ndev->ntb.pdev->dev;
1540*4882a593Smuzhiyun 	int rc;
1541*4882a593Smuzhiyun 	u32 ntb_ctl;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	if (ndev->bar4_split)
1544*4882a593Smuzhiyun 		ndev->mw_count = HSX_SPLIT_BAR_MW_COUNT;
1545*4882a593Smuzhiyun 	else
1546*4882a593Smuzhiyun 		ndev->mw_count = XEON_MW_COUNT;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	ndev->spad_count = XEON_SPAD_COUNT;
1549*4882a593Smuzhiyun 	ndev->db_count = XEON_DB_COUNT;
1550*4882a593Smuzhiyun 	ndev->db_link_mask = XEON_DB_LINK_BIT;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	switch (ndev->ntb.topo) {
1553*4882a593Smuzhiyun 	case NTB_TOPO_PRI:
1554*4882a593Smuzhiyun 		if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) {
1555*4882a593Smuzhiyun 			dev_err(dev, "NTB Primary config disabled\n");
1556*4882a593Smuzhiyun 			return -EINVAL;
1557*4882a593Smuzhiyun 		}
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		/* enable link to allow secondary side device to appear */
1560*4882a593Smuzhiyun 		ntb_ctl = ioread32(ndev->self_mmio + ndev->reg->ntb_ctl);
1561*4882a593Smuzhiyun 		ntb_ctl &= ~NTB_CTL_DISABLE;
1562*4882a593Smuzhiyun 		iowrite32(ntb_ctl, ndev->self_mmio + ndev->reg->ntb_ctl);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 		/* use half the spads for the peer */
1565*4882a593Smuzhiyun 		ndev->spad_count >>= 1;
1566*4882a593Smuzhiyun 		ndev->self_reg = &xeon_pri_reg;
1567*4882a593Smuzhiyun 		ndev->peer_reg = &xeon_sec_reg;
1568*4882a593Smuzhiyun 		ndev->xlat_reg = &xeon_sec_xlat;
1569*4882a593Smuzhiyun 		break;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	case NTB_TOPO_SEC:
1572*4882a593Smuzhiyun 		if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) {
1573*4882a593Smuzhiyun 			dev_err(dev, "NTB Secondary config disabled\n");
1574*4882a593Smuzhiyun 			return -EINVAL;
1575*4882a593Smuzhiyun 		}
1576*4882a593Smuzhiyun 		/* use half the spads for the peer */
1577*4882a593Smuzhiyun 		ndev->spad_count >>= 1;
1578*4882a593Smuzhiyun 		ndev->self_reg = &xeon_sec_reg;
1579*4882a593Smuzhiyun 		ndev->peer_reg = &xeon_pri_reg;
1580*4882a593Smuzhiyun 		ndev->xlat_reg = &xeon_pri_xlat;
1581*4882a593Smuzhiyun 		break;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	case NTB_TOPO_B2B_USD:
1584*4882a593Smuzhiyun 	case NTB_TOPO_B2B_DSD:
1585*4882a593Smuzhiyun 		ndev->self_reg = &xeon_pri_reg;
1586*4882a593Smuzhiyun 		ndev->peer_reg = &xeon_b2b_reg;
1587*4882a593Smuzhiyun 		ndev->xlat_reg = &xeon_sec_xlat;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 		if (ndev->hwerr_flags & NTB_HWERR_SDOORBELL_LOCKUP) {
1590*4882a593Smuzhiyun 			ndev->peer_reg = &xeon_pri_reg;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 			if (b2b_mw_idx < 0)
1593*4882a593Smuzhiyun 				ndev->b2b_idx = b2b_mw_idx + ndev->mw_count;
1594*4882a593Smuzhiyun 			else
1595*4882a593Smuzhiyun 				ndev->b2b_idx = b2b_mw_idx;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 			if (ndev->b2b_idx >= ndev->mw_count) {
1598*4882a593Smuzhiyun 				dev_dbg(dev,
1599*4882a593Smuzhiyun 					"b2b_mw_idx %d invalid for mw_count %u\n",
1600*4882a593Smuzhiyun 					b2b_mw_idx, ndev->mw_count);
1601*4882a593Smuzhiyun 				return -EINVAL;
1602*4882a593Smuzhiyun 			}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 			dev_dbg(dev, "setting up b2b mw idx %d means %d\n",
1605*4882a593Smuzhiyun 				b2b_mw_idx, ndev->b2b_idx);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 		} else if (ndev->hwerr_flags & NTB_HWERR_B2BDOORBELL_BIT14) {
1608*4882a593Smuzhiyun 			dev_warn(dev, "Reduce doorbell count by 1\n");
1609*4882a593Smuzhiyun 			ndev->db_count -= 1;
1610*4882a593Smuzhiyun 		}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 		if (ndev->ntb.topo == NTB_TOPO_B2B_USD) {
1613*4882a593Smuzhiyun 			rc = xeon_setup_b2b_mw(ndev,
1614*4882a593Smuzhiyun 					       &xeon_b2b_dsd_addr,
1615*4882a593Smuzhiyun 					       &xeon_b2b_usd_addr);
1616*4882a593Smuzhiyun 		} else {
1617*4882a593Smuzhiyun 			rc = xeon_setup_b2b_mw(ndev,
1618*4882a593Smuzhiyun 					       &xeon_b2b_usd_addr,
1619*4882a593Smuzhiyun 					       &xeon_b2b_dsd_addr);
1620*4882a593Smuzhiyun 		}
1621*4882a593Smuzhiyun 		if (rc)
1622*4882a593Smuzhiyun 			return rc;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 		/* Enable Bus Master and Memory Space on the secondary side */
1625*4882a593Smuzhiyun 		iowrite16(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER,
1626*4882a593Smuzhiyun 			  ndev->self_mmio + XEON_SPCICMD_OFFSET);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 		break;
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	default:
1631*4882a593Smuzhiyun 		return -EINVAL;
1632*4882a593Smuzhiyun 	}
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	ndev->db_valid_mask = BIT_ULL(ndev->db_count) - 1;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	ndev->reg->db_iowrite(ndev->db_valid_mask,
1637*4882a593Smuzhiyun 			      ndev->self_mmio +
1638*4882a593Smuzhiyun 			      ndev->self_reg->db_mask);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
xeon_init_dev(struct intel_ntb_dev * ndev)1643*4882a593Smuzhiyun static int xeon_init_dev(struct intel_ntb_dev *ndev)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	struct pci_dev *pdev;
1646*4882a593Smuzhiyun 	u8 ppd;
1647*4882a593Smuzhiyun 	int rc, mem;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	pdev = ndev->ntb.pdev;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	switch (pdev->device) {
1652*4882a593Smuzhiyun 	/* There is a Xeon hardware errata related to writes to SDOORBELL or
1653*4882a593Smuzhiyun 	 * B2BDOORBELL in conjunction with inbound access to NTB MMIO Space,
1654*4882a593Smuzhiyun 	 * which may hang the system.  To workaround this use the second memory
1655*4882a593Smuzhiyun 	 * window to access the interrupt and scratch pad registers on the
1656*4882a593Smuzhiyun 	 * remote system.
1657*4882a593Smuzhiyun 	 */
1658*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_JSF:
1659*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_JSF:
1660*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_JSF:
1661*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_SNB:
1662*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_SNB:
1663*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_SNB:
1664*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_IVT:
1665*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_IVT:
1666*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT:
1667*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_HSX:
1668*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_HSX:
1669*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX:
1670*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_BDX:
1671*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_BDX:
1672*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX:
1673*4882a593Smuzhiyun 		ndev->hwerr_flags |= NTB_HWERR_SDOORBELL_LOCKUP;
1674*4882a593Smuzhiyun 		break;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	switch (pdev->device) {
1678*4882a593Smuzhiyun 	/* There is a hardware errata related to accessing any register in
1679*4882a593Smuzhiyun 	 * SB01BASE in the presence of bidirectional traffic crossing the NTB.
1680*4882a593Smuzhiyun 	 */
1681*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_IVT:
1682*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_IVT:
1683*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT:
1684*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_HSX:
1685*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_HSX:
1686*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX:
1687*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_BDX:
1688*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_BDX:
1689*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX:
1690*4882a593Smuzhiyun 		ndev->hwerr_flags |= NTB_HWERR_SB01BASE_LOCKUP;
1691*4882a593Smuzhiyun 		break;
1692*4882a593Smuzhiyun 	}
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	switch (pdev->device) {
1695*4882a593Smuzhiyun 	/* HW Errata on bit 14 of b2bdoorbell register.  Writes will not be
1696*4882a593Smuzhiyun 	 * mirrored to the remote system.  Shrink the number of bits by one,
1697*4882a593Smuzhiyun 	 * since bit 14 is the last bit.
1698*4882a593Smuzhiyun 	 */
1699*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_JSF:
1700*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_JSF:
1701*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_JSF:
1702*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_SNB:
1703*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_SNB:
1704*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_SNB:
1705*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_IVT:
1706*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_IVT:
1707*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_IVT:
1708*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_HSX:
1709*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_HSX:
1710*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_HSX:
1711*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_SS_BDX:
1712*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_PS_BDX:
1713*4882a593Smuzhiyun 	case PCI_DEVICE_ID_INTEL_NTB_B2B_BDX:
1714*4882a593Smuzhiyun 		ndev->hwerr_flags |= NTB_HWERR_B2BDOORBELL_BIT14;
1715*4882a593Smuzhiyun 		break;
1716*4882a593Smuzhiyun 	}
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	ndev->reg = &xeon_reg;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	rc = pci_read_config_byte(pdev, XEON_PPD_OFFSET, &ppd);
1721*4882a593Smuzhiyun 	if (rc)
1722*4882a593Smuzhiyun 		return -EIO;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	ndev->ntb.topo = xeon_ppd_topo(ndev, ppd);
1725*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "ppd %#x topo %s\n", ppd,
1726*4882a593Smuzhiyun 		ntb_topo_string(ndev->ntb.topo));
1727*4882a593Smuzhiyun 	if (ndev->ntb.topo == NTB_TOPO_NONE)
1728*4882a593Smuzhiyun 		return -EINVAL;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (ndev->ntb.topo != NTB_TOPO_SEC) {
1731*4882a593Smuzhiyun 		ndev->bar4_split = xeon_ppd_bar4_split(ndev, ppd);
1732*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "ppd %#x bar4_split %d\n",
1733*4882a593Smuzhiyun 			ppd, ndev->bar4_split);
1734*4882a593Smuzhiyun 	} else {
1735*4882a593Smuzhiyun 		/* This is a way for transparent BAR to figure out if we are
1736*4882a593Smuzhiyun 		 * doing split BAR or not. There is no way for the hw on the
1737*4882a593Smuzhiyun 		 * transparent side to know and set the PPD.
1738*4882a593Smuzhiyun 		 */
1739*4882a593Smuzhiyun 		mem = pci_select_bars(pdev, IORESOURCE_MEM);
1740*4882a593Smuzhiyun 		ndev->bar4_split = hweight32(mem) ==
1741*4882a593Smuzhiyun 			HSX_SPLIT_BAR_MW_COUNT + 1;
1742*4882a593Smuzhiyun 		dev_dbg(&pdev->dev, "mem %#x bar4_split %d\n",
1743*4882a593Smuzhiyun 			mem, ndev->bar4_split);
1744*4882a593Smuzhiyun 	}
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	rc = xeon_init_ntb(ndev);
1747*4882a593Smuzhiyun 	if (rc)
1748*4882a593Smuzhiyun 		return rc;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	return xeon_init_isr(ndev);
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun 
xeon_deinit_dev(struct intel_ntb_dev * ndev)1753*4882a593Smuzhiyun static void xeon_deinit_dev(struct intel_ntb_dev *ndev)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun 	xeon_deinit_isr(ndev);
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
intel_ntb_init_pci(struct intel_ntb_dev * ndev,struct pci_dev * pdev)1758*4882a593Smuzhiyun static int intel_ntb_init_pci(struct intel_ntb_dev *ndev, struct pci_dev *pdev)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	int rc;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	pci_set_drvdata(pdev, ndev);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	rc = pci_enable_device(pdev);
1765*4882a593Smuzhiyun 	if (rc)
1766*4882a593Smuzhiyun 		goto err_pci_enable;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	rc = pci_request_regions(pdev, NTB_NAME);
1769*4882a593Smuzhiyun 	if (rc)
1770*4882a593Smuzhiyun 		goto err_pci_regions;
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	pci_set_master(pdev);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
1775*4882a593Smuzhiyun 	if (rc) {
1776*4882a593Smuzhiyun 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1777*4882a593Smuzhiyun 		if (rc)
1778*4882a593Smuzhiyun 			goto err_dma_mask;
1779*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Cannot DMA highmem\n");
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1783*4882a593Smuzhiyun 	if (rc) {
1784*4882a593Smuzhiyun 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1785*4882a593Smuzhiyun 		if (rc)
1786*4882a593Smuzhiyun 			goto err_dma_mask;
1787*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Cannot DMA consistent highmem\n");
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	ndev->self_mmio = pci_iomap(pdev, 0, 0);
1791*4882a593Smuzhiyun 	if (!ndev->self_mmio) {
1792*4882a593Smuzhiyun 		rc = -EIO;
1793*4882a593Smuzhiyun 		goto err_mmio;
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 	ndev->peer_mmio = ndev->self_mmio;
1796*4882a593Smuzhiyun 	ndev->peer_addr = pci_resource_start(pdev, 0);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	return 0;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun err_mmio:
1801*4882a593Smuzhiyun err_dma_mask:
1802*4882a593Smuzhiyun 	pci_clear_master(pdev);
1803*4882a593Smuzhiyun 	pci_release_regions(pdev);
1804*4882a593Smuzhiyun err_pci_regions:
1805*4882a593Smuzhiyun 	pci_disable_device(pdev);
1806*4882a593Smuzhiyun err_pci_enable:
1807*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
1808*4882a593Smuzhiyun 	return rc;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun 
intel_ntb_deinit_pci(struct intel_ntb_dev * ndev)1811*4882a593Smuzhiyun static void intel_ntb_deinit_pci(struct intel_ntb_dev *ndev)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun 	struct pci_dev *pdev = ndev->ntb.pdev;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	if (ndev->peer_mmio && ndev->peer_mmio != ndev->self_mmio)
1816*4882a593Smuzhiyun 		pci_iounmap(pdev, ndev->peer_mmio);
1817*4882a593Smuzhiyun 	pci_iounmap(pdev, ndev->self_mmio);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	pci_clear_master(pdev);
1820*4882a593Smuzhiyun 	pci_release_regions(pdev);
1821*4882a593Smuzhiyun 	pci_disable_device(pdev);
1822*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
ndev_init_struct(struct intel_ntb_dev * ndev,struct pci_dev * pdev)1825*4882a593Smuzhiyun static inline void ndev_init_struct(struct intel_ntb_dev *ndev,
1826*4882a593Smuzhiyun 				    struct pci_dev *pdev)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	ndev->ntb.pdev = pdev;
1829*4882a593Smuzhiyun 	ndev->ntb.topo = NTB_TOPO_NONE;
1830*4882a593Smuzhiyun 	ndev->ntb.ops = &intel_ntb_ops;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	ndev->b2b_off = 0;
1833*4882a593Smuzhiyun 	ndev->b2b_idx = UINT_MAX;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	ndev->bar4_split = 0;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	ndev->mw_count = 0;
1838*4882a593Smuzhiyun 	ndev->spad_count = 0;
1839*4882a593Smuzhiyun 	ndev->db_count = 0;
1840*4882a593Smuzhiyun 	ndev->db_vec_count = 0;
1841*4882a593Smuzhiyun 	ndev->db_vec_shift = 0;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	ndev->ntb_ctl = 0;
1844*4882a593Smuzhiyun 	ndev->lnk_sta = 0;
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	ndev->db_valid_mask = 0;
1847*4882a593Smuzhiyun 	ndev->db_link_mask = 0;
1848*4882a593Smuzhiyun 	ndev->db_mask = 0;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	spin_lock_init(&ndev->db_mask_lock);
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
intel_ntb_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1853*4882a593Smuzhiyun static int intel_ntb_pci_probe(struct pci_dev *pdev,
1854*4882a593Smuzhiyun 			       const struct pci_device_id *id)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev;
1857*4882a593Smuzhiyun 	int rc, node;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	node = dev_to_node(&pdev->dev);
1860*4882a593Smuzhiyun 	ndev = kzalloc_node(sizeof(*ndev), GFP_KERNEL, node);
1861*4882a593Smuzhiyun 	if (!ndev) {
1862*4882a593Smuzhiyun 		rc = -ENOMEM;
1863*4882a593Smuzhiyun 		goto err_ndev;
1864*4882a593Smuzhiyun 	}
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	ndev_init_struct(ndev, pdev);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	if (pdev_is_gen1(pdev)) {
1869*4882a593Smuzhiyun 		rc = intel_ntb_init_pci(ndev, pdev);
1870*4882a593Smuzhiyun 		if (rc)
1871*4882a593Smuzhiyun 			goto err_init_pci;
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 		rc = xeon_init_dev(ndev);
1874*4882a593Smuzhiyun 		if (rc)
1875*4882a593Smuzhiyun 			goto err_init_dev;
1876*4882a593Smuzhiyun 	} else if (pdev_is_gen3(pdev)) {
1877*4882a593Smuzhiyun 		ndev->ntb.ops = &intel_ntb3_ops;
1878*4882a593Smuzhiyun 		rc = intel_ntb_init_pci(ndev, pdev);
1879*4882a593Smuzhiyun 		if (rc)
1880*4882a593Smuzhiyun 			goto err_init_pci;
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 		rc = gen3_init_dev(ndev);
1883*4882a593Smuzhiyun 		if (rc)
1884*4882a593Smuzhiyun 			goto err_init_dev;
1885*4882a593Smuzhiyun 	} else if (pdev_is_gen4(pdev)) {
1886*4882a593Smuzhiyun 		ndev->ntb.ops = &intel_ntb4_ops;
1887*4882a593Smuzhiyun 		rc = intel_ntb_init_pci(ndev, pdev);
1888*4882a593Smuzhiyun 		if (rc)
1889*4882a593Smuzhiyun 			goto err_init_pci;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 		rc = gen4_init_dev(ndev);
1892*4882a593Smuzhiyun 		if (rc)
1893*4882a593Smuzhiyun 			goto err_init_dev;
1894*4882a593Smuzhiyun 	} else {
1895*4882a593Smuzhiyun 		rc = -EINVAL;
1896*4882a593Smuzhiyun 		goto err_init_pci;
1897*4882a593Smuzhiyun 	}
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	ndev_reset_unsafe_flags(ndev);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	ndev->reg->poll_link(ndev);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	ndev_init_debugfs(ndev);
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	rc = ntb_register_device(&ndev->ntb);
1906*4882a593Smuzhiyun 	if (rc)
1907*4882a593Smuzhiyun 		goto err_register;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	dev_info(&pdev->dev, "NTB device registered.\n");
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	return 0;
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun err_register:
1914*4882a593Smuzhiyun 	ndev_deinit_debugfs(ndev);
1915*4882a593Smuzhiyun 	if (pdev_is_gen1(pdev) || pdev_is_gen3(pdev) || pdev_is_gen4(pdev))
1916*4882a593Smuzhiyun 		xeon_deinit_dev(ndev);
1917*4882a593Smuzhiyun err_init_dev:
1918*4882a593Smuzhiyun 	intel_ntb_deinit_pci(ndev);
1919*4882a593Smuzhiyun err_init_pci:
1920*4882a593Smuzhiyun 	kfree(ndev);
1921*4882a593Smuzhiyun err_ndev:
1922*4882a593Smuzhiyun 	return rc;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun 
intel_ntb_pci_remove(struct pci_dev * pdev)1925*4882a593Smuzhiyun static void intel_ntb_pci_remove(struct pci_dev *pdev)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun 	struct intel_ntb_dev *ndev = pci_get_drvdata(pdev);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	ntb_unregister_device(&ndev->ntb);
1930*4882a593Smuzhiyun 	ndev_deinit_debugfs(ndev);
1931*4882a593Smuzhiyun 	if (pdev_is_gen1(pdev) || pdev_is_gen3(pdev) || pdev_is_gen4(pdev))
1932*4882a593Smuzhiyun 		xeon_deinit_dev(ndev);
1933*4882a593Smuzhiyun 	intel_ntb_deinit_pci(ndev);
1934*4882a593Smuzhiyun 	kfree(ndev);
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun static const struct intel_ntb_reg xeon_reg = {
1938*4882a593Smuzhiyun 	.poll_link		= xeon_poll_link,
1939*4882a593Smuzhiyun 	.link_is_up		= xeon_link_is_up,
1940*4882a593Smuzhiyun 	.db_ioread		= xeon_db_ioread,
1941*4882a593Smuzhiyun 	.db_iowrite		= xeon_db_iowrite,
1942*4882a593Smuzhiyun 	.db_size		= sizeof(u32),
1943*4882a593Smuzhiyun 	.ntb_ctl		= XEON_NTBCNTL_OFFSET,
1944*4882a593Smuzhiyun 	.mw_bar			= {2, 4, 5},
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_pri_reg = {
1948*4882a593Smuzhiyun 	.db_bell		= XEON_PDOORBELL_OFFSET,
1949*4882a593Smuzhiyun 	.db_mask		= XEON_PDBMSK_OFFSET,
1950*4882a593Smuzhiyun 	.spad			= XEON_SPAD_OFFSET,
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_sec_reg = {
1954*4882a593Smuzhiyun 	.db_bell		= XEON_SDOORBELL_OFFSET,
1955*4882a593Smuzhiyun 	.db_mask		= XEON_SDBMSK_OFFSET,
1956*4882a593Smuzhiyun 	/* second half of the scratchpads */
1957*4882a593Smuzhiyun 	.spad			= XEON_SPAD_OFFSET + (XEON_SPAD_COUNT << 1),
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun static const struct intel_ntb_alt_reg xeon_b2b_reg = {
1961*4882a593Smuzhiyun 	.db_bell		= XEON_B2B_DOORBELL_OFFSET,
1962*4882a593Smuzhiyun 	.spad			= XEON_B2B_SPAD_OFFSET,
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun static const struct intel_ntb_xlat_reg xeon_pri_xlat = {
1966*4882a593Smuzhiyun 	/* Note: no primary .bar0_base visible to the secondary side.
1967*4882a593Smuzhiyun 	 *
1968*4882a593Smuzhiyun 	 * The secondary side cannot get the base address stored in primary
1969*4882a593Smuzhiyun 	 * bars.  The base address is necessary to set the limit register to
1970*4882a593Smuzhiyun 	 * any value other than zero, or unlimited.
1971*4882a593Smuzhiyun 	 *
1972*4882a593Smuzhiyun 	 * WITHOUT THE BASE ADDRESS, THE SECONDARY SIDE CANNOT DISABLE the
1973*4882a593Smuzhiyun 	 * window by setting the limit equal to base, nor can it limit the size
1974*4882a593Smuzhiyun 	 * of the memory window by setting the limit to base + size.
1975*4882a593Smuzhiyun 	 */
1976*4882a593Smuzhiyun 	.bar2_limit		= XEON_PBAR23LMT_OFFSET,
1977*4882a593Smuzhiyun 	.bar2_xlat		= XEON_PBAR23XLAT_OFFSET,
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun static const struct intel_ntb_xlat_reg xeon_sec_xlat = {
1981*4882a593Smuzhiyun 	.bar0_base		= XEON_SBAR0BASE_OFFSET,
1982*4882a593Smuzhiyun 	.bar2_limit		= XEON_SBAR23LMT_OFFSET,
1983*4882a593Smuzhiyun 	.bar2_xlat		= XEON_SBAR23XLAT_OFFSET,
1984*4882a593Smuzhiyun };
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun struct intel_b2b_addr xeon_b2b_usd_addr = {
1987*4882a593Smuzhiyun 	.bar2_addr64		= XEON_B2B_BAR2_ADDR64,
1988*4882a593Smuzhiyun 	.bar4_addr64		= XEON_B2B_BAR4_ADDR64,
1989*4882a593Smuzhiyun 	.bar4_addr32		= XEON_B2B_BAR4_ADDR32,
1990*4882a593Smuzhiyun 	.bar5_addr32		= XEON_B2B_BAR5_ADDR32,
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun struct intel_b2b_addr xeon_b2b_dsd_addr = {
1994*4882a593Smuzhiyun 	.bar2_addr64		= XEON_B2B_BAR2_ADDR64,
1995*4882a593Smuzhiyun 	.bar4_addr64		= XEON_B2B_BAR4_ADDR64,
1996*4882a593Smuzhiyun 	.bar4_addr32		= XEON_B2B_BAR4_ADDR32,
1997*4882a593Smuzhiyun 	.bar5_addr32		= XEON_B2B_BAR5_ADDR32,
1998*4882a593Smuzhiyun };
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun /* operations for primary side of local ntb */
2001*4882a593Smuzhiyun static const struct ntb_dev_ops intel_ntb_ops = {
2002*4882a593Smuzhiyun 	.mw_count		= intel_ntb_mw_count,
2003*4882a593Smuzhiyun 	.mw_get_align		= intel_ntb_mw_get_align,
2004*4882a593Smuzhiyun 	.mw_set_trans		= intel_ntb_mw_set_trans,
2005*4882a593Smuzhiyun 	.peer_mw_count		= intel_ntb_peer_mw_count,
2006*4882a593Smuzhiyun 	.peer_mw_get_addr	= intel_ntb_peer_mw_get_addr,
2007*4882a593Smuzhiyun 	.link_is_up		= intel_ntb_link_is_up,
2008*4882a593Smuzhiyun 	.link_enable		= intel_ntb_link_enable,
2009*4882a593Smuzhiyun 	.link_disable		= intel_ntb_link_disable,
2010*4882a593Smuzhiyun 	.db_is_unsafe		= intel_ntb_db_is_unsafe,
2011*4882a593Smuzhiyun 	.db_valid_mask		= intel_ntb_db_valid_mask,
2012*4882a593Smuzhiyun 	.db_vector_count	= intel_ntb_db_vector_count,
2013*4882a593Smuzhiyun 	.db_vector_mask		= intel_ntb_db_vector_mask,
2014*4882a593Smuzhiyun 	.db_read		= intel_ntb_db_read,
2015*4882a593Smuzhiyun 	.db_clear		= intel_ntb_db_clear,
2016*4882a593Smuzhiyun 	.db_set_mask		= intel_ntb_db_set_mask,
2017*4882a593Smuzhiyun 	.db_clear_mask		= intel_ntb_db_clear_mask,
2018*4882a593Smuzhiyun 	.peer_db_addr		= intel_ntb_peer_db_addr,
2019*4882a593Smuzhiyun 	.peer_db_set		= intel_ntb_peer_db_set,
2020*4882a593Smuzhiyun 	.spad_is_unsafe		= intel_ntb_spad_is_unsafe,
2021*4882a593Smuzhiyun 	.spad_count		= intel_ntb_spad_count,
2022*4882a593Smuzhiyun 	.spad_read		= intel_ntb_spad_read,
2023*4882a593Smuzhiyun 	.spad_write		= intel_ntb_spad_write,
2024*4882a593Smuzhiyun 	.peer_spad_addr		= intel_ntb_peer_spad_addr,
2025*4882a593Smuzhiyun 	.peer_spad_read		= intel_ntb_peer_spad_read,
2026*4882a593Smuzhiyun 	.peer_spad_write	= intel_ntb_peer_spad_write,
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun static const struct file_operations intel_ntb_debugfs_info = {
2030*4882a593Smuzhiyun 	.owner = THIS_MODULE,
2031*4882a593Smuzhiyun 	.open = simple_open,
2032*4882a593Smuzhiyun 	.read = ndev_debugfs_read,
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun static const struct pci_device_id intel_ntb_pci_tbl[] = {
2036*4882a593Smuzhiyun 	/* GEN1 */
2037*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_JSF)},
2038*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_SNB)},
2039*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_IVT)},
2040*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_HSX)},
2041*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_BDX)},
2042*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_JSF)},
2043*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_SNB)},
2044*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_IVT)},
2045*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_HSX)},
2046*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_PS_BDX)},
2047*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_JSF)},
2048*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_SNB)},
2049*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_IVT)},
2050*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_HSX)},
2051*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_SS_BDX)},
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	/* GEN3 */
2054*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_SKX)},
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	/* GEN4 */
2057*4882a593Smuzhiyun 	{PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_NTB_B2B_ICX)},
2058*4882a593Smuzhiyun 	{0}
2059*4882a593Smuzhiyun };
2060*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, intel_ntb_pci_tbl);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun static struct pci_driver intel_ntb_pci_driver = {
2063*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
2064*4882a593Smuzhiyun 	.id_table = intel_ntb_pci_tbl,
2065*4882a593Smuzhiyun 	.probe = intel_ntb_pci_probe,
2066*4882a593Smuzhiyun 	.remove = intel_ntb_pci_remove,
2067*4882a593Smuzhiyun };
2068*4882a593Smuzhiyun 
intel_ntb_pci_driver_init(void)2069*4882a593Smuzhiyun static int __init intel_ntb_pci_driver_init(void)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	pr_info("%s %s\n", NTB_DESC, NTB_VER);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	if (debugfs_initialized())
2074*4882a593Smuzhiyun 		debugfs_dir = debugfs_create_dir(KBUILD_MODNAME, NULL);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	return pci_register_driver(&intel_ntb_pci_driver);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun module_init(intel_ntb_pci_driver_init);
2079*4882a593Smuzhiyun 
intel_ntb_pci_driver_exit(void)2080*4882a593Smuzhiyun static void __exit intel_ntb_pci_driver_exit(void)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun 	pci_unregister_driver(&intel_ntb_pci_driver);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	debugfs_remove_recursive(debugfs_dir);
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun module_exit(intel_ntb_pci_driver_exit);
2087