xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ti/wl18xx/reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This file is part of wlcore
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011 Texas Instruments Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __REG_H__
9*4882a593Smuzhiyun #define __REG_H__
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define WL18XX_REGISTERS_BASE      0x00800000
12*4882a593Smuzhiyun #define WL18XX_CODE_BASE           0x00000000
13*4882a593Smuzhiyun #define WL18XX_DATA_BASE           0x00400000
14*4882a593Smuzhiyun #define WL18XX_DOUBLE_BUFFER_BASE  0x00600000
15*4882a593Smuzhiyun #define WL18XX_MCU_KEY_SEARCH_BASE 0x00700000
16*4882a593Smuzhiyun #define WL18XX_PHY_BASE            0x00900000
17*4882a593Smuzhiyun #define WL18XX_TOP_OCP_BASE        0x00A00000
18*4882a593Smuzhiyun #define WL18XX_PACKET_RAM_BASE     0x00B00000
19*4882a593Smuzhiyun #define WL18XX_HOST_BASE           0x00C00000
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define WL18XX_REGISTERS_DOWN_SIZE 0x0000B000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define WL18XX_REG_BOOT_PART_START 0x00802000
24*4882a593Smuzhiyun #define WL18XX_REG_BOOT_PART_SIZE  0x00014578
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define WL18XX_PHY_INIT_MEM_ADDR   0x80926000
27*4882a593Smuzhiyun #define WL18XX_PHY_END_MEM_ADDR	   0x8093CA44
28*4882a593Smuzhiyun #define WL18XX_PHY_INIT_MEM_SIZE \
29*4882a593Smuzhiyun 	(WL18XX_PHY_END_MEM_ADDR - WL18XX_PHY_INIT_MEM_ADDR)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define WL18XX_SDIO_WSPI_BASE		(WL18XX_REGISTERS_BASE)
32*4882a593Smuzhiyun #define WL18XX_REG_CONFIG_BASE		(WL18XX_REGISTERS_BASE + 0x02000)
33*4882a593Smuzhiyun #define WL18XX_WGCM_REGS_BASE		(WL18XX_REGISTERS_BASE + 0x03000)
34*4882a593Smuzhiyun #define WL18XX_ENC_BASE			(WL18XX_REGISTERS_BASE + 0x04000)
35*4882a593Smuzhiyun #define WL18XX_INTERRUPT_BASE		(WL18XX_REGISTERS_BASE + 0x05000)
36*4882a593Smuzhiyun #define WL18XX_UART_BASE		(WL18XX_REGISTERS_BASE + 0x06000)
37*4882a593Smuzhiyun #define WL18XX_WELP_BASE		(WL18XX_REGISTERS_BASE + 0x07000)
38*4882a593Smuzhiyun #define WL18XX_TCP_CKSM_BASE		(WL18XX_REGISTERS_BASE + 0x08000)
39*4882a593Smuzhiyun #define WL18XX_FIFO_BASE		(WL18XX_REGISTERS_BASE + 0x09000)
40*4882a593Smuzhiyun #define WL18XX_OCP_BRIDGE_BASE		(WL18XX_REGISTERS_BASE + 0x0A000)
41*4882a593Smuzhiyun #define WL18XX_PMAC_RX_BASE		(WL18XX_REGISTERS_BASE + 0x14800)
42*4882a593Smuzhiyun #define WL18XX_PMAC_ACM_BASE		(WL18XX_REGISTERS_BASE + 0x14C00)
43*4882a593Smuzhiyun #define WL18XX_PMAC_TX_BASE		(WL18XX_REGISTERS_BASE + 0x15000)
44*4882a593Smuzhiyun #define WL18XX_PMAC_CSR_BASE		(WL18XX_REGISTERS_BASE + 0x15400)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define WL18XX_REG_ECPU_CONTROL		(WL18XX_REGISTERS_BASE + 0x02004)
47*4882a593Smuzhiyun #define WL18XX_REG_INTERRUPT_NO_CLEAR	(WL18XX_REGISTERS_BASE + 0x050E8)
48*4882a593Smuzhiyun #define WL18XX_REG_INTERRUPT_ACK	(WL18XX_REGISTERS_BASE + 0x050F0)
49*4882a593Smuzhiyun #define WL18XX_REG_INTERRUPT_TRIG	(WL18XX_REGISTERS_BASE + 0x5074)
50*4882a593Smuzhiyun #define WL18XX_REG_INTERRUPT_TRIG_H	(WL18XX_REGISTERS_BASE + 0x5078)
51*4882a593Smuzhiyun #define WL18XX_REG_INTERRUPT_MASK	(WL18XX_REGISTERS_BASE + 0x0050DC)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define WL18XX_REG_CHIP_ID_B		(WL18XX_REGISTERS_BASE + 0x01542C)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define WL18XX_SLV_MEM_DATA		(WL18XX_HOST_BASE + 0x0018)
56*4882a593Smuzhiyun #define WL18XX_SLV_REG_DATA		(WL18XX_HOST_BASE + 0x0008)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Scratch Pad registers*/
59*4882a593Smuzhiyun #define WL18XX_SCR_PAD0			(WL18XX_REGISTERS_BASE + 0x0154EC)
60*4882a593Smuzhiyun #define WL18XX_SCR_PAD1			(WL18XX_REGISTERS_BASE + 0x0154F0)
61*4882a593Smuzhiyun #define WL18XX_SCR_PAD2			(WL18XX_REGISTERS_BASE + 0x0154F4)
62*4882a593Smuzhiyun #define WL18XX_SCR_PAD3			(WL18XX_REGISTERS_BASE + 0x0154F8)
63*4882a593Smuzhiyun #define WL18XX_SCR_PAD4			(WL18XX_REGISTERS_BASE + 0x0154FC)
64*4882a593Smuzhiyun #define WL18XX_SCR_PAD4_SET		(WL18XX_REGISTERS_BASE + 0x015504)
65*4882a593Smuzhiyun #define WL18XX_SCR_PAD4_CLR		(WL18XX_REGISTERS_BASE + 0x015500)
66*4882a593Smuzhiyun #define WL18XX_SCR_PAD5			(WL18XX_REGISTERS_BASE + 0x015508)
67*4882a593Smuzhiyun #define WL18XX_SCR_PAD5_SET		(WL18XX_REGISTERS_BASE + 0x015510)
68*4882a593Smuzhiyun #define WL18XX_SCR_PAD5_CLR		(WL18XX_REGISTERS_BASE + 0x01550C)
69*4882a593Smuzhiyun #define WL18XX_SCR_PAD6			(WL18XX_REGISTERS_BASE + 0x015514)
70*4882a593Smuzhiyun #define WL18XX_SCR_PAD7			(WL18XX_REGISTERS_BASE + 0x015518)
71*4882a593Smuzhiyun #define WL18XX_SCR_PAD8			(WL18XX_REGISTERS_BASE + 0x01551C)
72*4882a593Smuzhiyun #define WL18XX_SCR_PAD9			(WL18XX_REGISTERS_BASE + 0x015520)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Spare registers*/
75*4882a593Smuzhiyun #define WL18XX_SPARE_A1			(WL18XX_REGISTERS_BASE + 0x002194)
76*4882a593Smuzhiyun #define WL18XX_SPARE_A2			(WL18XX_REGISTERS_BASE + 0x002198)
77*4882a593Smuzhiyun #define WL18XX_SPARE_A3			(WL18XX_REGISTERS_BASE + 0x00219C)
78*4882a593Smuzhiyun #define WL18XX_SPARE_A4			(WL18XX_REGISTERS_BASE + 0x0021A0)
79*4882a593Smuzhiyun #define WL18XX_SPARE_A5			(WL18XX_REGISTERS_BASE + 0x0021A4)
80*4882a593Smuzhiyun #define WL18XX_SPARE_A6			(WL18XX_REGISTERS_BASE + 0x0021A8)
81*4882a593Smuzhiyun #define WL18XX_SPARE_A7			(WL18XX_REGISTERS_BASE + 0x0021AC)
82*4882a593Smuzhiyun #define WL18XX_SPARE_A8			(WL18XX_REGISTERS_BASE + 0x0021B0)
83*4882a593Smuzhiyun #define WL18XX_SPARE_B1			(WL18XX_REGISTERS_BASE + 0x015524)
84*4882a593Smuzhiyun #define WL18XX_SPARE_B2			(WL18XX_REGISTERS_BASE + 0x015528)
85*4882a593Smuzhiyun #define WL18XX_SPARE_B3			(WL18XX_REGISTERS_BASE + 0x01552C)
86*4882a593Smuzhiyun #define WL18XX_SPARE_B4			(WL18XX_REGISTERS_BASE + 0x015530)
87*4882a593Smuzhiyun #define WL18XX_SPARE_B5			(WL18XX_REGISTERS_BASE + 0x015534)
88*4882a593Smuzhiyun #define WL18XX_SPARE_B6			(WL18XX_REGISTERS_BASE + 0x015538)
89*4882a593Smuzhiyun #define WL18XX_SPARE_B7			(WL18XX_REGISTERS_BASE + 0x01553C)
90*4882a593Smuzhiyun #define WL18XX_SPARE_B8			(WL18XX_REGISTERS_BASE + 0x015540)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define WL18XX_REG_COMMAND_MAILBOX_PTR	(WL18XX_SCR_PAD0)
93*4882a593Smuzhiyun #define WL18XX_REG_EVENT_MAILBOX_PTR	(WL18XX_SCR_PAD1)
94*4882a593Smuzhiyun #define WL18XX_EEPROMLESS_IND		(WL18XX_SCR_PAD4)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define WL18XX_WELP_ARM_COMMAND		(WL18XX_REGISTERS_BASE + 0x7100)
97*4882a593Smuzhiyun #define WL18XX_ENABLE			(WL18XX_REGISTERS_BASE + 0x01543C)
98*4882a593Smuzhiyun #define TOP_FN0_CCCR_REG_32		(WL18XX_TOP_OCP_BASE + 0x64)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* PRCM registers */
101*4882a593Smuzhiyun #define PLATFORM_DETECTION		0xA0E3E0
102*4882a593Smuzhiyun #define OCS_EN				0xA02080
103*4882a593Smuzhiyun #define PRIMARY_CLK_DETECT		0xA020A6
104*4882a593Smuzhiyun #define PLLSH_COEX_PLL_N		0xA02384
105*4882a593Smuzhiyun #define PLLSH_COEX_PLL_M		0xA02382
106*4882a593Smuzhiyun #define PLLSH_COEX_PLL_SWALLOW_EN	0xA0238E
107*4882a593Smuzhiyun #define PLLSH_WL_PLL_SEL		0xA02398
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define PLLSH_WCS_PLL_N			0xA02362
110*4882a593Smuzhiyun #define PLLSH_WCS_PLL_M			0xA02360
111*4882a593Smuzhiyun #define PLLSH_WCS_PLL_Q_FACTOR_CFG_1	0xA02364
112*4882a593Smuzhiyun #define PLLSH_WCS_PLL_Q_FACTOR_CFG_2	0xA02366
113*4882a593Smuzhiyun #define PLLSH_WCS_PLL_P_FACTOR_CFG_1	0xA02368
114*4882a593Smuzhiyun #define PLLSH_WCS_PLL_P_FACTOR_CFG_2	0xA0236A
115*4882a593Smuzhiyun #define PLLSH_WCS_PLL_SWALLOW_EN	0xA0236C
116*4882a593Smuzhiyun #define PLLSH_WL_PLL_EN			0xA02392
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK	0xFFFF
119*4882a593Smuzhiyun #define PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK	0x007F
120*4882a593Smuzhiyun #define PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK	0xFFFF
121*4882a593Smuzhiyun #define PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK	0x000F
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define PLLSH_WL_PLL_EN_VAL1		0x7
124*4882a593Smuzhiyun #define PLLSH_WL_PLL_EN_VAL2		0x2
125*4882a593Smuzhiyun #define PLLSH_COEX_PLL_SWALLOW_EN_VAL1	0x2
126*4882a593Smuzhiyun #define PLLSH_COEX_PLL_SWALLOW_EN_VAL2	0x11
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define PLLSH_WCS_PLL_SWALLOW_EN_VAL1	0x1
129*4882a593Smuzhiyun #define PLLSH_WCS_PLL_SWALLOW_EN_VAL2	0x12
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define PLLSH_WL_PLL_SEL_WCS_PLL	0x0
132*4882a593Smuzhiyun #define PLLSH_WL_PLL_SEL_COEX_PLL	0x1
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define WL18XX_REG_FUSE_DATA_1_3	0xA0260C
135*4882a593Smuzhiyun #define WL18XX_PG_VER_MASK		0x70
136*4882a593Smuzhiyun #define WL18XX_PG_VER_OFFSET		4
137*4882a593Smuzhiyun #define WL18XX_ROM_VER_MASK		0x3e00
138*4882a593Smuzhiyun #define WL18XX_ROM_VER_OFFSET		9
139*4882a593Smuzhiyun #define WL18XX_METAL_VER_MASK		0xC
140*4882a593Smuzhiyun #define WL18XX_METAL_VER_OFFSET		2
141*4882a593Smuzhiyun #define WL18XX_NEW_METAL_VER_MASK	0x180
142*4882a593Smuzhiyun #define WL18XX_NEW_METAL_VER_OFFSET	7
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define WL18XX_PACKAGE_TYPE_OFFSET	13
145*4882a593Smuzhiyun #define WL18XX_PACKAGE_TYPE_WSP		0
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define WL18XX_REG_FUSE_DATA_2_3	0xA02614
148*4882a593Smuzhiyun #define WL18XX_RDL_VER_MASK		0x1f00
149*4882a593Smuzhiyun #define WL18XX_RDL_VER_OFFSET		8
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define WL18XX_REG_FUSE_BD_ADDR_1	0xA02602
152*4882a593Smuzhiyun #define WL18XX_REG_FUSE_BD_ADDR_2	0xA02606
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define WL18XX_CMD_MBOX_ADDRESS		0xB007B4
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define WL18XX_FW_STATUS_ADDR		0x50F8
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define CHIP_ID_185x_PG10              (0x06030101)
159*4882a593Smuzhiyun #define CHIP_ID_185x_PG20              (0x06030111)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * Host Command Interrupt. Setting this bit masks
163*4882a593Smuzhiyun  * the interrupt that the host issues to inform
164*4882a593Smuzhiyun  * the FW that it has sent a command
165*4882a593Smuzhiyun  * to the Wlan hardware Command Mailbox.
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define WL18XX_INTR_TRIG_CMD       BIT(28)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * Host Event Acknowlegde Interrupt. The host
171*4882a593Smuzhiyun  * sets this bit to acknowledge that it received
172*4882a593Smuzhiyun  * the unsolicited information from the event
173*4882a593Smuzhiyun  * mailbox.
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define WL18XX_INTR_TRIG_EVENT_ACK BIT(29)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * To boot the firmware in PLT mode we need to write this value in
179*4882a593Smuzhiyun  * SCR_PAD8 before starting.
180*4882a593Smuzhiyun  */
181*4882a593Smuzhiyun #define WL18XX_SCR_PAD8_PLT	0xBABABEBE
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun enum {
184*4882a593Smuzhiyun 	COMPONENT_NO_SWITCH	= 0x0,
185*4882a593Smuzhiyun 	COMPONENT_2_WAY_SWITCH	= 0x1,
186*4882a593Smuzhiyun 	COMPONENT_3_WAY_SWITCH	= 0x2,
187*4882a593Smuzhiyun 	COMPONENT_MATCHING	= 0x3,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun enum {
191*4882a593Smuzhiyun 	FEM_NONE	= 0x0,
192*4882a593Smuzhiyun 	FEM_VENDOR_1	= 0x1,
193*4882a593Smuzhiyun 	FEM_VENDOR_2	= 0x2,
194*4882a593Smuzhiyun 	FEM_VENDOR_3	= 0x3,
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun enum {
198*4882a593Smuzhiyun 	BOARD_TYPE_EVB_18XX     = 0,
199*4882a593Smuzhiyun 	BOARD_TYPE_DVP_18XX     = 1,
200*4882a593Smuzhiyun 	BOARD_TYPE_HDK_18XX     = 2,
201*4882a593Smuzhiyun 	BOARD_TYPE_FPGA_18XX    = 3,
202*4882a593Smuzhiyun 	BOARD_TYPE_COM8_18XX    = 4,
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	NUM_BOARD_TYPES,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun enum wl18xx_rdl_num {
208*4882a593Smuzhiyun 	RDL_NONE	= 0,
209*4882a593Smuzhiyun 	RDL_1_HP	= 1,
210*4882a593Smuzhiyun 	RDL_2_SP	= 2,
211*4882a593Smuzhiyun 	RDL_3_HP	= 3,
212*4882a593Smuzhiyun 	RDL_4_SP	= 4,
213*4882a593Smuzhiyun 	RDL_5_SP	= 0x11,
214*4882a593Smuzhiyun 	RDL_6_SP	= 0x12,
215*4882a593Smuzhiyun 	RDL_7_SP	= 0x13,
216*4882a593Smuzhiyun 	RDL_8_SP	= 0x14,
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	_RDL_LAST,
219*4882a593Smuzhiyun 	RDL_MAX = _RDL_LAST - 1,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* FPGA_SPARE_1 register - used to change the PHY ATPG clock at boot time */
224*4882a593Smuzhiyun #define WL18XX_PHY_FPGA_SPARE_1		0x8093CA40
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* command to disable FDSP clock */
227*4882a593Smuzhiyun #define MEM_FDSP_CLK_120_DISABLE        0x80000000
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* command to set ATPG clock toward FDSP Code RAM rather than its own clock */
230*4882a593Smuzhiyun #define MEM_FDSP_CODERAM_FUNC_CLK_SEL	0xC0000000
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* command to re-enable FDSP clock */
233*4882a593Smuzhiyun #define MEM_FDSP_CLK_120_ENABLE		0x40000000
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #endif /* __REG_H__ */
236