1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * This file is part of wl1251
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Nokia Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "reg.h"
11*4882a593Smuzhiyun #include "boot.h"
12*4882a593Smuzhiyun #include "io.h"
13*4882a593Smuzhiyun #include "spi.h"
14*4882a593Smuzhiyun #include "event.h"
15*4882a593Smuzhiyun #include "acx.h"
16*4882a593Smuzhiyun
wl1251_boot_target_enable_interrupts(struct wl1251 * wl)17*4882a593Smuzhiyun void wl1251_boot_target_enable_interrupts(struct wl1251 *wl)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_INTERRUPT_MASK, ~(wl->intr_mask));
20*4882a593Smuzhiyun wl1251_reg_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
wl1251_boot_soft_reset(struct wl1251 * wl)23*4882a593Smuzhiyun int wl1251_boot_soft_reset(struct wl1251 *wl)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun unsigned long timeout;
26*4882a593Smuzhiyun u32 boot_data;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* perform soft reset */
29*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* SOFT_RESET is self clearing */
32*4882a593Smuzhiyun timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
33*4882a593Smuzhiyun while (1) {
34*4882a593Smuzhiyun boot_data = wl1251_reg_read32(wl, ACX_REG_SLV_SOFT_RESET);
35*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
36*4882a593Smuzhiyun if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
37*4882a593Smuzhiyun break;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
40*4882a593Smuzhiyun /* 1.2 check pWhalBus->uSelfClearTime if the
41*4882a593Smuzhiyun * timeout was reached */
42*4882a593Smuzhiyun wl1251_error("soft reset timeout");
43*4882a593Smuzhiyun return -1;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun udelay(SOFT_RESET_STALL_TIME);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* disable Rx/Tx */
50*4882a593Smuzhiyun wl1251_reg_write32(wl, ENABLE, 0x0);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* disable auto calibration on start*/
53*4882a593Smuzhiyun wl1251_reg_write32(wl, SPARE_A2, 0xffff);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
wl1251_boot_init_seq(struct wl1251 * wl)58*4882a593Smuzhiyun int wl1251_boot_init_seq(struct wl1251 *wl)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun u32 scr_pad6, init_data, tmp, elp_cmd, ref_freq;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * col #1: INTEGER_DIVIDER
64*4882a593Smuzhiyun * col #2: FRACTIONAL_DIVIDER
65*4882a593Smuzhiyun * col #3: ATTN_BB
66*4882a593Smuzhiyun * col #4: ALPHA_BB
67*4882a593Smuzhiyun * col #5: STOP_TIME_BB
68*4882a593Smuzhiyun * col #6: BB_PLL_LOOP_FILTER
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun static const u32 LUT[REF_FREQ_NUM][LUT_PARAM_NUM] = {
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun { 83, 87381, 0xB, 5, 0xF00, 3}, /* REF_FREQ_19_2*/
73*4882a593Smuzhiyun { 61, 141154, 0xB, 5, 0x1450, 2}, /* REF_FREQ_26_0*/
74*4882a593Smuzhiyun { 41, 174763, 0xC, 6, 0x2D00, 1}, /* REF_FREQ_38_4*/
75*4882a593Smuzhiyun { 40, 0, 0xC, 6, 0x2EE0, 1}, /* REF_FREQ_40_0*/
76*4882a593Smuzhiyun { 47, 162280, 0xC, 6, 0x2760, 1} /* REF_FREQ_33_6 */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* read NVS params */
80*4882a593Smuzhiyun scr_pad6 = wl1251_reg_read32(wl, SCR_PAD6);
81*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "scr_pad6 0x%x", scr_pad6);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* read ELP_CMD */
84*4882a593Smuzhiyun elp_cmd = wl1251_reg_read32(wl, ELP_CMD);
85*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "elp_cmd 0x%x", elp_cmd);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* set the BB calibration time to be 300 usec (PLL_CAL_TIME) */
88*4882a593Smuzhiyun ref_freq = scr_pad6 & 0x000000FF;
89*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "ref_freq 0x%x", ref_freq);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun wl1251_reg_write32(wl, PLL_CAL_TIME, 0x9);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * PG 1.2: set the clock buffer time to be 210 usec (CLK_BUF_TIME)
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun wl1251_reg_write32(wl, CLK_BUF_TIME, 0x6);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * set the clock detect feature to work in the restart wu procedure
100*4882a593Smuzhiyun * (ELP_CFG_MODE[14]) and Select the clock source type
101*4882a593Smuzhiyun * (ELP_CFG_MODE[13:12])
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun tmp = ((scr_pad6 & 0x0000FF00) << 4) | 0x00004000;
104*4882a593Smuzhiyun wl1251_reg_write32(wl, ELP_CFG_MODE, tmp);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* PG 1.2: enable the BB PLL fix. Enable the PLL_LIMP_CLK_EN_CMD */
107*4882a593Smuzhiyun elp_cmd |= 0x00000040;
108*4882a593Smuzhiyun wl1251_reg_write32(wl, ELP_CMD, elp_cmd);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* PG 1.2: Set the BB PLL stable time to be 1000usec
111*4882a593Smuzhiyun * (PLL_STABLE_TIME) */
112*4882a593Smuzhiyun wl1251_reg_write32(wl, CFG_PLL_SYNC_CNT, 0x20);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* PG 1.2: read clock request time */
115*4882a593Smuzhiyun init_data = wl1251_reg_read32(wl, CLK_REQ_TIME);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * PG 1.2: set the clock request time to be ref_clk_settling_time -
119*4882a593Smuzhiyun * 1ms = 4ms
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun if (init_data > 0x21)
122*4882a593Smuzhiyun tmp = init_data - 0x21;
123*4882a593Smuzhiyun else
124*4882a593Smuzhiyun tmp = 0;
125*4882a593Smuzhiyun wl1251_reg_write32(wl, CLK_REQ_TIME, tmp);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* set BB PLL configurations in RF AFE */
128*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x003058cc, 0x4B5);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* set RF_AFE_REG_5 */
131*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x003058d4, 0x50);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* set RF_AFE_CTRL_REG_2 */
134*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305948, 0x11c001);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun * change RF PLL and BB PLL divider for VCO clock and adjust VCO
138*4882a593Smuzhiyun * bais current(RF_AFE_REG_13)
139*4882a593Smuzhiyun */
140*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x003058f4, 0x1e);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* set BB PLL configurations */
143*4882a593Smuzhiyun tmp = LUT[ref_freq][LUT_PARAM_INTEGER_DIVIDER] | 0x00017000;
144*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305840, tmp);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* set fractional divider according to Appendix C-BB PLL
147*4882a593Smuzhiyun * Calculations
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun tmp = LUT[ref_freq][LUT_PARAM_FRACTIONAL_DIVIDER];
150*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305844, tmp);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* set the initial data for the sigma delta */
153*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305848, 0x3039);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * set the accumulator attenuation value, calibration loop1
157*4882a593Smuzhiyun * (alpha), calibration loop2 (beta), calibration loop3 (gamma) and
158*4882a593Smuzhiyun * the VCO gain
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun tmp = (LUT[ref_freq][LUT_PARAM_ATTN_BB] << 16) |
161*4882a593Smuzhiyun (LUT[ref_freq][LUT_PARAM_ALPHA_BB] << 12) | 0x1;
162*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305854, tmp);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * set the calibration stop time after holdoff time expires and set
166*4882a593Smuzhiyun * settling time HOLD_OFF_TIME_BB
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun tmp = LUT[ref_freq][LUT_PARAM_STOP_TIME_BB] | 0x000A0000;
169*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x00305858, tmp);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * set BB PLL Loop filter capacitor3- BB_C3[2:0] and set BB PLL
173*4882a593Smuzhiyun * constant leakage current to linearize PFD to 0uA -
174*4882a593Smuzhiyun * BB_ILOOPF[7:3]
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun tmp = LUT[ref_freq][LUT_PARAM_BB_PLL_LOOP_FILTER] | 0x00000030;
177*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x003058f8, tmp);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * set regulator output voltage for n divider to
181*4882a593Smuzhiyun * 1.35-BB_REFDIV[1:0], set charge pump current- BB_CPGAIN[4:2],
182*4882a593Smuzhiyun * set BB PLL Loop filter capacitor2- BB_C2[7:5], set gain of BB
183*4882a593Smuzhiyun * PLL auto-call to normal mode- BB_CALGAIN_3DB[8]
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun wl1251_reg_write32(wl, 0x003058f0, 0x29);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* enable restart wakeup sequence (ELP_CMD[0]) */
188*4882a593Smuzhiyun wl1251_reg_write32(wl, ELP_CMD, elp_cmd | 0x1);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* restart sequence completed */
191*4882a593Smuzhiyun udelay(2000);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
wl1251_boot_set_ecpu_ctrl(struct wl1251 * wl,u32 flag)196*4882a593Smuzhiyun static void wl1251_boot_set_ecpu_ctrl(struct wl1251 *wl, u32 flag)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u32 cpu_ctrl;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* 10.5.0 run the firmware (I) */
201*4882a593Smuzhiyun cpu_ctrl = wl1251_reg_read32(wl, ACX_REG_ECPU_CONTROL);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* 10.5.1 run the firmware (II) */
204*4882a593Smuzhiyun cpu_ctrl &= ~flag;
205*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_ECPU_CONTROL, cpu_ctrl);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
wl1251_boot_run_firmware(struct wl1251 * wl)208*4882a593Smuzhiyun int wl1251_boot_run_firmware(struct wl1251 *wl)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun int loop, ret;
211*4882a593Smuzhiyun u32 chip_id, acx_intr;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun wl1251_boot_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun chip_id = wl1251_reg_read32(wl, CHIP_ID_B);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (chip_id != wl->chip_id) {
220*4882a593Smuzhiyun wl1251_error("chip id doesn't match after firmware boot");
221*4882a593Smuzhiyun return -EIO;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* wait for init to complete */
225*4882a593Smuzhiyun loop = 0;
226*4882a593Smuzhiyun while (loop++ < INIT_LOOP) {
227*4882a593Smuzhiyun udelay(INIT_LOOP_DELAY);
228*4882a593Smuzhiyun acx_intr = wl1251_reg_read32(wl, ACX_REG_INTERRUPT_NO_CLEAR);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (acx_intr == 0xffffffff) {
231*4882a593Smuzhiyun wl1251_error("error reading hardware complete "
232*4882a593Smuzhiyun "init indication");
233*4882a593Smuzhiyun return -EIO;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun /* check that ACX_INTR_INIT_COMPLETE is enabled */
236*4882a593Smuzhiyun else if (acx_intr & WL1251_ACX_INTR_INIT_COMPLETE) {
237*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_INTERRUPT_ACK,
238*4882a593Smuzhiyun WL1251_ACX_INTR_INIT_COMPLETE);
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (loop > INIT_LOOP) {
244*4882a593Smuzhiyun wl1251_error("timeout waiting for the hardware to "
245*4882a593Smuzhiyun "complete initialization");
246*4882a593Smuzhiyun return -EIO;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* get hardware config command mail box */
250*4882a593Smuzhiyun wl->cmd_box_addr = wl1251_reg_read32(wl, REG_COMMAND_MAILBOX_PTR);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* get hardware config event mail box */
253*4882a593Smuzhiyun wl->event_box_addr = wl1251_reg_read32(wl, REG_EVENT_MAILBOX_PTR);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* set the working partition to its "running" mode offset */
256*4882a593Smuzhiyun wl1251_set_partition(wl, WL1251_PART_WORK_MEM_START,
257*4882a593Smuzhiyun WL1251_PART_WORK_MEM_SIZE,
258*4882a593Smuzhiyun WL1251_PART_WORK_REG_START,
259*4882a593Smuzhiyun WL1251_PART_WORK_REG_SIZE);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun wl1251_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
262*4882a593Smuzhiyun wl->cmd_box_addr, wl->event_box_addr);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun wl1251_acx_fw_version(wl, wl->fw_ver, sizeof(wl->fw_ver));
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * in case of full asynchronous mode the firmware event must be
268*4882a593Smuzhiyun * ready to receive event from the command mailbox
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* enable gpio interrupts */
272*4882a593Smuzhiyun wl1251_enable_interrupts(wl);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Enable target's interrupts */
275*4882a593Smuzhiyun wl->intr_mask = WL1251_ACX_INTR_RX0_DATA |
276*4882a593Smuzhiyun WL1251_ACX_INTR_RX1_DATA |
277*4882a593Smuzhiyun WL1251_ACX_INTR_TX_RESULT |
278*4882a593Smuzhiyun WL1251_ACX_INTR_EVENT_A |
279*4882a593Smuzhiyun WL1251_ACX_INTR_EVENT_B |
280*4882a593Smuzhiyun WL1251_ACX_INTR_INIT_COMPLETE;
281*4882a593Smuzhiyun wl1251_boot_target_enable_interrupts(wl);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun wl->event_mask = SCAN_COMPLETE_EVENT_ID | BSS_LOSE_EVENT_ID |
284*4882a593Smuzhiyun SYNCHRONIZATION_TIMEOUT_EVENT_ID |
285*4882a593Smuzhiyun ROAMING_TRIGGER_LOW_RSSI_EVENT_ID |
286*4882a593Smuzhiyun ROAMING_TRIGGER_REGAINED_RSSI_EVENT_ID |
287*4882a593Smuzhiyun REGAINED_BSS_EVENT_ID | BT_PTA_SENSE_EVENT_ID |
288*4882a593Smuzhiyun BT_PTA_PREDICTION_EVENT_ID | JOIN_EVENT_COMPLETE_ID |
289*4882a593Smuzhiyun PS_REPORT_EVENT_ID;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = wl1251_event_unmask(wl);
292*4882a593Smuzhiyun if (ret < 0) {
293*4882a593Smuzhiyun wl1251_error("EVENT mask setting failed");
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun wl1251_event_mbox_config(wl);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* firmware startup completed */
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
wl1251_boot_upload_firmware(struct wl1251 * wl)303*4882a593Smuzhiyun static int wl1251_boot_upload_firmware(struct wl1251 *wl)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun int addr, chunk_num, partition_limit;
306*4882a593Smuzhiyun size_t fw_data_len, len;
307*4882a593Smuzhiyun u8 *p, *buf;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* whal_FwCtrl_LoadFwImageSm() */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "chip id before fw upload: 0x%x",
312*4882a593Smuzhiyun wl1251_reg_read32(wl, CHIP_ID_B));
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* 10.0 check firmware length and set partition */
315*4882a593Smuzhiyun fw_data_len = (wl->fw[4] << 24) | (wl->fw[5] << 16) |
316*4882a593Smuzhiyun (wl->fw[6] << 8) | (wl->fw[7]);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "fw_data_len %zu chunk_size %d", fw_data_len,
319*4882a593Smuzhiyun CHUNK_SIZE);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if ((fw_data_len % 4) != 0) {
322*4882a593Smuzhiyun wl1251_error("firmware length not multiple of four");
323*4882a593Smuzhiyun return -EIO;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun buf = kmalloc(CHUNK_SIZE, GFP_KERNEL);
327*4882a593Smuzhiyun if (!buf) {
328*4882a593Smuzhiyun wl1251_error("allocation for firmware upload chunk failed");
329*4882a593Smuzhiyun return -ENOMEM;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun wl1251_set_partition(wl, WL1251_PART_DOWN_MEM_START,
333*4882a593Smuzhiyun WL1251_PART_DOWN_MEM_SIZE,
334*4882a593Smuzhiyun WL1251_PART_DOWN_REG_START,
335*4882a593Smuzhiyun WL1251_PART_DOWN_REG_SIZE);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* 10.1 set partition limit and chunk num */
338*4882a593Smuzhiyun chunk_num = 0;
339*4882a593Smuzhiyun partition_limit = WL1251_PART_DOWN_MEM_SIZE;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun while (chunk_num < fw_data_len / CHUNK_SIZE) {
342*4882a593Smuzhiyun /* 10.2 update partition, if needed */
343*4882a593Smuzhiyun addr = WL1251_PART_DOWN_MEM_START +
344*4882a593Smuzhiyun (chunk_num + 2) * CHUNK_SIZE;
345*4882a593Smuzhiyun if (addr > partition_limit) {
346*4882a593Smuzhiyun addr = WL1251_PART_DOWN_MEM_START +
347*4882a593Smuzhiyun chunk_num * CHUNK_SIZE;
348*4882a593Smuzhiyun partition_limit = chunk_num * CHUNK_SIZE +
349*4882a593Smuzhiyun WL1251_PART_DOWN_MEM_SIZE;
350*4882a593Smuzhiyun wl1251_set_partition(wl,
351*4882a593Smuzhiyun addr,
352*4882a593Smuzhiyun WL1251_PART_DOWN_MEM_SIZE,
353*4882a593Smuzhiyun WL1251_PART_DOWN_REG_START,
354*4882a593Smuzhiyun WL1251_PART_DOWN_REG_SIZE);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* 10.3 upload the chunk */
358*4882a593Smuzhiyun addr = WL1251_PART_DOWN_MEM_START + chunk_num * CHUNK_SIZE;
359*4882a593Smuzhiyun p = wl->fw + FW_HDR_SIZE + chunk_num * CHUNK_SIZE;
360*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "uploading fw chunk 0x%p to 0x%x",
361*4882a593Smuzhiyun p, addr);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* need to copy the chunk for dma */
364*4882a593Smuzhiyun len = CHUNK_SIZE;
365*4882a593Smuzhiyun memcpy(buf, p, len);
366*4882a593Smuzhiyun wl1251_mem_write(wl, addr, buf, len);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun chunk_num++;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* 10.4 upload the last chunk */
372*4882a593Smuzhiyun addr = WL1251_PART_DOWN_MEM_START + chunk_num * CHUNK_SIZE;
373*4882a593Smuzhiyun p = wl->fw + FW_HDR_SIZE + chunk_num * CHUNK_SIZE;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* need to copy the chunk for dma */
376*4882a593Smuzhiyun len = fw_data_len % CHUNK_SIZE;
377*4882a593Smuzhiyun memcpy(buf, p, len);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "uploading fw last chunk (%zu B) 0x%p to 0x%x",
380*4882a593Smuzhiyun len, p, addr);
381*4882a593Smuzhiyun wl1251_mem_write(wl, addr, buf, len);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun kfree(buf);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
wl1251_boot_upload_nvs(struct wl1251 * wl)388*4882a593Smuzhiyun static int wl1251_boot_upload_nvs(struct wl1251 *wl)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun size_t nvs_len, nvs_bytes_written, burst_len;
391*4882a593Smuzhiyun int nvs_start, i;
392*4882a593Smuzhiyun u32 dest_addr, val;
393*4882a593Smuzhiyun u8 *nvs_ptr, *nvs;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun nvs = wl->nvs;
396*4882a593Smuzhiyun if (nvs == NULL)
397*4882a593Smuzhiyun return -ENODEV;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun nvs_ptr = nvs;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun nvs_len = wl->nvs_len;
402*4882a593Smuzhiyun nvs_start = wl->fw_len;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun * Layout before the actual NVS tables:
406*4882a593Smuzhiyun * 1 byte : burst length.
407*4882a593Smuzhiyun * 2 bytes: destination address.
408*4882a593Smuzhiyun * n bytes: data to burst copy.
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * This is ended by a 0 length, then the NVS tables.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun while (nvs_ptr[0]) {
414*4882a593Smuzhiyun burst_len = nvs_ptr[0];
415*4882a593Smuzhiyun dest_addr = (nvs_ptr[1] & 0xfe) | ((u32)(nvs_ptr[2] << 8));
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* We move our pointer to the data */
418*4882a593Smuzhiyun nvs_ptr += 3;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun for (i = 0; i < burst_len; i++) {
421*4882a593Smuzhiyun val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
422*4882a593Smuzhiyun | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT,
425*4882a593Smuzhiyun "nvs burst write 0x%x: 0x%x",
426*4882a593Smuzhiyun dest_addr, val);
427*4882a593Smuzhiyun wl1251_mem_write32(wl, dest_addr, val);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun nvs_ptr += 4;
430*4882a593Smuzhiyun dest_addr += 4;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun * We've reached the first zero length, the first NVS table
436*4882a593Smuzhiyun * is 7 bytes further.
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun nvs_ptr += 7;
439*4882a593Smuzhiyun nvs_len -= nvs_ptr - nvs;
440*4882a593Smuzhiyun nvs_len = ALIGN(nvs_len, 4);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Now we must set the partition correctly */
443*4882a593Smuzhiyun wl1251_set_partition(wl, nvs_start,
444*4882a593Smuzhiyun WL1251_PART_DOWN_MEM_SIZE,
445*4882a593Smuzhiyun WL1251_PART_DOWN_REG_START,
446*4882a593Smuzhiyun WL1251_PART_DOWN_REG_SIZE);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* And finally we upload the NVS tables */
449*4882a593Smuzhiyun nvs_bytes_written = 0;
450*4882a593Smuzhiyun while (nvs_bytes_written < nvs_len) {
451*4882a593Smuzhiyun val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
452*4882a593Smuzhiyun | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT,
455*4882a593Smuzhiyun "nvs write table 0x%x: 0x%x",
456*4882a593Smuzhiyun nvs_start, val);
457*4882a593Smuzhiyun wl1251_mem_write32(wl, nvs_start, val);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun nvs_ptr += 4;
460*4882a593Smuzhiyun nvs_bytes_written += 4;
461*4882a593Smuzhiyun nvs_start += 4;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
wl1251_boot(struct wl1251 * wl)467*4882a593Smuzhiyun int wl1251_boot(struct wl1251 *wl)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun int ret = 0, minor_minor_e2_ver;
470*4882a593Smuzhiyun u32 tmp, boot_data;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* halt embedded ARM CPU while loading firmware */
473*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_ECPU_CONTROL, ECPU_CONTROL_HALT);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = wl1251_boot_soft_reset(wl);
476*4882a593Smuzhiyun if (ret < 0)
477*4882a593Smuzhiyun goto out;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* 2. start processing NVS file */
480*4882a593Smuzhiyun if (wl->use_eeprom) {
481*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_REG_EE_START, START_EEPROM_MGR);
482*4882a593Smuzhiyun /* Wait for EEPROM NVS burst read to complete */
483*4882a593Smuzhiyun msleep(40);
484*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_EEPROMLESS_IND_REG, USE_EEPROM);
485*4882a593Smuzhiyun } else {
486*4882a593Smuzhiyun ret = wl1251_boot_upload_nvs(wl);
487*4882a593Smuzhiyun if (ret < 0)
488*4882a593Smuzhiyun goto out;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* write firmware's last address (ie. it's length) to
491*4882a593Smuzhiyun * ACX_EEPROMLESS_IND_REG */
492*4882a593Smuzhiyun wl1251_reg_write32(wl, ACX_EEPROMLESS_IND_REG, wl->fw_len);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* 6. read the EEPROM parameters */
496*4882a593Smuzhiyun tmp = wl1251_reg_read32(wl, SCR_PAD2);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* 7. read bootdata */
499*4882a593Smuzhiyun wl->boot_attr.radio_type = (tmp & 0x0000FF00) >> 8;
500*4882a593Smuzhiyun wl->boot_attr.major = (tmp & 0x00FF0000) >> 16;
501*4882a593Smuzhiyun tmp = wl1251_reg_read32(wl, SCR_PAD3);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* 8. check bootdata and call restart sequence */
504*4882a593Smuzhiyun wl->boot_attr.minor = (tmp & 0x00FF0000) >> 16;
505*4882a593Smuzhiyun minor_minor_e2_ver = (tmp & 0xFF000000) >> 24;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "radioType 0x%x majorE2Ver 0x%x "
508*4882a593Smuzhiyun "minorE2Ver 0x%x minor_minor_e2_ver 0x%x",
509*4882a593Smuzhiyun wl->boot_attr.radio_type, wl->boot_attr.major,
510*4882a593Smuzhiyun wl->boot_attr.minor, minor_minor_e2_ver);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun ret = wl1251_boot_init_seq(wl);
513*4882a593Smuzhiyun if (ret < 0)
514*4882a593Smuzhiyun goto out;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* 9. NVS processing done */
517*4882a593Smuzhiyun boot_data = wl1251_reg_read32(wl, ACX_REG_ECPU_CONTROL);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun wl1251_debug(DEBUG_BOOT, "halt boot_data 0x%x", boot_data);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* 10. check that ECPU_CONTROL_HALT bits are set in
522*4882a593Smuzhiyun * pWhalBus->uBootData and start uploading firmware
523*4882a593Smuzhiyun */
524*4882a593Smuzhiyun if ((boot_data & ECPU_CONTROL_HALT) == 0) {
525*4882a593Smuzhiyun wl1251_error("boot failed, ECPU_CONTROL_HALT not set");
526*4882a593Smuzhiyun ret = -EIO;
527*4882a593Smuzhiyun goto out;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun ret = wl1251_boot_upload_firmware(wl);
531*4882a593Smuzhiyun if (ret < 0)
532*4882a593Smuzhiyun goto out;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* 10.5 start firmware */
535*4882a593Smuzhiyun ret = wl1251_boot_run_firmware(wl);
536*4882a593Smuzhiyun if (ret < 0)
537*4882a593Smuzhiyun goto out;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun out:
540*4882a593Smuzhiyun return ret;
541*4882a593Smuzhiyun }
542