1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Low-level API for mac80211 ST-Ericsson CW1200 drivers
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2010, ST-Ericsson
6*4882a593Smuzhiyun * Author: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on:
9*4882a593Smuzhiyun * ST-Ericsson UMAC CW1200 driver which is
10*4882a593Smuzhiyun * Copyright (c) 2010, ST-Ericsson
11*4882a593Smuzhiyun * Author: Ajitpal Singh <ajitpal.singh@stericsson.com>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef CW1200_HWIO_H_INCLUDED
15*4882a593Smuzhiyun #define CW1200_HWIO_H_INCLUDED
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* extern */ struct cw1200_common;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define CW1200_CUT_11_ID_STR (0x302E3830)
20*4882a593Smuzhiyun #define CW1200_CUT_22_ID_STR1 (0x302e3132)
21*4882a593Smuzhiyun #define CW1200_CUT_22_ID_STR2 (0x32302e30)
22*4882a593Smuzhiyun #define CW1200_CUT_22_ID_STR3 (0x3335)
23*4882a593Smuzhiyun #define CW1200_CUT_ID_ADDR (0xFFF17F90)
24*4882a593Smuzhiyun #define CW1200_CUT2_ID_ADDR (0xFFF1FF90)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Download control area */
27*4882a593Smuzhiyun /* boot loader start address in SRAM */
28*4882a593Smuzhiyun #define DOWNLOAD_BOOT_LOADER_OFFSET (0x00000000)
29*4882a593Smuzhiyun /* 32K, 0x4000 to 0xDFFF */
30*4882a593Smuzhiyun #define DOWNLOAD_FIFO_OFFSET (0x00004000)
31*4882a593Smuzhiyun /* 32K */
32*4882a593Smuzhiyun #define DOWNLOAD_FIFO_SIZE (0x00008000)
33*4882a593Smuzhiyun /* 128 bytes, 0xFF80 to 0xFFFF */
34*4882a593Smuzhiyun #define DOWNLOAD_CTRL_OFFSET (0x0000FF80)
35*4882a593Smuzhiyun #define DOWNLOAD_CTRL_DATA_DWORDS (32-6)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct download_cntl_t {
38*4882a593Smuzhiyun /* size of whole firmware file (including Cheksum), host init */
39*4882a593Smuzhiyun u32 image_size;
40*4882a593Smuzhiyun /* downloading flags */
41*4882a593Smuzhiyun u32 flags;
42*4882a593Smuzhiyun /* No. of bytes put into the download, init & updated by host */
43*4882a593Smuzhiyun u32 put;
44*4882a593Smuzhiyun /* last traced program counter, last ARM reg_pc */
45*4882a593Smuzhiyun u32 trace_pc;
46*4882a593Smuzhiyun /* No. of bytes read from the download, host init, device updates */
47*4882a593Smuzhiyun u32 get;
48*4882a593Smuzhiyun /* r0, boot losader status, host init to pending, device updates */
49*4882a593Smuzhiyun u32 status;
50*4882a593Smuzhiyun /* Extra debug info, r1 to r14 if status=r0=DOWNLOAD_EXCEPTION */
51*4882a593Smuzhiyun u32 debug_data[DOWNLOAD_CTRL_DATA_DWORDS];
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define DOWNLOAD_IMAGE_SIZE_REG \
55*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, image_size))
56*4882a593Smuzhiyun #define DOWNLOAD_FLAGS_REG \
57*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, flags))
58*4882a593Smuzhiyun #define DOWNLOAD_PUT_REG \
59*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, put))
60*4882a593Smuzhiyun #define DOWNLOAD_TRACE_PC_REG \
61*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, trace_pc))
62*4882a593Smuzhiyun #define DOWNLOAD_GET_REG \
63*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, get))
64*4882a593Smuzhiyun #define DOWNLOAD_STATUS_REG \
65*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, status))
66*4882a593Smuzhiyun #define DOWNLOAD_DEBUG_DATA_REG \
67*4882a593Smuzhiyun (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, debug_data))
68*4882a593Smuzhiyun #define DOWNLOAD_DEBUG_DATA_LEN (108)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define DOWNLOAD_BLOCK_SIZE (1024)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* For boot loader detection */
73*4882a593Smuzhiyun #define DOWNLOAD_ARE_YOU_HERE (0x87654321)
74*4882a593Smuzhiyun #define DOWNLOAD_I_AM_HERE (0x12345678)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Download error code */
77*4882a593Smuzhiyun #define DOWNLOAD_PENDING (0xFFFFFFFF)
78*4882a593Smuzhiyun #define DOWNLOAD_SUCCESS (0)
79*4882a593Smuzhiyun #define DOWNLOAD_EXCEPTION (1)
80*4882a593Smuzhiyun #define DOWNLOAD_ERR_MEM_1 (2)
81*4882a593Smuzhiyun #define DOWNLOAD_ERR_MEM_2 (3)
82*4882a593Smuzhiyun #define DOWNLOAD_ERR_SOFTWARE (4)
83*4882a593Smuzhiyun #define DOWNLOAD_ERR_FILE_SIZE (5)
84*4882a593Smuzhiyun #define DOWNLOAD_ERR_CHECKSUM (6)
85*4882a593Smuzhiyun #define DOWNLOAD_ERR_OVERFLOW (7)
86*4882a593Smuzhiyun #define DOWNLOAD_ERR_IMAGE (8)
87*4882a593Smuzhiyun #define DOWNLOAD_ERR_HOST (9)
88*4882a593Smuzhiyun #define DOWNLOAD_ERR_ABORT (10)
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define SYS_BASE_ADDR_SILICON (0)
92*4882a593Smuzhiyun #define PAC_BASE_ADDRESS_SILICON (SYS_BASE_ADDR_SILICON + 0x09000000)
93*4882a593Smuzhiyun #define PAC_SHARED_MEMORY_SILICON (PAC_BASE_ADDRESS_SILICON)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define CW1200_APB(addr) (PAC_SHARED_MEMORY_SILICON + (addr))
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Device register definitions */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* WBF - SPI Register Addresses */
100*4882a593Smuzhiyun #define ST90TDS_ADDR_ID_BASE (0x0000)
101*4882a593Smuzhiyun /* 16/32 bits */
102*4882a593Smuzhiyun #define ST90TDS_CONFIG_REG_ID (0x0000)
103*4882a593Smuzhiyun /* 16/32 bits */
104*4882a593Smuzhiyun #define ST90TDS_CONTROL_REG_ID (0x0001)
105*4882a593Smuzhiyun /* 16 bits, Q mode W/R */
106*4882a593Smuzhiyun #define ST90TDS_IN_OUT_QUEUE_REG_ID (0x0002)
107*4882a593Smuzhiyun /* 32 bits, AHB bus R/W */
108*4882a593Smuzhiyun #define ST90TDS_AHB_DPORT_REG_ID (0x0003)
109*4882a593Smuzhiyun /* 16/32 bits */
110*4882a593Smuzhiyun #define ST90TDS_SRAM_BASE_ADDR_REG_ID (0x0004)
111*4882a593Smuzhiyun /* 32 bits, APB bus R/W */
112*4882a593Smuzhiyun #define ST90TDS_SRAM_DPORT_REG_ID (0x0005)
113*4882a593Smuzhiyun /* 32 bits, t_settle/general */
114*4882a593Smuzhiyun #define ST90TDS_TSET_GEN_R_W_REG_ID (0x0006)
115*4882a593Smuzhiyun /* 16 bits, Q mode read, no length */
116*4882a593Smuzhiyun #define ST90TDS_FRAME_OUT_REG_ID (0x0007)
117*4882a593Smuzhiyun #define ST90TDS_ADDR_ID_MAX (ST90TDS_FRAME_OUT_REG_ID)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* WBF - Control register bit set */
120*4882a593Smuzhiyun /* next o/p length, bit 11 to 0 */
121*4882a593Smuzhiyun #define ST90TDS_CONT_NEXT_LEN_MASK (0x0FFF)
122*4882a593Smuzhiyun #define ST90TDS_CONT_WUP_BIT (BIT(12))
123*4882a593Smuzhiyun #define ST90TDS_CONT_RDY_BIT (BIT(13))
124*4882a593Smuzhiyun #define ST90TDS_CONT_IRQ_ENABLE (BIT(14))
125*4882a593Smuzhiyun #define ST90TDS_CONT_RDY_ENABLE (BIT(15))
126*4882a593Smuzhiyun #define ST90TDS_CONT_IRQ_RDY_ENABLE (BIT(14)|BIT(15))
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* SPI Config register bit set */
129*4882a593Smuzhiyun #define ST90TDS_CONFIG_FRAME_BIT (BIT(2))
130*4882a593Smuzhiyun #define ST90TDS_CONFIG_WORD_MODE_BITS (BIT(3)|BIT(4))
131*4882a593Smuzhiyun #define ST90TDS_CONFIG_WORD_MODE_1 (BIT(3))
132*4882a593Smuzhiyun #define ST90TDS_CONFIG_WORD_MODE_2 (BIT(4))
133*4882a593Smuzhiyun #define ST90TDS_CONFIG_ERROR_0_BIT (BIT(5))
134*4882a593Smuzhiyun #define ST90TDS_CONFIG_ERROR_1_BIT (BIT(6))
135*4882a593Smuzhiyun #define ST90TDS_CONFIG_ERROR_2_BIT (BIT(7))
136*4882a593Smuzhiyun /* TBD: Sure??? */
137*4882a593Smuzhiyun #define ST90TDS_CONFIG_CSN_FRAME_BIT (BIT(7))
138*4882a593Smuzhiyun #define ST90TDS_CONFIG_ERROR_3_BIT (BIT(8))
139*4882a593Smuzhiyun #define ST90TDS_CONFIG_ERROR_4_BIT (BIT(9))
140*4882a593Smuzhiyun /* QueueM */
141*4882a593Smuzhiyun #define ST90TDS_CONFIG_ACCESS_MODE_BIT (BIT(10))
142*4882a593Smuzhiyun /* AHB bus */
143*4882a593Smuzhiyun #define ST90TDS_CONFIG_AHB_PRFETCH_BIT (BIT(11))
144*4882a593Smuzhiyun #define ST90TDS_CONFIG_CPU_CLK_DIS_BIT (BIT(12))
145*4882a593Smuzhiyun /* APB bus */
146*4882a593Smuzhiyun #define ST90TDS_CONFIG_PRFETCH_BIT (BIT(13))
147*4882a593Smuzhiyun /* cpu reset */
148*4882a593Smuzhiyun #define ST90TDS_CONFIG_CPU_RESET_BIT (BIT(14))
149*4882a593Smuzhiyun #define ST90TDS_CONFIG_CLEAR_INT_BIT (BIT(15))
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* For CW1200 the IRQ Enable and Ready Bits are in CONFIG register */
152*4882a593Smuzhiyun #define ST90TDS_CONF_IRQ_ENABLE (BIT(16))
153*4882a593Smuzhiyun #define ST90TDS_CONF_RDY_ENABLE (BIT(17))
154*4882a593Smuzhiyun #define ST90TDS_CONF_IRQ_RDY_ENABLE (BIT(16)|BIT(17))
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun int cw1200_data_read(struct cw1200_common *priv,
157*4882a593Smuzhiyun void *buf, size_t buf_len);
158*4882a593Smuzhiyun int cw1200_data_write(struct cw1200_common *priv,
159*4882a593Smuzhiyun const void *buf, size_t buf_len);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun int cw1200_reg_read(struct cw1200_common *priv, u16 addr,
162*4882a593Smuzhiyun void *buf, size_t buf_len);
163*4882a593Smuzhiyun int cw1200_reg_write(struct cw1200_common *priv, u16 addr,
164*4882a593Smuzhiyun const void *buf, size_t buf_len);
165*4882a593Smuzhiyun
cw1200_reg_read_16(struct cw1200_common * priv,u16 addr,u16 * val)166*4882a593Smuzhiyun static inline int cw1200_reg_read_16(struct cw1200_common *priv,
167*4882a593Smuzhiyun u16 addr, u16 *val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun __le32 tmp;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun i = cw1200_reg_read(priv, addr, &tmp, sizeof(tmp));
172*4882a593Smuzhiyun *val = le32_to_cpu(tmp) & 0xfffff;
173*4882a593Smuzhiyun return i;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
cw1200_reg_write_16(struct cw1200_common * priv,u16 addr,u16 val)176*4882a593Smuzhiyun static inline int cw1200_reg_write_16(struct cw1200_common *priv,
177*4882a593Smuzhiyun u16 addr, u16 val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun __le32 tmp = cpu_to_le32((u32)val);
180*4882a593Smuzhiyun return cw1200_reg_write(priv, addr, &tmp, sizeof(tmp));
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
cw1200_reg_read_32(struct cw1200_common * priv,u16 addr,u32 * val)183*4882a593Smuzhiyun static inline int cw1200_reg_read_32(struct cw1200_common *priv,
184*4882a593Smuzhiyun u16 addr, u32 *val)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun __le32 tmp;
187*4882a593Smuzhiyun int i = cw1200_reg_read(priv, addr, &tmp, sizeof(tmp));
188*4882a593Smuzhiyun *val = le32_to_cpu(tmp);
189*4882a593Smuzhiyun return i;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
cw1200_reg_write_32(struct cw1200_common * priv,u16 addr,u32 val)192*4882a593Smuzhiyun static inline int cw1200_reg_write_32(struct cw1200_common *priv,
193*4882a593Smuzhiyun u16 addr, u32 val)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun __le32 tmp = cpu_to_le32(val);
196*4882a593Smuzhiyun return cw1200_reg_write(priv, addr, &tmp, sizeof(val));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun int cw1200_indirect_read(struct cw1200_common *priv, u32 addr, void *buf,
200*4882a593Smuzhiyun size_t buf_len, u32 prefetch, u16 port_addr);
201*4882a593Smuzhiyun int cw1200_apb_write(struct cw1200_common *priv, u32 addr, const void *buf,
202*4882a593Smuzhiyun size_t buf_len);
203*4882a593Smuzhiyun
cw1200_apb_read(struct cw1200_common * priv,u32 addr,void * buf,size_t buf_len)204*4882a593Smuzhiyun static inline int cw1200_apb_read(struct cw1200_common *priv, u32 addr,
205*4882a593Smuzhiyun void *buf, size_t buf_len)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun return cw1200_indirect_read(priv, addr, buf, buf_len,
208*4882a593Smuzhiyun ST90TDS_CONFIG_PRFETCH_BIT,
209*4882a593Smuzhiyun ST90TDS_SRAM_DPORT_REG_ID);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
cw1200_ahb_read(struct cw1200_common * priv,u32 addr,void * buf,size_t buf_len)212*4882a593Smuzhiyun static inline int cw1200_ahb_read(struct cw1200_common *priv, u32 addr,
213*4882a593Smuzhiyun void *buf, size_t buf_len)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return cw1200_indirect_read(priv, addr, buf, buf_len,
216*4882a593Smuzhiyun ST90TDS_CONFIG_AHB_PRFETCH_BIT,
217*4882a593Smuzhiyun ST90TDS_AHB_DPORT_REG_ID);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
cw1200_apb_read_32(struct cw1200_common * priv,u32 addr,u32 * val)220*4882a593Smuzhiyun static inline int cw1200_apb_read_32(struct cw1200_common *priv,
221*4882a593Smuzhiyun u32 addr, u32 *val)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun __le32 tmp;
224*4882a593Smuzhiyun int i = cw1200_apb_read(priv, addr, &tmp, sizeof(tmp));
225*4882a593Smuzhiyun *val = le32_to_cpu(tmp);
226*4882a593Smuzhiyun return i;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
cw1200_apb_write_32(struct cw1200_common * priv,u32 addr,u32 val)229*4882a593Smuzhiyun static inline int cw1200_apb_write_32(struct cw1200_common *priv,
230*4882a593Smuzhiyun u32 addr, u32 val)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun __le32 tmp = cpu_to_le32(val);
233*4882a593Smuzhiyun return cw1200_apb_write(priv, addr, &tmp, sizeof(val));
234*4882a593Smuzhiyun }
cw1200_ahb_read_32(struct cw1200_common * priv,u32 addr,u32 * val)235*4882a593Smuzhiyun static inline int cw1200_ahb_read_32(struct cw1200_common *priv,
236*4882a593Smuzhiyun u32 addr, u32 *val)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun __le32 tmp;
239*4882a593Smuzhiyun int i = cw1200_ahb_read(priv, addr, &tmp, sizeof(tmp));
240*4882a593Smuzhiyun *val = le32_to_cpu(tmp);
241*4882a593Smuzhiyun return i;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #endif /* CW1200_HWIO_H_INCLUDED */
245