1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Firmware I/O code for mac80211 ST-Ericsson CW1200 drivers
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2010, ST-Ericsson
6*4882a593Smuzhiyun * Author: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on:
9*4882a593Smuzhiyun * ST-Ericsson UMAC CW1200 driver which is
10*4882a593Smuzhiyun * Copyright (c) 2010, ST-Ericsson
11*4882a593Smuzhiyun * Author: Ajitpal Singh <ajitpal.singh@stericsson.com>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/vmalloc.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/firmware.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "cw1200.h"
19*4882a593Smuzhiyun #include "fwio.h"
20*4882a593Smuzhiyun #include "hwio.h"
21*4882a593Smuzhiyun #include "hwbus.h"
22*4882a593Smuzhiyun #include "bh.h"
23*4882a593Smuzhiyun
cw1200_get_hw_type(u32 config_reg_val,int * major_revision)24*4882a593Smuzhiyun static int cw1200_get_hw_type(u32 config_reg_val, int *major_revision)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun int hw_type = -1;
27*4882a593Smuzhiyun u32 silicon_type = (config_reg_val >> 24) & 0x7;
28*4882a593Smuzhiyun u32 silicon_vers = (config_reg_val >> 31) & 0x1;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun switch (silicon_type) {
31*4882a593Smuzhiyun case 0x00:
32*4882a593Smuzhiyun *major_revision = 1;
33*4882a593Smuzhiyun hw_type = HIF_9000_SILICON_VERSATILE;
34*4882a593Smuzhiyun break;
35*4882a593Smuzhiyun case 0x01:
36*4882a593Smuzhiyun case 0x02: /* CW1x00 */
37*4882a593Smuzhiyun case 0x04: /* CW1x60 */
38*4882a593Smuzhiyun *major_revision = silicon_type;
39*4882a593Smuzhiyun if (silicon_vers)
40*4882a593Smuzhiyun hw_type = HIF_8601_VERSATILE;
41*4882a593Smuzhiyun else
42*4882a593Smuzhiyun hw_type = HIF_8601_SILICON;
43*4882a593Smuzhiyun break;
44*4882a593Smuzhiyun default:
45*4882a593Smuzhiyun break;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return hw_type;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
cw1200_load_firmware_cw1200(struct cw1200_common * priv)51*4882a593Smuzhiyun static int cw1200_load_firmware_cw1200(struct cw1200_common *priv)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun int ret, block, num_blocks;
54*4882a593Smuzhiyun unsigned i;
55*4882a593Smuzhiyun u32 val32;
56*4882a593Smuzhiyun u32 put = 0, get = 0;
57*4882a593Smuzhiyun u8 *buf = NULL;
58*4882a593Smuzhiyun const char *fw_path;
59*4882a593Smuzhiyun const struct firmware *firmware = NULL;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Macroses are local. */
62*4882a593Smuzhiyun #define APB_WRITE(reg, val) \
63*4882a593Smuzhiyun do { \
64*4882a593Smuzhiyun ret = cw1200_apb_write_32(priv, CW1200_APB(reg), (val)); \
65*4882a593Smuzhiyun if (ret < 0) \
66*4882a593Smuzhiyun goto exit; \
67*4882a593Smuzhiyun } while (0)
68*4882a593Smuzhiyun #define APB_WRITE2(reg, val) \
69*4882a593Smuzhiyun do { \
70*4882a593Smuzhiyun ret = cw1200_apb_write_32(priv, CW1200_APB(reg), (val)); \
71*4882a593Smuzhiyun if (ret < 0) \
72*4882a593Smuzhiyun goto free_buffer; \
73*4882a593Smuzhiyun } while (0)
74*4882a593Smuzhiyun #define APB_READ(reg, val) \
75*4882a593Smuzhiyun do { \
76*4882a593Smuzhiyun ret = cw1200_apb_read_32(priv, CW1200_APB(reg), &(val)); \
77*4882a593Smuzhiyun if (ret < 0) \
78*4882a593Smuzhiyun goto free_buffer; \
79*4882a593Smuzhiyun } while (0)
80*4882a593Smuzhiyun #define REG_WRITE(reg, val) \
81*4882a593Smuzhiyun do { \
82*4882a593Smuzhiyun ret = cw1200_reg_write_32(priv, (reg), (val)); \
83*4882a593Smuzhiyun if (ret < 0) \
84*4882a593Smuzhiyun goto exit; \
85*4882a593Smuzhiyun } while (0)
86*4882a593Smuzhiyun #define REG_READ(reg, val) \
87*4882a593Smuzhiyun do { \
88*4882a593Smuzhiyun ret = cw1200_reg_read_32(priv, (reg), &(val)); \
89*4882a593Smuzhiyun if (ret < 0) \
90*4882a593Smuzhiyun goto exit; \
91*4882a593Smuzhiyun } while (0)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun switch (priv->hw_revision) {
94*4882a593Smuzhiyun case CW1200_HW_REV_CUT10:
95*4882a593Smuzhiyun fw_path = FIRMWARE_CUT10;
96*4882a593Smuzhiyun if (!priv->sdd_path)
97*4882a593Smuzhiyun priv->sdd_path = SDD_FILE_10;
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun case CW1200_HW_REV_CUT11:
100*4882a593Smuzhiyun fw_path = FIRMWARE_CUT11;
101*4882a593Smuzhiyun if (!priv->sdd_path)
102*4882a593Smuzhiyun priv->sdd_path = SDD_FILE_11;
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun case CW1200_HW_REV_CUT20:
105*4882a593Smuzhiyun fw_path = FIRMWARE_CUT20;
106*4882a593Smuzhiyun if (!priv->sdd_path)
107*4882a593Smuzhiyun priv->sdd_path = SDD_FILE_20;
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun case CW1200_HW_REV_CUT22:
110*4882a593Smuzhiyun fw_path = FIRMWARE_CUT22;
111*4882a593Smuzhiyun if (!priv->sdd_path)
112*4882a593Smuzhiyun priv->sdd_path = SDD_FILE_22;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case CW1X60_HW_REV:
115*4882a593Smuzhiyun fw_path = FIRMWARE_CW1X60;
116*4882a593Smuzhiyun if (!priv->sdd_path)
117*4882a593Smuzhiyun priv->sdd_path = SDD_FILE_CW1X60;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun default:
120*4882a593Smuzhiyun pr_err("Invalid silicon revision %d.\n", priv->hw_revision);
121*4882a593Smuzhiyun return -EINVAL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Initialize common registers */
125*4882a593Smuzhiyun APB_WRITE(DOWNLOAD_IMAGE_SIZE_REG, DOWNLOAD_ARE_YOU_HERE);
126*4882a593Smuzhiyun APB_WRITE(DOWNLOAD_PUT_REG, 0);
127*4882a593Smuzhiyun APB_WRITE(DOWNLOAD_GET_REG, 0);
128*4882a593Smuzhiyun APB_WRITE(DOWNLOAD_STATUS_REG, DOWNLOAD_PENDING);
129*4882a593Smuzhiyun APB_WRITE(DOWNLOAD_FLAGS_REG, 0);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Write the NOP Instruction */
132*4882a593Smuzhiyun REG_WRITE(ST90TDS_SRAM_BASE_ADDR_REG_ID, 0xFFF20000);
133*4882a593Smuzhiyun REG_WRITE(ST90TDS_AHB_DPORT_REG_ID, 0xEAFFFFFE);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Release CPU from RESET */
136*4882a593Smuzhiyun REG_READ(ST90TDS_CONFIG_REG_ID, val32);
137*4882a593Smuzhiyun val32 &= ~ST90TDS_CONFIG_CPU_RESET_BIT;
138*4882a593Smuzhiyun REG_WRITE(ST90TDS_CONFIG_REG_ID, val32);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Enable Clock */
141*4882a593Smuzhiyun val32 &= ~ST90TDS_CONFIG_CPU_CLK_DIS_BIT;
142*4882a593Smuzhiyun REG_WRITE(ST90TDS_CONFIG_REG_ID, val32);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Load a firmware file */
145*4882a593Smuzhiyun ret = request_firmware(&firmware, fw_path, priv->pdev);
146*4882a593Smuzhiyun if (ret) {
147*4882a593Smuzhiyun pr_err("Can't load firmware file %s.\n", fw_path);
148*4882a593Smuzhiyun goto exit;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun buf = kmalloc(DOWNLOAD_BLOCK_SIZE, GFP_KERNEL | GFP_DMA);
152*4882a593Smuzhiyun if (!buf) {
153*4882a593Smuzhiyun pr_err("Can't allocate firmware load buffer.\n");
154*4882a593Smuzhiyun ret = -ENOMEM;
155*4882a593Smuzhiyun goto firmware_release;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Check if the bootloader is ready */
159*4882a593Smuzhiyun for (i = 0; i < 100; i += 1 + i / 2) {
160*4882a593Smuzhiyun APB_READ(DOWNLOAD_IMAGE_SIZE_REG, val32);
161*4882a593Smuzhiyun if (val32 == DOWNLOAD_I_AM_HERE)
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun mdelay(i);
164*4882a593Smuzhiyun } /* End of for loop */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (val32 != DOWNLOAD_I_AM_HERE) {
167*4882a593Smuzhiyun pr_err("Bootloader is not ready.\n");
168*4882a593Smuzhiyun ret = -ETIMEDOUT;
169*4882a593Smuzhiyun goto free_buffer;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Calculcate number of download blocks */
173*4882a593Smuzhiyun num_blocks = (firmware->size - 1) / DOWNLOAD_BLOCK_SIZE + 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Updating the length in Download Ctrl Area */
176*4882a593Smuzhiyun val32 = firmware->size; /* Explicit cast from size_t to u32 */
177*4882a593Smuzhiyun APB_WRITE2(DOWNLOAD_IMAGE_SIZE_REG, val32);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Firmware downloading loop */
180*4882a593Smuzhiyun for (block = 0; block < num_blocks; block++) {
181*4882a593Smuzhiyun size_t tx_size;
182*4882a593Smuzhiyun size_t block_size;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* check the download status */
185*4882a593Smuzhiyun APB_READ(DOWNLOAD_STATUS_REG, val32);
186*4882a593Smuzhiyun if (val32 != DOWNLOAD_PENDING) {
187*4882a593Smuzhiyun pr_err("Bootloader reported error %d.\n", val32);
188*4882a593Smuzhiyun ret = -EIO;
189*4882a593Smuzhiyun goto free_buffer;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* loop until put - get <= 24K */
193*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
194*4882a593Smuzhiyun APB_READ(DOWNLOAD_GET_REG, get);
195*4882a593Smuzhiyun if ((put - get) <=
196*4882a593Smuzhiyun (DOWNLOAD_FIFO_SIZE - DOWNLOAD_BLOCK_SIZE))
197*4882a593Smuzhiyun break;
198*4882a593Smuzhiyun mdelay(i);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if ((put - get) > (DOWNLOAD_FIFO_SIZE - DOWNLOAD_BLOCK_SIZE)) {
202*4882a593Smuzhiyun pr_err("Timeout waiting for FIFO.\n");
203*4882a593Smuzhiyun ret = -ETIMEDOUT;
204*4882a593Smuzhiyun goto free_buffer;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* calculate the block size */
208*4882a593Smuzhiyun tx_size = block_size = min_t(size_t, firmware->size - put,
209*4882a593Smuzhiyun DOWNLOAD_BLOCK_SIZE);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun memcpy(buf, &firmware->data[put], block_size);
212*4882a593Smuzhiyun if (block_size < DOWNLOAD_BLOCK_SIZE) {
213*4882a593Smuzhiyun memset(&buf[block_size], 0,
214*4882a593Smuzhiyun DOWNLOAD_BLOCK_SIZE - block_size);
215*4882a593Smuzhiyun tx_size = DOWNLOAD_BLOCK_SIZE;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* send the block to sram */
219*4882a593Smuzhiyun ret = cw1200_apb_write(priv,
220*4882a593Smuzhiyun CW1200_APB(DOWNLOAD_FIFO_OFFSET +
221*4882a593Smuzhiyun (put & (DOWNLOAD_FIFO_SIZE - 1))),
222*4882a593Smuzhiyun buf, tx_size);
223*4882a593Smuzhiyun if (ret < 0) {
224*4882a593Smuzhiyun pr_err("Can't write firmware block @ %d!\n",
225*4882a593Smuzhiyun put & (DOWNLOAD_FIFO_SIZE - 1));
226*4882a593Smuzhiyun goto free_buffer;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* update the put register */
230*4882a593Smuzhiyun put += block_size;
231*4882a593Smuzhiyun APB_WRITE2(DOWNLOAD_PUT_REG, put);
232*4882a593Smuzhiyun } /* End of firmware download loop */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Wait for the download completion */
235*4882a593Smuzhiyun for (i = 0; i < 300; i += 1 + i / 2) {
236*4882a593Smuzhiyun APB_READ(DOWNLOAD_STATUS_REG, val32);
237*4882a593Smuzhiyun if (val32 != DOWNLOAD_PENDING)
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun mdelay(i);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun if (val32 != DOWNLOAD_SUCCESS) {
242*4882a593Smuzhiyun pr_err("Wait for download completion failed: 0x%.8X\n", val32);
243*4882a593Smuzhiyun ret = -ETIMEDOUT;
244*4882a593Smuzhiyun goto free_buffer;
245*4882a593Smuzhiyun } else {
246*4882a593Smuzhiyun pr_info("Firmware download completed.\n");
247*4882a593Smuzhiyun ret = 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun free_buffer:
251*4882a593Smuzhiyun kfree(buf);
252*4882a593Smuzhiyun firmware_release:
253*4882a593Smuzhiyun release_firmware(firmware);
254*4882a593Smuzhiyun exit:
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #undef APB_WRITE
258*4882a593Smuzhiyun #undef APB_WRITE2
259*4882a593Smuzhiyun #undef APB_READ
260*4882a593Smuzhiyun #undef REG_WRITE
261*4882a593Smuzhiyun #undef REG_READ
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun
config_reg_read(struct cw1200_common * priv,u32 * val)265*4882a593Smuzhiyun static int config_reg_read(struct cw1200_common *priv, u32 *val)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun switch (priv->hw_type) {
268*4882a593Smuzhiyun case HIF_9000_SILICON_VERSATILE: {
269*4882a593Smuzhiyun u16 val16;
270*4882a593Smuzhiyun int ret = cw1200_reg_read_16(priv,
271*4882a593Smuzhiyun ST90TDS_CONFIG_REG_ID,
272*4882a593Smuzhiyun &val16);
273*4882a593Smuzhiyun if (ret < 0)
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun *val = val16;
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun case HIF_8601_VERSATILE:
279*4882a593Smuzhiyun case HIF_8601_SILICON:
280*4882a593Smuzhiyun default:
281*4882a593Smuzhiyun cw1200_reg_read_32(priv, ST90TDS_CONFIG_REG_ID, val);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
config_reg_write(struct cw1200_common * priv,u32 val)287*4882a593Smuzhiyun static int config_reg_write(struct cw1200_common *priv, u32 val)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun switch (priv->hw_type) {
290*4882a593Smuzhiyun case HIF_9000_SILICON_VERSATILE:
291*4882a593Smuzhiyun return cw1200_reg_write_16(priv,
292*4882a593Smuzhiyun ST90TDS_CONFIG_REG_ID,
293*4882a593Smuzhiyun (u16)val);
294*4882a593Smuzhiyun case HIF_8601_VERSATILE:
295*4882a593Smuzhiyun case HIF_8601_SILICON:
296*4882a593Smuzhiyun default:
297*4882a593Smuzhiyun return cw1200_reg_write_32(priv, ST90TDS_CONFIG_REG_ID, val);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
cw1200_load_firmware(struct cw1200_common * priv)302*4882a593Smuzhiyun int cw1200_load_firmware(struct cw1200_common *priv)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun int ret;
305*4882a593Smuzhiyun int i;
306*4882a593Smuzhiyun u32 val32;
307*4882a593Smuzhiyun u16 val16;
308*4882a593Smuzhiyun int major_revision = -1;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Read CONFIG Register */
311*4882a593Smuzhiyun ret = cw1200_reg_read_32(priv, ST90TDS_CONFIG_REG_ID, &val32);
312*4882a593Smuzhiyun if (ret < 0) {
313*4882a593Smuzhiyun pr_err("Can't read config register.\n");
314*4882a593Smuzhiyun goto out;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (val32 == 0 || val32 == 0xffffffff) {
318*4882a593Smuzhiyun pr_err("Bad config register value (0x%08x)\n", val32);
319*4882a593Smuzhiyun ret = -EIO;
320*4882a593Smuzhiyun goto out;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun ret = cw1200_get_hw_type(val32, &major_revision);
324*4882a593Smuzhiyun if (ret < 0) {
325*4882a593Smuzhiyun pr_err("Can't deduce hardware type.\n");
326*4882a593Smuzhiyun goto out;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun priv->hw_type = ret;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* Set DPLL Reg value, and read back to confirm writes work */
331*4882a593Smuzhiyun ret = cw1200_reg_write_32(priv, ST90TDS_TSET_GEN_R_W_REG_ID,
332*4882a593Smuzhiyun cw1200_dpll_from_clk(priv->hw_refclk));
333*4882a593Smuzhiyun if (ret < 0) {
334*4882a593Smuzhiyun pr_err("Can't write DPLL register.\n");
335*4882a593Smuzhiyun goto out;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun msleep(20);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun ret = cw1200_reg_read_32(priv,
341*4882a593Smuzhiyun ST90TDS_TSET_GEN_R_W_REG_ID, &val32);
342*4882a593Smuzhiyun if (ret < 0) {
343*4882a593Smuzhiyun pr_err("Can't read DPLL register.\n");
344*4882a593Smuzhiyun goto out;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (val32 != cw1200_dpll_from_clk(priv->hw_refclk)) {
348*4882a593Smuzhiyun pr_err("Unable to initialise DPLL register. Wrote 0x%.8X, Read 0x%.8X.\n",
349*4882a593Smuzhiyun cw1200_dpll_from_clk(priv->hw_refclk), val32);
350*4882a593Smuzhiyun ret = -EIO;
351*4882a593Smuzhiyun goto out;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Set wakeup bit in device */
355*4882a593Smuzhiyun ret = cw1200_reg_read_16(priv, ST90TDS_CONTROL_REG_ID, &val16);
356*4882a593Smuzhiyun if (ret < 0) {
357*4882a593Smuzhiyun pr_err("set_wakeup: can't read control register.\n");
358*4882a593Smuzhiyun goto out;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ret = cw1200_reg_write_16(priv, ST90TDS_CONTROL_REG_ID,
362*4882a593Smuzhiyun val16 | ST90TDS_CONT_WUP_BIT);
363*4882a593Smuzhiyun if (ret < 0) {
364*4882a593Smuzhiyun pr_err("set_wakeup: can't write control register.\n");
365*4882a593Smuzhiyun goto out;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* Wait for wakeup */
369*4882a593Smuzhiyun for (i = 0; i < 300; i += (1 + i / 2)) {
370*4882a593Smuzhiyun ret = cw1200_reg_read_16(priv,
371*4882a593Smuzhiyun ST90TDS_CONTROL_REG_ID, &val16);
372*4882a593Smuzhiyun if (ret < 0) {
373*4882a593Smuzhiyun pr_err("wait_for_wakeup: can't read control register.\n");
374*4882a593Smuzhiyun goto out;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (val16 & ST90TDS_CONT_RDY_BIT)
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun msleep(i);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if ((val16 & ST90TDS_CONT_RDY_BIT) == 0) {
384*4882a593Smuzhiyun pr_err("wait_for_wakeup: device is not responding.\n");
385*4882a593Smuzhiyun ret = -ETIMEDOUT;
386*4882a593Smuzhiyun goto out;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun switch (major_revision) {
390*4882a593Smuzhiyun case 1:
391*4882a593Smuzhiyun /* CW1200 Hardware detection logic : Check for CUT1.1 */
392*4882a593Smuzhiyun ret = cw1200_ahb_read_32(priv, CW1200_CUT_ID_ADDR, &val32);
393*4882a593Smuzhiyun if (ret) {
394*4882a593Smuzhiyun pr_err("HW detection: can't read CUT ID.\n");
395*4882a593Smuzhiyun goto out;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun switch (val32) {
399*4882a593Smuzhiyun case CW1200_CUT_11_ID_STR:
400*4882a593Smuzhiyun pr_info("CW1x00 Cut 1.1 silicon detected.\n");
401*4882a593Smuzhiyun priv->hw_revision = CW1200_HW_REV_CUT11;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun default:
404*4882a593Smuzhiyun pr_info("CW1x00 Cut 1.0 silicon detected.\n");
405*4882a593Smuzhiyun priv->hw_revision = CW1200_HW_REV_CUT10;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* According to ST-E, CUT<2.0 has busted BA TID0-3.
410*4882a593Smuzhiyun Just disable it entirely...
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun priv->ba_rx_tid_mask = 0;
413*4882a593Smuzhiyun priv->ba_tx_tid_mask = 0;
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun case 2: {
416*4882a593Smuzhiyun u32 ar1, ar2, ar3;
417*4882a593Smuzhiyun ret = cw1200_ahb_read_32(priv, CW1200_CUT2_ID_ADDR, &ar1);
418*4882a593Smuzhiyun if (ret) {
419*4882a593Smuzhiyun pr_err("(1) HW detection: can't read CUT ID\n");
420*4882a593Smuzhiyun goto out;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun ret = cw1200_ahb_read_32(priv, CW1200_CUT2_ID_ADDR + 4, &ar2);
423*4882a593Smuzhiyun if (ret) {
424*4882a593Smuzhiyun pr_err("(2) HW detection: can't read CUT ID.\n");
425*4882a593Smuzhiyun goto out;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = cw1200_ahb_read_32(priv, CW1200_CUT2_ID_ADDR + 8, &ar3);
429*4882a593Smuzhiyun if (ret) {
430*4882a593Smuzhiyun pr_err("(3) HW detection: can't read CUT ID.\n");
431*4882a593Smuzhiyun goto out;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (ar1 == CW1200_CUT_22_ID_STR1 &&
435*4882a593Smuzhiyun ar2 == CW1200_CUT_22_ID_STR2 &&
436*4882a593Smuzhiyun ar3 == CW1200_CUT_22_ID_STR3) {
437*4882a593Smuzhiyun pr_info("CW1x00 Cut 2.2 silicon detected.\n");
438*4882a593Smuzhiyun priv->hw_revision = CW1200_HW_REV_CUT22;
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun pr_info("CW1x00 Cut 2.0 silicon detected.\n");
441*4882a593Smuzhiyun priv->hw_revision = CW1200_HW_REV_CUT20;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun case 4:
446*4882a593Smuzhiyun pr_info("CW1x60 silicon detected.\n");
447*4882a593Smuzhiyun priv->hw_revision = CW1X60_HW_REV;
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun default:
450*4882a593Smuzhiyun pr_err("Unsupported silicon major revision %d.\n",
451*4882a593Smuzhiyun major_revision);
452*4882a593Smuzhiyun ret = -ENOTSUPP;
453*4882a593Smuzhiyun goto out;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Checking for access mode */
457*4882a593Smuzhiyun ret = config_reg_read(priv, &val32);
458*4882a593Smuzhiyun if (ret < 0) {
459*4882a593Smuzhiyun pr_err("Can't read config register.\n");
460*4882a593Smuzhiyun goto out;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (!(val32 & ST90TDS_CONFIG_ACCESS_MODE_BIT)) {
464*4882a593Smuzhiyun pr_err("Device is already in QUEUE mode!\n");
465*4882a593Smuzhiyun ret = -EINVAL;
466*4882a593Smuzhiyun goto out;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun switch (priv->hw_type) {
470*4882a593Smuzhiyun case HIF_8601_SILICON:
471*4882a593Smuzhiyun if (priv->hw_revision == CW1X60_HW_REV) {
472*4882a593Smuzhiyun pr_err("Can't handle CW1160/1260 firmware load yet.\n");
473*4882a593Smuzhiyun ret = -ENOTSUPP;
474*4882a593Smuzhiyun goto out;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun ret = cw1200_load_firmware_cw1200(priv);
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun pr_err("Can't perform firmware load for hw type %d.\n",
480*4882a593Smuzhiyun priv->hw_type);
481*4882a593Smuzhiyun ret = -ENOTSUPP;
482*4882a593Smuzhiyun goto out;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (ret < 0) {
485*4882a593Smuzhiyun pr_err("Firmware load error.\n");
486*4882a593Smuzhiyun goto out;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Enable interrupt signalling */
490*4882a593Smuzhiyun priv->hwbus_ops->lock(priv->hwbus_priv);
491*4882a593Smuzhiyun ret = __cw1200_irq_enable(priv, 1);
492*4882a593Smuzhiyun priv->hwbus_ops->unlock(priv->hwbus_priv);
493*4882a593Smuzhiyun if (ret < 0)
494*4882a593Smuzhiyun goto unsubscribe;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Configure device for MESSSAGE MODE */
497*4882a593Smuzhiyun ret = config_reg_read(priv, &val32);
498*4882a593Smuzhiyun if (ret < 0) {
499*4882a593Smuzhiyun pr_err("Can't read config register.\n");
500*4882a593Smuzhiyun goto unsubscribe;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun ret = config_reg_write(priv, val32 & ~ST90TDS_CONFIG_ACCESS_MODE_BIT);
503*4882a593Smuzhiyun if (ret < 0) {
504*4882a593Smuzhiyun pr_err("Can't write config register.\n");
505*4882a593Smuzhiyun goto unsubscribe;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Unless we read the CONFIG Register we are
509*4882a593Smuzhiyun * not able to get an interrupt
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun mdelay(10);
512*4882a593Smuzhiyun config_reg_read(priv, &val32);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun out:
515*4882a593Smuzhiyun return ret;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun unsubscribe:
518*4882a593Smuzhiyun /* Disable interrupt signalling */
519*4882a593Smuzhiyun priv->hwbus_ops->lock(priv->hwbus_priv);
520*4882a593Smuzhiyun ret = __cw1200_irq_enable(priv, 0);
521*4882a593Smuzhiyun priv->hwbus_ops->unlock(priv->hwbus_priv);
522*4882a593Smuzhiyun return ret;
523*4882a593Smuzhiyun }
524