1*4882a593Smuzhiyun /** 2*4882a593Smuzhiyun * Copyright (c) 2014 Redpine Signals Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission to use, copy, modify, and/or distribute this software for any 5*4882a593Smuzhiyun * purpose with or without fee is hereby granted, provided that the above 6*4882a593Smuzhiyun * copyright notice and this permission notice appear in all copies. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9*4882a593Smuzhiyun * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11*4882a593Smuzhiyun * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12*4882a593Smuzhiyun * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13*4882a593Smuzhiyun * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14*4882a593Smuzhiyun * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef __RSI_BOOTPARAMS_HEADER_H__ 18*4882a593Smuzhiyun #define __RSI_BOOTPARAMS_HEADER_H__ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CRYSTAL_GOOD_TIME BIT(0) 21*4882a593Smuzhiyun #define BOOTUP_MODE_INFO BIT(1) 22*4882a593Smuzhiyun #define WIFI_TAPLL_CONFIGS BIT(5) 23*4882a593Smuzhiyun #define WIFI_PLL960_CONFIGS BIT(6) 24*4882a593Smuzhiyun #define WIFI_AFEPLL_CONFIGS BIT(7) 25*4882a593Smuzhiyun #define WIFI_SWITCH_CLK_CONFIGS BIT(8) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define TA_PLL_M_VAL_20 9 28*4882a593Smuzhiyun #define TA_PLL_N_VAL_20 0 29*4882a593Smuzhiyun #define TA_PLL_P_VAL_20 4 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define PLL960_M_VAL_20 0x14 32*4882a593Smuzhiyun #define PLL960_N_VAL_20 0 33*4882a593Smuzhiyun #define PLL960_P_VAL_20 5 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define UMAC_CLK_40MHZ 80 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define TA_PLL_M_VAL_40 9 38*4882a593Smuzhiyun #define TA_PLL_N_VAL_40 0 39*4882a593Smuzhiyun #define TA_PLL_P_VAL_40 4 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define PLL960_M_VAL_40 0x14 42*4882a593Smuzhiyun #define PLL960_N_VAL_40 0 43*4882a593Smuzhiyun #define PLL960_P_VAL_40 5 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define UMAC_CLK_20BW \ 46*4882a593Smuzhiyun (((TA_PLL_M_VAL_20 + 1) * 40) / \ 47*4882a593Smuzhiyun ((TA_PLL_N_VAL_20 + 1) * (TA_PLL_P_VAL_20 + 1))) 48*4882a593Smuzhiyun #define VALID_20 \ 49*4882a593Smuzhiyun (WIFI_TAPLL_CONFIGS | WIFI_PLL960_CONFIGS | WIFI_AFEPLL_CONFIGS | \ 50*4882a593Smuzhiyun WIFI_SWITCH_CLK_CONFIGS | BOOTUP_MODE_INFO | CRYSTAL_GOOD_TIME) 51*4882a593Smuzhiyun #define UMAC_CLK_40BW \ 52*4882a593Smuzhiyun (((TA_PLL_M_VAL_40 + 1) * 40) / \ 53*4882a593Smuzhiyun ((TA_PLL_N_VAL_40 + 1) * (TA_PLL_P_VAL_40 + 1))) 54*4882a593Smuzhiyun #define VALID_40 \ 55*4882a593Smuzhiyun (WIFI_PLL960_CONFIGS | WIFI_AFEPLL_CONFIGS | WIFI_SWITCH_CLK_CONFIGS | \ 56*4882a593Smuzhiyun WIFI_TAPLL_CONFIGS | CRYSTAL_GOOD_TIME | BOOTUP_MODE_INFO) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* structure to store configs related to TAPLL programming */ 59*4882a593Smuzhiyun struct tapll_info { 60*4882a593Smuzhiyun __le16 pll_reg_1; 61*4882a593Smuzhiyun __le16 pll_reg_2; 62*4882a593Smuzhiyun } __packed; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* structure to store configs related to PLL960 programming */ 65*4882a593Smuzhiyun struct pll960_info { 66*4882a593Smuzhiyun __le16 pll_reg_1; 67*4882a593Smuzhiyun __le16 pll_reg_2; 68*4882a593Smuzhiyun __le16 pll_reg_3; 69*4882a593Smuzhiyun } __packed; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* structure to store configs related to AFEPLL programming */ 72*4882a593Smuzhiyun struct afepll_info { 73*4882a593Smuzhiyun __le16 pll_reg; 74*4882a593Smuzhiyun } __packed; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* structure to store configs related to pll configs */ 77*4882a593Smuzhiyun struct pll_config { 78*4882a593Smuzhiyun struct tapll_info tapll_info_g; 79*4882a593Smuzhiyun struct pll960_info pll960_info_g; 80*4882a593Smuzhiyun struct afepll_info afepll_info_g; 81*4882a593Smuzhiyun } __packed; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun struct pll_config_9116 { 84*4882a593Smuzhiyun __le16 pll_ctrl_set_reg; 85*4882a593Smuzhiyun __le16 pll_ctrl_clr_reg; 86*4882a593Smuzhiyun __le16 pll_modem_conig_reg; 87*4882a593Smuzhiyun __le16 soc_clk_config_reg; 88*4882a593Smuzhiyun __le16 adc_dac_strm1_config_reg; 89*4882a593Smuzhiyun __le16 adc_dac_strm2_config_reg; 90*4882a593Smuzhiyun } __packed; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* structure to store configs related to UMAC clk programming */ 93*4882a593Smuzhiyun struct switch_clk { 94*4882a593Smuzhiyun __le16 switch_clk_info; 95*4882a593Smuzhiyun /* If switch_bbp_lmac_clk_reg is set then this value will be programmed 96*4882a593Smuzhiyun * into reg 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun __le16 bbp_lmac_clk_reg_val; 99*4882a593Smuzhiyun /* if switch_umac_clk is set then this value will be programmed */ 100*4882a593Smuzhiyun __le16 umac_clock_reg_config; 101*4882a593Smuzhiyun /* if switch_qspi_clk is set then this value will be programmed */ 102*4882a593Smuzhiyun __le16 qspi_uart_clock_reg_config; 103*4882a593Smuzhiyun } __packed; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define RSI_SWITCH_TASS_CLK BIT(0) 106*4882a593Smuzhiyun #define RSI_SWITCH_QSPI_CLK BIT(1) 107*4882a593Smuzhiyun #define RSI_SWITCH_SLP_CLK_2_32 BIT(2) 108*4882a593Smuzhiyun #define RSI_SWITCH_WLAN_BBP_LMAC_CLK_REG BIT(3) 109*4882a593Smuzhiyun #define RSI_SWITCH_ZBBT_BBP_LMAC_CLK_REG BIT(4) 110*4882a593Smuzhiyun #define RSI_SWITCH_BBP_LMAC_CLK_REG BIT(5) 111*4882a593Smuzhiyun #define RSI_MODEM_CLK_160MHZ BIT(6) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun struct switch_clk_9116 { 114*4882a593Smuzhiyun __le32 switch_clk_info; 115*4882a593Smuzhiyun __le32 tass_clock_reg; 116*4882a593Smuzhiyun __le32 wlan_bbp_lmac_clk_reg_val; 117*4882a593Smuzhiyun __le32 zbbt_bbp_lmac_clk_reg_val; 118*4882a593Smuzhiyun __le32 bbp_lmac_clk_en_val; 119*4882a593Smuzhiyun } __packed; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun struct device_clk_info { 122*4882a593Smuzhiyun struct pll_config pll_config_g; 123*4882a593Smuzhiyun struct switch_clk switch_clk_g; 124*4882a593Smuzhiyun } __packed; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun struct device_clk_info_9116 { 127*4882a593Smuzhiyun struct pll_config_9116 pll_config_9116_g; 128*4882a593Smuzhiyun struct switch_clk_9116 switch_clk_9116_g; 129*4882a593Smuzhiyun } __packed; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun struct bootup_params { 132*4882a593Smuzhiyun __le16 magic_number; 133*4882a593Smuzhiyun __le16 crystal_good_time; 134*4882a593Smuzhiyun __le32 valid; 135*4882a593Smuzhiyun __le32 reserved_for_valids; 136*4882a593Smuzhiyun __le16 bootup_mode_info; 137*4882a593Smuzhiyun /* configuration used for digital loop back */ 138*4882a593Smuzhiyun __le16 digital_loop_back_params; 139*4882a593Smuzhiyun __le16 rtls_timestamp_en; 140*4882a593Smuzhiyun __le16 host_spi_intr_cfg; 141*4882a593Smuzhiyun struct device_clk_info device_clk_info[3]; 142*4882a593Smuzhiyun /* ulp buckboost wait time */ 143*4882a593Smuzhiyun __le32 buckboost_wakeup_cnt; 144*4882a593Smuzhiyun /* pmu wakeup wait time & WDT EN info */ 145*4882a593Smuzhiyun __le16 pmu_wakeup_wait; 146*4882a593Smuzhiyun u8 shutdown_wait_time; 147*4882a593Smuzhiyun /* Sleep clock source selection */ 148*4882a593Smuzhiyun u8 pmu_slp_clkout_sel; 149*4882a593Smuzhiyun /* WDT programming values */ 150*4882a593Smuzhiyun __le32 wdt_prog_value; 151*4882a593Smuzhiyun /* WDT soc reset delay */ 152*4882a593Smuzhiyun __le32 wdt_soc_rst_delay; 153*4882a593Smuzhiyun /* dcdc modes configs */ 154*4882a593Smuzhiyun __le32 dcdc_operation_mode; 155*4882a593Smuzhiyun __le32 soc_reset_wait_cnt; 156*4882a593Smuzhiyun __le32 waiting_time_at_fresh_sleep; 157*4882a593Smuzhiyun __le32 max_threshold_to_avoid_sleep; 158*4882a593Smuzhiyun u8 beacon_resedue_alg_en; 159*4882a593Smuzhiyun } __packed; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun struct bootup_params_9116 { 162*4882a593Smuzhiyun __le16 magic_number; 163*4882a593Smuzhiyun #define LOADED_TOKEN 0x5AA5 /* Bootup params are installed by host 164*4882a593Smuzhiyun * or OTP/FLASH (Bootloader) 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun #define ROM_TOKEN 0x55AA /* Bootup params are taken from ROM 167*4882a593Smuzhiyun * itself in MCU mode. 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun __le16 crystal_good_time; 170*4882a593Smuzhiyun __le32 valid; 171*4882a593Smuzhiyun __le32 reserved_for_valids; 172*4882a593Smuzhiyun __le16 bootup_mode_info; 173*4882a593Smuzhiyun #define BT_COEXIST BIT(0) 174*4882a593Smuzhiyun #define BOOTUP_MODE (BIT(2) | BIT(1)) 175*4882a593Smuzhiyun #define CUR_DEV_MODE_9116 (bootup_params_9116.bootup_mode_info >> 1) 176*4882a593Smuzhiyun __le16 digital_loop_back_params; 177*4882a593Smuzhiyun __le16 rtls_timestamp_en; 178*4882a593Smuzhiyun __le16 host_spi_intr_cfg; 179*4882a593Smuzhiyun struct device_clk_info_9116 device_clk_info_9116[1]; 180*4882a593Smuzhiyun __le32 buckboost_wakeup_cnt; 181*4882a593Smuzhiyun __le16 pmu_wakeup_wait; 182*4882a593Smuzhiyun u8 shutdown_wait_time; 183*4882a593Smuzhiyun u8 pmu_slp_clkout_sel; 184*4882a593Smuzhiyun __le32 wdt_prog_value; 185*4882a593Smuzhiyun __le32 wdt_soc_rst_delay; 186*4882a593Smuzhiyun __le32 dcdc_operation_mode; 187*4882a593Smuzhiyun __le32 soc_reset_wait_cnt; 188*4882a593Smuzhiyun __le32 waiting_time_at_fresh_sleep; 189*4882a593Smuzhiyun __le32 max_threshold_to_avoid_sleep; 190*4882a593Smuzhiyun u8 beacon_resedue_alg_en; 191*4882a593Smuzhiyun } __packed; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #endif 194