xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/rockchip_wlan/rtl8822be/include/rtl8723d_xmit.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /******************************************************************************
2  *
3  * Copyright(c) 2007 - 2012 Realtek Corporation. All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  *
19  ******************************************************************************/
20 #ifndef __RTL8723D_XMIT_H__
21 #define __RTL8723D_XMIT_H__
22 
23 
24 #define MAX_TID (15)
25 
26 
27 #ifndef __INC_HAL8723DDESC_H
28 #define __INC_HAL8723DDESC_H
29 
30 #define RX_STATUS_DESC_SIZE_8723D		24
31 #define RX_DRV_INFO_SIZE_UNIT_8723D 8
32 
33 
34 /* DWORD 0 */
35 #define SET_RX_STATUS_DESC_PKT_LEN_8723D(__pRxStatusDesc, __Value) \
36 	SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 0, 14, __Value)
37 #define SET_RX_STATUS_DESC_EOR_8723D(__pRxStatusDesc, __Value) \
38 	SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 30, 1, __Value)
39 #define SET_RX_STATUS_DESC_OWN_8723D(__pRxStatusDesc, __Value) \
40 	SET_BITS_TO_LE_4BYTE(__pRxStatusDesc, 31, 1, __Value)
41 
42 #define GET_RX_STATUS_DESC_PKT_LEN_8723D(__pRxStatusDesc) \
43 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 0, 14)
44 #define GET_RX_STATUS_DESC_CRC32_8723D(__pRxStatusDesc) \
45 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 14, 1)
46 #define GET_RX_STATUS_DESC_ICV_8723D(__pRxStatusDesc) \
47 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 15, 1)
48 #define GET_RX_STATUS_DESC_DRVINFO_SIZE_8723D(__pRxStatusDesc) \
49 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 16, 4)
50 #define GET_RX_STATUS_DESC_SECURITY_8723D(__pRxStatusDesc) \
51 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 20, 3)
52 #define GET_RX_STATUS_DESC_QOS_8723D(__pRxStatusDesc) \
53 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 23, 1)
54 #define GET_RX_STATUS_DESC_SHIFT_8723D(__pRxStatusDesc) \
55 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 24, 2)
56 #define GET_RX_STATUS_DESC_PHY_STATUS_8723D(__pRxStatusDesc) \
57 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 26, 1)
58 #define GET_RX_STATUS_DESC_SWDEC_8723D(__pRxStatusDesc) \
59 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 27, 1)
60 #define GET_RX_STATUS_DESC_EOR_8723D(__pRxStatusDesc) \
61 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 30, 1)
62 #define GET_RX_STATUS_DESC_OWN_8723D(__pRxStatusDesc) \
63 	LE_BITS_TO_4BYTE(__pRxStatusDesc, 31, 1)
64 
65 /* DWORD 1 */
66 #define GET_RX_STATUS_DESC_MACID_8723D(__pRxDesc) \
67 	LE_BITS_TO_4BYTE(__pRxDesc+4, 0, 7)
68 #define GET_RX_STATUS_DESC_TID_8723D(__pRxDesc) \
69 	LE_BITS_TO_4BYTE(__pRxDesc+4, 8, 4)
70 #define GET_RX_STATUS_DESC_AMSDU_8723D(__pRxDesc) \
71 	LE_BITS_TO_4BYTE(__pRxDesc+4, 13, 1)
72 #define GET_RX_STATUS_DESC_RXID_MATCH_8723D(__pRxDesc) \
73 	LE_BITS_TO_4BYTE(__pRxDesc+4, 14, 1)
74 #define GET_RX_STATUS_DESC_PAGGR_8723D(__pRxDesc) \
75 	LE_BITS_TO_4BYTE(__pRxDesc+4, 15, 1)
76 #define GET_RX_STATUS_DESC_A1_FIT_8723D(__pRxDesc) \
77 	LE_BITS_TO_4BYTE(__pRxDesc+4, 16, 4)
78 #define GET_RX_STATUS_DESC_CHKERR_8723D(__pRxDesc) \
79 	LE_BITS_TO_4BYTE(__pRxDesc+4, 20, 1)
80 #define GET_RX_STATUS_DESC_IPVER_8723D(__pRxDesc) \
81 	LE_BITS_TO_4BYTE(__pRxDesc+4, 21, 1)
82 #define GET_RX_STATUS_DESC_IS_TCPUDP__8723D(__pRxDesc) \
83 	LE_BITS_TO_4BYTE(__pRxDesc+4, 22, 1)
84 #define GET_RX_STATUS_DESC_CHK_VLD_8723D(__pRxDesc) \
85 	LE_BITS_TO_4BYTE(__pRxDesc+4, 23, 1)
86 #define GET_RX_STATUS_DESC_PAM_8723D(__pRxDesc) \
87 	LE_BITS_TO_4BYTE(__pRxDesc+4, 24, 1)
88 #define GET_RX_STATUS_DESC_PWR_8723D(__pRxDesc) \
89 	LE_BITS_TO_4BYTE(__pRxDesc+4, 25, 1)
90 #define GET_RX_STATUS_DESC_MORE_DATA_8723D(__pRxDesc) \
91 	LE_BITS_TO_4BYTE(__pRxDesc+4, 26, 1)
92 #define GET_RX_STATUS_DESC_MORE_FRAG_8723D(__pRxDesc) \
93 	LE_BITS_TO_4BYTE(__pRxDesc+4, 27, 1)
94 #define GET_RX_STATUS_DESC_TYPE_8723D(__pRxDesc) \
95 	LE_BITS_TO_4BYTE(__pRxDesc+4, 28, 2)
96 #define GET_RX_STATUS_DESC_MC_8723D(__pRxDesc) \
97 	LE_BITS_TO_4BYTE(__pRxDesc+4, 30, 1)
98 #define GET_RX_STATUS_DESC_BC_8723D(__pRxDesc) \
99 	LE_BITS_TO_4BYTE(__pRxDesc+4, 31, 1)
100 
101 /* DWORD 2 */
102 #define GET_RX_STATUS_DESC_SEQ_8723D(__pRxStatusDesc) \
103 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 0, 12)
104 #define GET_RX_STATUS_DESC_FRAG_8723D(__pRxStatusDesc) \
105 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 12, 4)
106 #define GET_RX_STATUS_DESC_RX_IS_QOS_8723D(__pRxStatusDesc) \
107 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 16, 1)
108 #define GET_RX_STATUS_DESC_WLANHD_IV_LEN_8723D(__pRxStatusDesc) \
109 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 18, 6)
110 #define GET_RX_STATUS_DESC_RPT_SEL_8723D(__pRxStatusDesc) \
111 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 28, 1)
112 #define GET_RX_STATUS_DESC_FCS_OK_8723D(__pRxStatusDesc) \
113 	LE_BITS_TO_4BYTE(__pRxStatusDesc+8, 31, 1)
114 
115 /* DWORD 3 */
116 #define GET_RX_STATUS_DESC_RX_RATE_8723D(__pRxStatusDesc) \
117 	LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 0, 7)
118 #define GET_RX_STATUS_DESC_HTC_8723D(__pRxStatusDesc) \
119 	LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 10, 1)
120 #define GET_RX_STATUS_DESC_EOSP_8723D(__pRxStatusDesc) \
121 	LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 11, 1)
122 #define GET_RX_STATUS_DESC_BSSID_FIT_8723D(__pRxStatusDesc) \
123 	LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 12, 2)
124 #ifdef CONFIG_USB_RX_AGGREGATION
125 #define GET_RX_STATUS_DESC_USB_AGG_PKTNUM_8723D(__pRxStatusDesc) \
126 	LE_BITS_TO_4BYTE(__pRxStatusDesc+12, 16, 8)
127 #endif
128 #define GET_RX_STATUS_DESC_PATTERN_MATCH_8723D(__pRxDesc) \
129 	LE_BITS_TO_4BYTE(__pRxDesc+12, 29, 1)
130 #define GET_RX_STATUS_DESC_UNICAST_MATCH_8723D(__pRxDesc) \
131 	LE_BITS_TO_4BYTE(__pRxDesc+12, 30, 1)
132 #define GET_RX_STATUS_DESC_MAGIC_MATCH_8723D(__pRxDesc) \
133 	LE_BITS_TO_4BYTE(__pRxDesc+12, 31, 1)
134 
135 /* DWORD 6 */
136 #define GET_RX_STATUS_DESC_MATCH_ID_8723D(__pRxDesc) \
137 	LE_BITS_TO_4BYTE(__pRxDesc+16, 0, 7)
138 
139 /* DWORD 5 */
140 #define GET_RX_STATUS_DESC_TSFL_8723D(__pRxStatusDesc) \
141 	LE_BITS_TO_4BYTE(__pRxStatusDesc+20, 0, 32)
142 
143 #define GET_RX_STATUS_DESC_BUFF_ADDR_8723D(__pRxDesc) \
144 	LE_BITS_TO_4BYTE(__pRxDesc+24, 0, 32)
145 #define GET_RX_STATUS_DESC_BUFF_ADDR64_8723D(__pRxDesc) \
146 	LE_BITS_TO_4BYTE(__pRxDesc+28, 0, 32)
147 
148 #define SET_RX_STATUS_DESC_BUFF_ADDR_8723D(__pRxDesc, __Value) \
149 	SET_BITS_TO_LE_4BYTE(__pRxDesc+24, 0, 32, __Value)
150 
151 
152 /* Dword 0, rsvd: bit26, bit28 */
153 #define GET_TX_DESC_OWN_8723D(__pTxDesc)\
154 	LE_BITS_TO_4BYTE(__pTxDesc, 31, 1)
155 
156 #define SET_TX_DESC_PKT_SIZE_8723D(__pTxDesc, __Value) \
157 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 16, __Value)
158 #define SET_TX_DESC_OFFSET_8723D(__pTxDesc, __Value) \
159 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 8, __Value)
160 #define SET_TX_DESC_BMC_8723D(__pTxDesc, __Value) \
161 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 24, 1, __Value)
162 #define SET_TX_DESC_HTC_8723D(__pTxDesc, __Value) \
163 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 25, 1, __Value)
164 #define SET_TX_DESC_AMSDU_PAD_EN_8723D(__pTxDesc, __Value) \
165 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 27, 1, __Value)
166 #define SET_TX_DESC_NO_ACM_8723D(__pTxDesc, __Value) \
167 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 29, 1, __Value)
168 #define SET_TX_DESC_GF_8723D(__pTxDesc, __Value) \
169 	SET_BITS_TO_LE_4BYTE(__pTxDesc, 30, 1, __Value)
170 
171 /* Dword 1 */
172 #define SET_TX_DESC_MACID_8723D(__pTxDesc, __Value) \
173 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 7, __Value)
174 #define SET_TX_DESC_QUEUE_SEL_8723D(__pTxDesc, __Value) \
175 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 8, 5, __Value)
176 #define SET_TX_DESC_RDG_NAV_EXT_8723D(__pTxDesc, __Value) \
177 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 13, 1, __Value)
178 #define SET_TX_DESC_LSIG_TXOP_EN_8723D(__pTxDesc, __Value) \
179 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 14, 1, __Value)
180 #define SET_TX_DESC_PIFS_8723D(__pTxDesc, __Value) \
181 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 15, 1, __Value)
182 #define SET_TX_DESC_RATE_ID_8723D(__pTxDesc, __Value) \
183 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 16, 5, __Value)
184 #define SET_TX_DESC_EN_DESC_ID_8723D(__pTxDesc, __Value) \
185 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 21, 1, __Value)
186 #define SET_TX_DESC_SEC_TYPE_8723D(__pTxDesc, __Value) \
187 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 22, 2, __Value)
188 #define SET_TX_DESC_PKT_OFFSET_8723D(__pTxDesc, __Value) \
189 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 24, 5, __Value)
190 #define SET_TX_DESC_MORE_DATA_8723D(__pTxDesc, __Value) \
191 	SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 29, 1, __Value)
192 
193 /* Dword 2  remove P_AID, G_ID field*/
194 #define SET_TX_DESC_CCA_RTS_8723D(__pTxDesc, __Value) \
195 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 10, 2, __Value)
196 #define SET_TX_DESC_AGG_ENABLE_8723D(__pTxDesc, __Value) \
197 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 12, 1, __Value)
198 #define SET_TX_DESC_RDG_ENABLE_8723D(__pTxDesc, __Value) \
199 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 13, 1, __Value)
200 #define SET_TX_DESC_NULL0_8723D(__pTxDesc, __Value) \
201 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 14, 1, __Value)
202 #define SET_TX_DESC_NULL1_8723D(__pTxDesc, __Value) \
203 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 15, 1, __Value)
204 #define SET_TX_DESC_BK_8723D(__pTxDesc, __Value) \
205 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 16, 1, __Value)
206 #define SET_TX_DESC_MORE_FRAG_8723D(__pTxDesc, __Value) \
207 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 17, 1, __Value)
208 #define SET_TX_DESC_RAW_8723D(__pTxDesc, __Value) \
209 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 18, 1, __Value)
210 #define SET_TX_DESC_CCX_8723D(__pTxDesc, __Value) \
211 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 19, 1, __Value)
212 #define SET_TX_DESC_AMPDU_DENSITY_8723D(__pTxDesc, __Value) \
213 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 20, 3, __Value)
214 #define SET_TX_DESC_BT_INT_8723D(__pTxDesc, __Value) \
215 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 23, 1, __Value)
216 #define SET_TX_DESC_FTM_EN_8723D(__pTxDesc, __Value) \
217 	SET_BITS_TO_LE_4BYTE(__pTxDesc+8, 30, 1, __Value)
218 
219 /* Dword 3 */
220 #define SET_TX_DESC_NAV_USE_HDR_8723D(__pTxDesc, __Value) \
221 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 5, 1, __Value)
222 #define SET_TX_DESC_HWSEQ_SEL_8723D(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 6, 2, __Value)
223 #define SET_TX_DESC_USE_RATE_8723D(__pTxDesc, __Value) \
224 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 8, 1, __Value)
225 #define SET_TX_DESC_DISABLE_RTS_FB_8723D(__pTxDesc, __Value) \
226 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 9, 1, __Value)
227 #define SET_TX_DESC_DISABLE_FB_8723D(__pTxDesc, __Value) \
228 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 10, 1, __Value)
229 #define SET_TX_DESC_CTS2SELF_8723D(__pTxDesc, __Value) \
230 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 11, 1, __Value)
231 #define SET_TX_DESC_RTS_ENABLE_8723D(__pTxDesc, __Value) \
232 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 12, 1, __Value)
233 #define SET_TX_DESC_HW_RTS_ENABLE_8723D(__pTxDesc, __Value) \
234 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 13, 1, __Value)
235 #define SET_TX_DESC_PORT_ID_8723D(__pTxDesc, __Value) \
236 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 14, 2, __Value)
237 #define SET_TX_DESC_USE_MAX_LEN_8723D(__pTxDesc, __Value) \
238 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 16, 1, __Value)
239 #define SET_TX_DESC_MAX_AGG_NUM_8723D(__pTxDesc, __Value) \
240 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 17, 5, __Value)
241 #define SET_TX_DESC_AMPDU_MAX_TIME_8723D(__pTxDesc, __Value) \
242 	SET_BITS_TO_LE_4BYTE(__pTxDesc+12, 24, 8, __Value)
243 
244 /* Dword 4 */
245 #define SET_TX_DESC_TX_RATE_8723D(__pTxDesc, __Value) \
246 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 0, 7, __Value)
247 #define SET_TX_DESC_TX_TRY_RATE_8723D(__pTxDesc, __Value) \
248 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 7, 1, __Value)
249 #define SET_TX_DESC_DATA_RATE_FB_LIMIT_8723D(__pTxDesc, __Value) \
250 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 8, 5, __Value)
251 #define SET_TX_DESC_RTS_RATE_FB_LIMIT_8723D(__pTxDesc, __Value) \
252 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 13, 4, __Value)
253 #define SET_TX_DESC_RETRY_LIMIT_ENABLE_8723D(__pTxDesc, __Value) \
254 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 17, 1, __Value)
255 #define SET_TX_DESC_DATA_RETRY_LIMIT_8723D(__pTxDesc, __Value) \
256 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 18, 6, __Value)
257 #define SET_TX_DESC_RTS_RATE_8723D(__pTxDesc, __Value) \
258 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 24, 5, __Value)
259 #define SET_TX_DESC_PCTS_EN_8723D(__pTxDesc, __Value) \
260 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 29, 1, __Value)
261 #define SET_TX_DESC_PCTS_MASK_IDX_8723D(__pTxDesc, __Value) \
262 	SET_BITS_TO_LE_4BYTE(__pTxDesc+16, 30, 2, __Value)
263 
264 /* Dword 5 */
265 #define SET_TX_DESC_DATA_SC_8723D(__pTxDesc, __Value) \
266 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 0, 4, __Value)
267 #define SET_TX_DESC_DATA_SHORT_8723D(__pTxDesc, __Value) \
268 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 4, 1, __Value)
269 #define SET_TX_DESC_DATA_BW_8723D(__pTxDesc, __Value) \
270 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 5, 2, __Value)
271 #define SET_TX_DESC_DATA_STBC_8723D(__pTxDesc, __Value) \
272 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 8, 2, __Value)
273 #define SET_TX_DESC_RTS_STBC_8723D(__pTxDesc, __Value) \
274 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 10, 2, __Value)
275 #define SET_TX_DESC_RTS_SHORT_8723D(__pTxDesc, __Value) \
276 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 12, 1, __Value)
277 #define SET_TX_DESC_RTS_SC_8723D(__pTxDesc, __Value) \
278 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 13, 4, __Value)
279 #define SET_TX_DESC_PATH_A_EN_8723D(__pTxDesc, __Value) \
280 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 24, 1, __Value)
281 #define SET_TX_DESC_TXPWR_OF_SET_8723D(__pTxDesc, __Value) \
282 	SET_BITS_TO_LE_4BYTE(__pTxDesc+20, 28, 3, __Value)
283 
284 /* Dword 6 */
285 #define SET_TX_DESC_SW_DEFINE_8723D(__pTxDesc, __Value) \
286 	SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 0, 12, __Value)
287 #define SET_TX_DESC_MBSSID_8723D(__pTxDesc, __Value) \
288 	SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 12, 4, __Value)
289 #define SET_TX_DESC_RF_SEL_8723D(__pTxDesc, __Value) \
290 	SET_BITS_TO_LE_4BYTE(__pTxDesc+24, 16, 3, __Value)
291 
292 /* Dword 7 */
293 #if (DEV_BUS_TYPE == RT_PCI_INTERFACE)
294 #define SET_TX_DESC_TX_BUFFER_SIZE_8723D(__pTxDesc, __Value) \
295 	SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value)
296 #elif(DEV_BUS_TYPE == RT_USB_INTERFACE)
297 #define SET_TX_DESC_TX_DESC_CHECKSUM_8723D(__pTxDesc, __Value) \
298 	SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 0, 16, __Value)
299 #else
300 #define SET_TX_DESC_TX_TIMESTAMP_8723D(__pTxDesc, __Value) \
301 	SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 6, 18, __Value)
302 #endif
303 
304 #define SET_TX_DESC_USB_TXAGG_NUM_8723D(__pTxDesc, __Value) \
305 	SET_BITS_TO_LE_4BYTE(__pTxDesc+28, 24, 8, __Value)
306 
307 /* Dword 8 */
308 #define SET_TX_DESC_RTS_RC_8723D(__pTxDesc, __Value) \
309 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 0, 6, __Value)
310 #define SET_TX_DESC_BAR_RC_8723D(__pTxDesc, __Value) \
311 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 6, 2, __Value)
312 #define SET_TX_DESC_DATA_RC_8723D(__pTxDesc, __Value) \
313 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 8, 6, __Value)
314 #define SET_TX_DESC_HWSEQ_EN_8723D(__pTxDesc, __Value) \
315 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 15, 1, __Value)
316 #define SET_TX_DESC_NEXTHEADPAGE_8723D(__pTxDesc, __Value) \
317 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 16, 8, __Value)
318 #define SET_TX_DESC_TAILPAGE_8723D(__pTxDesc, __Value) \
319 	SET_BITS_TO_LE_4BYTE(__pTxDesc+32, 24, 8, __Value)
320 
321 /* Dword 9 */
322 #define SET_TX_DESC_PADDING_LEN_8723D(__pTxDesc, __Value) \
323 	SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 0, 11, __Value)
324 #define SET_TX_DESC_SEQ_8723D(__pTxDesc, __Value) \
325 	SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 12, 12, __Value)
326 #define SET_TX_DESC_FINAL_DATA_RATE_8723D(__pTxDesc, __Value) \
327 	SET_BITS_TO_LE_4BYTE(__pTxDesc+36, 24, 8, __Value)
328 
329 
330 #define SET_EARLYMODE_PKTNUM_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr, 0, 4, __Value)
331 #define SET_EARLYMODE_LEN0_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr, 4, 15, __Value)
332 #define SET_EARLYMODE_LEN1_1_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr, 19, 13, __Value)
333 #define SET_EARLYMODE_LEN1_2_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr+4, 0, 2, __Value)
334 #define SET_EARLYMODE_LEN2_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr+4, 2, 15,	__Value)
335 #define SET_EARLYMODE_LEN3_8723D(__pAddr, __Value)					SET_BITS_TO_LE_4BYTE(__pAddr+4, 17, 15, __Value)
336 
337 
338 /*-----------------------------------------------------------------*/
339 /*	RTL8723D TX BUFFER DESC                                      */
340 /*-----------------------------------------------------------------*/
341 #ifdef CONFIG_64BIT_DMA
342 	#define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16), 0, 16, __Valeu)
343 	#define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16), 31, 1, __Valeu)
344 	#define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16)+4, 0, 32, __Valeu)
345 	#define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+((__Offset)*16)+8, 0, 32, __Valeu)
346 #else
347 	#define SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 0, 16, __Valeu)
348 	#define SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8), 31, 1, __Valeu)
349 	#define SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, __Offset, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc+(__Offset*8)+4, 0, 32, __Valeu)
350 	#define SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, __Offset, __Valeu)	/* 64 BIT mode only */
351 #endif
352 /* ********************************************************* */
353 
354 /* 64 bits  -- 32 bits */
355 /* =======     ======= */
356 /* Dword 0     0 */
357 #define SET_TX_BUFF_DESC_LEN_0_8723D(__pTxDesc, __Valeu) SET_BITS_TO_LE_4BYTE(__pTxDesc, 0, 14, __Valeu)
358 #define SET_TX_BUFF_DESC_PSB_8723D(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 16, 15, __Value)
359 #define SET_TX_BUFF_DESC_OWN_8723D(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc, 31, 1, __Value)
360 
361 /* Dword 1     1 */
362 #define SET_TX_BUFF_DESC_ADDR_LOW_0_8723D(__pTxDesc, __Value) SET_BITS_TO_LE_4BYTE(__pTxDesc+4, 0, 32, __Value)
363 #define GET_TX_BUFF_DESC_ADDR_LOW_0_8723D(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+4, 0, 32)
364 /* Dword 2     NA */
365 #define SET_TX_BUFF_DESC_ADDR_HIGH_0_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 0, __Value)
366 #ifdef CONFIG_64BIT_DMA
367 	#define GET_TX_BUFF_DESC_ADDR_HIGH_0_8723D(__pTxDesc) LE_BITS_TO_4BYTE(__pTxDesc+8, 0, 32)
368 #else
369 	#define GET_TX_BUFF_DESC_ADDR_HIGH_0_8723D(__pTxDesc) 0
370 #endif
371 /* Dword 3     NA */
372 /* RESERVED 0 */
373 /* Dword 4     2 */
374 #define SET_TX_BUFF_DESC_LEN_1_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 1, __Value)
375 #define SET_TX_BUFF_DESC_AMSDU_1_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 1, __Value)
376 /* Dword 5     3 */
377 #define SET_TX_BUFF_DESC_ADDR_LOW_1_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 1, __Value)
378 /* Dword 6     NA */
379 #define SET_TX_BUFF_DESC_ADDR_HIGH_1_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 1, __Value)
380 /* Dword 7     NA */
381 /*RESERVED 0 */
382 /* Dword 8     4 */
383 #define SET_TX_BUFF_DESC_LEN_2_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 2, __Value)
384 #define SET_TX_BUFF_DESC_AMSDU_2_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 2, __Value)
385 /* Dword 9     5 */
386 #define SET_TX_BUFF_DESC_ADDR_LOW_2_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 2, __Value)
387 /* Dword 10    NA */
388 #define SET_TX_BUFF_DESC_ADDR_HIGH_2_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 2, __Value)
389 /* Dword 11    NA */
390 /*RESERVED 0 */
391 /* Dword 12    6 */
392 #define SET_TX_BUFF_DESC_LEN_3_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_LEN_WITH_OFFSET(__pTxDesc, 3, __Value)
393 #define SET_TX_BUFF_DESC_AMSDU_3_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(__pTxDesc, 3, __Value)
394 /* Dword 13    7 */
395 #define SET_TX_BUFF_DESC_ADDR_LOW_3_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(__pTxDesc, 3, __Value)
396 /* Dword 14    NA */
397 #define SET_TX_BUFF_DESC_ADDR_HIGH_3_8723D(__pTxDesc, __Value) SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(__pTxDesc, 3, __Value)
398 /* Dword 15    NA */
399 /*RESERVED 0 */
400 
401 
402 #endif
403 /* -----------------------------------------------------------
404  *
405  *	Rate
406  *
407  * -----------------------------------------------------------
408  * CCK Rates, TxHT = 0 */
409 #define DESC8723D_RATE1M				0x00
410 #define DESC8723D_RATE2M				0x01
411 #define DESC8723D_RATE5_5M				0x02
412 #define DESC8723D_RATE11M				0x03
413 
414 /* OFDM Rates, TxHT = 0 */
415 #define DESC8723D_RATE6M				0x04
416 #define DESC8723D_RATE9M				0x05
417 #define DESC8723D_RATE12M				0x06
418 #define DESC8723D_RATE18M				0x07
419 #define DESC8723D_RATE24M				0x08
420 #define DESC8723D_RATE36M				0x09
421 #define DESC8723D_RATE48M				0x0a
422 #define DESC8723D_RATE54M				0x0b
423 
424 /* MCS Rates, TxHT = 1 */
425 #define DESC8723D_RATEMCS0				0x0c
426 #define DESC8723D_RATEMCS1				0x0d
427 #define DESC8723D_RATEMCS2				0x0e
428 #define DESC8723D_RATEMCS3				0x0f
429 #define DESC8723D_RATEMCS4				0x10
430 #define DESC8723D_RATEMCS5				0x11
431 #define DESC8723D_RATEMCS6				0x12
432 #define DESC8723D_RATEMCS7				0x13
433 #define DESC8723D_RATEMCS8				0x14
434 #define DESC8723D_RATEMCS9				0x15
435 #define DESC8723D_RATEMCS10		0x16
436 #define DESC8723D_RATEMCS11		0x17
437 #define DESC8723D_RATEMCS12		0x18
438 #define DESC8723D_RATEMCS13		0x19
439 #define DESC8723D_RATEMCS14		0x1a
440 #define DESC8723D_RATEMCS15		0x1b
441 #define DESC8723D_RATEVHTSS1MCS0		0x2c
442 #define DESC8723D_RATEVHTSS1MCS1		0x2d
443 #define DESC8723D_RATEVHTSS1MCS2		0x2e
444 #define DESC8723D_RATEVHTSS1MCS3		0x2f
445 #define DESC8723D_RATEVHTSS1MCS4		0x30
446 #define DESC8723D_RATEVHTSS1MCS5		0x31
447 #define DESC8723D_RATEVHTSS1MCS6		0x32
448 #define DESC8723D_RATEVHTSS1MCS7		0x33
449 #define DESC8723D_RATEVHTSS1MCS8		0x34
450 #define DESC8723D_RATEVHTSS1MCS9		0x35
451 #define DESC8723D_RATEVHTSS2MCS0		0x36
452 #define DESC8723D_RATEVHTSS2MCS1		0x37
453 #define DESC8723D_RATEVHTSS2MCS2		0x38
454 #define DESC8723D_RATEVHTSS2MCS3		0x39
455 #define DESC8723D_RATEVHTSS2MCS4		0x3a
456 #define DESC8723D_RATEVHTSS2MCS5		0x3b
457 #define DESC8723D_RATEVHTSS2MCS6		0x3c
458 #define DESC8723D_RATEVHTSS2MCS7		0x3d
459 #define DESC8723D_RATEVHTSS2MCS8		0x3e
460 #define DESC8723D_RATEVHTSS2MCS9		0x3f
461 
462 
463 #define	RX_HAL_IS_CCK_RATE_8723D(pDesc)\
464 	(GET_RX_STATUS_DESC_RX_RATE_8723D(pDesc) == DESC8723D_RATE1M || \
465 	 GET_RX_STATUS_DESC_RX_RATE_8723D(pDesc) == DESC8723D_RATE2M || \
466 	 GET_RX_STATUS_DESC_RX_RATE_8723D(pDesc) == DESC8723D_RATE5_5M || \
467 	 GET_RX_STATUS_DESC_RX_RATE_8723D(pDesc) == DESC8723D_RATE11M)
468 
469 #ifdef CONFIG_TRX_BD_ARCH
470 	struct tx_desc;
471 #endif
472 
473 void rtl8723d_cal_txdesc_chksum(struct tx_desc *ptxdesc);
474 void rtl8723d_update_txdesc(struct xmit_frame *pxmitframe, u8 *pmem);
475 void rtl8723d_fill_txdesc_sectype(struct pkt_attrib *pattrib, struct tx_desc *ptxdesc);
476 void rtl8723d_fill_txdesc_vcs(PADAPTER padapter, struct pkt_attrib *pattrib, struct tx_desc *ptxdesc);
477 void rtl8723d_fill_txdesc_phy(PADAPTER padapter, struct pkt_attrib *pattrib, struct tx_desc *ptxdesc);
478 void rtl8723d_fill_fake_txdesc(PADAPTER padapter, u8 *pDesc, u32 BufferLen, u8 IsPsPoll, u8 IsBTQosNull, u8 bDataFrame);
479 
480 #if defined(CONFIG_CONCURRENT_MODE)
481 	void fill_txdesc_force_bmc_camid(struct pkt_attrib *pattrib, u8 *ptxdesc);
482 #endif
483 
484 #if defined(CONFIG_SDIO_HCI) || defined(CONFIG_GSPI_HCI)
485 	s32 rtl8723ds_init_xmit_priv(PADAPTER padapter);
486 	void rtl8723ds_free_xmit_priv(PADAPTER padapter);
487 	s32 rtl8723ds_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
488 	s32 rtl8723ds_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
489 	s32	rtl8723ds_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe);
490 	s32 rtl8723ds_xmit_buf_handler(PADAPTER padapter);
491 	thread_return rtl8723ds_xmit_thread(thread_context context);
492 	#define hal_xmit_handler rtl8723ds_xmit_buf_handler
493 #endif
494 
495 #ifdef CONFIG_USB_HCI
496 	s32 rtl8723du_xmit_buf_handler(PADAPTER padapter);
497 	#define hal_xmit_handler rtl8723du_xmit_buf_handler
498 	s32 rtl8723du_init_xmit_priv(PADAPTER padapter);
499 	void rtl8723du_free_xmit_priv(PADAPTER padapter);
500 	s32 rtl8723du_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
501 	s32 rtl8723du_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
502 	s32	 rtl8723du_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe);
503 	void rtl8723du_xmit_tasklet(void *priv);
504 	s32 rtl8723du_xmitframe_complete(_adapter *padapter, struct xmit_priv *pxmitpriv, struct xmit_buf *pxmitbuf);
505 	void _dbg_dump_tx_info(_adapter	*padapter, int frame_tag, struct tx_desc *ptxdesc);
506 #endif
507 
508 #ifdef CONFIG_PCI_HCI
509 	s32 rtl8723de_init_xmit_priv(PADAPTER padapter);
510 	void rtl8723de_free_xmit_priv(PADAPTER padapter);
511 	struct xmit_buf *rtl8723de_dequeue_xmitbuf(struct rtw_tx_ring *ring);
512 	void	rtl8723de_xmitframe_resume(_adapter *padapter);
513 	s32 rtl8723de_hal_xmit(PADAPTER padapter, struct xmit_frame *pxmitframe);
514 	s32 rtl8723de_mgnt_xmit(PADAPTER padapter, struct xmit_frame *pmgntframe);
515 	s32	rtl8723de_hal_xmitframe_enqueue(_adapter *padapter, struct xmit_frame *pxmitframe);
516 	void rtl8723de_xmit_tasklet(void *priv);
517 #endif
518 
519 u8	BWMapping_8723D(PADAPTER Adapter, struct pkt_attrib *pattrib);
520 u8	SCMapping_8723D(PADAPTER Adapter, struct pkt_attrib	*pattrib);
521 
522 #endif
523