xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/rtw8822c.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #ifndef __RTW8822C_H__
6*4882a593Smuzhiyun #define __RTW8822C_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun struct rtw8822cu_efuse {
11*4882a593Smuzhiyun 	u8 res0[0x30];			/* 0x120 */
12*4882a593Smuzhiyun 	u8 vid[2];			/* 0x150 */
13*4882a593Smuzhiyun 	u8 pid[2];
14*4882a593Smuzhiyun 	u8 res1[3];
15*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0x157 */
16*4882a593Smuzhiyun 	u8 res2[0x3d];
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct rtw8822ce_efuse {
20*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0x120 */
21*4882a593Smuzhiyun 	u8 vender_id[2];
22*4882a593Smuzhiyun 	u8 device_id[2];
23*4882a593Smuzhiyun 	u8 sub_vender_id[2];
24*4882a593Smuzhiyun 	u8 sub_device_id[2];
25*4882a593Smuzhiyun 	u8 pmc[2];
26*4882a593Smuzhiyun 	u8 exp_device_cap[2];
27*4882a593Smuzhiyun 	u8 msi_cap;
28*4882a593Smuzhiyun 	u8 ltr_cap;			/* 0x133 */
29*4882a593Smuzhiyun 	u8 exp_link_control[2];
30*4882a593Smuzhiyun 	u8 link_cap[4];
31*4882a593Smuzhiyun 	u8 link_control[2];
32*4882a593Smuzhiyun 	u8 serial_number[8];
33*4882a593Smuzhiyun 	u8 res0:2;			/* 0x144 */
34*4882a593Smuzhiyun 	u8 ltr_en:1;
35*4882a593Smuzhiyun 	u8 res1:2;
36*4882a593Smuzhiyun 	u8 obff:2;
37*4882a593Smuzhiyun 	u8 res2:3;
38*4882a593Smuzhiyun 	u8 obff_cap:2;
39*4882a593Smuzhiyun 	u8 res3:4;
40*4882a593Smuzhiyun 	u8 class_code[3];
41*4882a593Smuzhiyun 	u8 res4;
42*4882a593Smuzhiyun 	u8 pci_pm_L1_2_supp:1;
43*4882a593Smuzhiyun 	u8 pci_pm_L1_1_supp:1;
44*4882a593Smuzhiyun 	u8 aspm_pm_L1_2_supp:1;
45*4882a593Smuzhiyun 	u8 aspm_pm_L1_1_supp:1;
46*4882a593Smuzhiyun 	u8 L1_pm_substates_supp:1;
47*4882a593Smuzhiyun 	u8 res5:3;
48*4882a593Smuzhiyun 	u8 port_common_mode_restore_time;
49*4882a593Smuzhiyun 	u8 port_t_power_on_scale:2;
50*4882a593Smuzhiyun 	u8 res6:1;
51*4882a593Smuzhiyun 	u8 port_t_power_on_value:5;
52*4882a593Smuzhiyun 	u8 res7;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct rtw8822c_efuse {
56*4882a593Smuzhiyun 	__le16 rtl_id;
57*4882a593Smuzhiyun 	u8 res0[0x0e];
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* power index for four RF paths */
60*4882a593Smuzhiyun 	struct rtw_txpwr_idx txpwr_idx_table[4];
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	u8 channel_plan;		/* 0xb8 */
63*4882a593Smuzhiyun 	u8 xtal_k;
64*4882a593Smuzhiyun 	u8 res1;
65*4882a593Smuzhiyun 	u8 iqk_lck;
66*4882a593Smuzhiyun 	u8 res2[5];			/* 0xbc */
67*4882a593Smuzhiyun 	u8 rf_board_option;
68*4882a593Smuzhiyun 	u8 rf_feature_option;
69*4882a593Smuzhiyun 	u8 rf_bt_setting;
70*4882a593Smuzhiyun 	u8 eeprom_version;
71*4882a593Smuzhiyun 	u8 eeprom_customer_id;
72*4882a593Smuzhiyun 	u8 tx_bb_swing_setting_2g;
73*4882a593Smuzhiyun 	u8 tx_bb_swing_setting_5g;
74*4882a593Smuzhiyun 	u8 tx_pwr_calibrate_rate;
75*4882a593Smuzhiyun 	u8 rf_antenna_option;		/* 0xc9 */
76*4882a593Smuzhiyun 	u8 rfe_option;
77*4882a593Smuzhiyun 	u8 country_code[2];
78*4882a593Smuzhiyun 	u8 res3[3];
79*4882a593Smuzhiyun 	u8 path_a_thermal;		/* 0xd0 */
80*4882a593Smuzhiyun 	u8 path_b_thermal;
81*4882a593Smuzhiyun 	u8 res4[2];
82*4882a593Smuzhiyun 	u8 rx_gain_gap_2g_ofdm;
83*4882a593Smuzhiyun 	u8 res5;
84*4882a593Smuzhiyun 	u8 rx_gain_gap_2g_cck;
85*4882a593Smuzhiyun 	u8 res6;
86*4882a593Smuzhiyun 	u8 rx_gain_gap_5gl;
87*4882a593Smuzhiyun 	u8 res7;
88*4882a593Smuzhiyun 	u8 rx_gain_gap_5gm;
89*4882a593Smuzhiyun 	u8 res8;
90*4882a593Smuzhiyun 	u8 rx_gain_gap_5gh;
91*4882a593Smuzhiyun 	u8 res9;
92*4882a593Smuzhiyun 	u8 res10[0x42];
93*4882a593Smuzhiyun 	union {
94*4882a593Smuzhiyun 		struct rtw8822cu_efuse u;
95*4882a593Smuzhiyun 		struct rtw8822ce_efuse e;
96*4882a593Smuzhiyun 	};
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun enum rtw8822c_dpk_agc_phase {
100*4882a593Smuzhiyun 	RTW_DPK_GAIN_CHECK,
101*4882a593Smuzhiyun 	RTW_DPK_GAIN_LARGE,
102*4882a593Smuzhiyun 	RTW_DPK_GAIN_LESS,
103*4882a593Smuzhiyun 	RTW_DPK_GL_LARGE,
104*4882a593Smuzhiyun 	RTW_DPK_GL_LESS,
105*4882a593Smuzhiyun 	RTW_DPK_LOSS_CHECK,
106*4882a593Smuzhiyun 	RTW_DPK_AGC_OUT,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun enum rtw8822c_dpk_one_shot_action {
110*4882a593Smuzhiyun 	RTW_DPK_CAL_PWR,
111*4882a593Smuzhiyun 	RTW_DPK_GAIN_LOSS,
112*4882a593Smuzhiyun 	RTW_DPK_DO_DPK,
113*4882a593Smuzhiyun 	RTW_DPK_DPK_ON,
114*4882a593Smuzhiyun 	RTW_DPK_DAGC,
115*4882a593Smuzhiyun 	RTW_DPK_ACTION_MAX
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun void rtw8822c_parse_tbl_dpk(struct rtw_dev *rtwdev,
119*4882a593Smuzhiyun 			    const struct rtw_table *tbl);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define RTW_DECL_TABLE_DPK(name)			\
122*4882a593Smuzhiyun const struct rtw_table name ## _tbl = {			\
123*4882a593Smuzhiyun 	.data = name,					\
124*4882a593Smuzhiyun 	.size = ARRAY_SIZE(name),			\
125*4882a593Smuzhiyun 	.parse = rtw8822c_parse_tbl_dpk,		\
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define DACK_PATH_8822C		2
129*4882a593Smuzhiyun #define DACK_REG_8822C		16
130*4882a593Smuzhiyun #define DACK_RF_8822C		1
131*4882a593Smuzhiyun #define DACK_SN_8822C		100
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* phy status page0 */
134*4882a593Smuzhiyun #define GET_PHY_STAT_P0_PWDB_A(phy_stat)                                       \
135*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
136*4882a593Smuzhiyun #define GET_PHY_STAT_P0_PWDB_B(phy_stat)                                       \
137*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
138*4882a593Smuzhiyun #define GET_PHY_STAT_P0_GAIN_A(phy_stat)                                       \
139*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(21, 16))
140*4882a593Smuzhiyun #define GET_PHY_STAT_P0_GAIN_B(phy_stat)                                       \
141*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(29, 24))
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* phy status page1 */
144*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_A(phy_stat)                                       \
145*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
146*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_B(phy_stat)                                       \
147*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
148*4882a593Smuzhiyun #define GET_PHY_STAT_P1_L_RXSC(phy_stat)                                       \
149*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
150*4882a593Smuzhiyun #define GET_PHY_STAT_P1_HT_RXSC(phy_stat)                                      \
151*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
152*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXEVM_A(phy_stat)                                      \
153*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
154*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXEVM_B(phy_stat)                                      \
155*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8))
156*4882a593Smuzhiyun #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat)                                 \
157*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
158*4882a593Smuzhiyun #define GET_PHY_STAT_P1_CFO_TAIL_B(phy_stat)                                 \
159*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8))
160*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXSNR_A(phy_stat)                                      \
161*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
162*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXSNR_B(phy_stat)                                      \
163*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8))
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define REG_ANAPARLDO_POW_MAC	0x0029
166*4882a593Smuzhiyun #define BIT_LDOE25_PON		BIT(0)
167*4882a593Smuzhiyun #define REG_RRSR		0x0440
168*4882a593Smuzhiyun #define BITS_RRSR_RSC		(BIT(21) | BIT(22))
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define REG_TXDFIR0	0x808
171*4882a593Smuzhiyun #define REG_DFIRBW	0x810
172*4882a593Smuzhiyun #define REG_ANTMAP0	0x820
173*4882a593Smuzhiyun #define REG_ANTMAP	0x824
174*4882a593Smuzhiyun #define REG_DYMPRITH	0x86c
175*4882a593Smuzhiyun #define REG_DYMENTH0	0x870
176*4882a593Smuzhiyun #define REG_DYMENTH	0x874
177*4882a593Smuzhiyun #define REG_SBD		0x88c
178*4882a593Smuzhiyun #define BITS_SUBTUNE		GENMASK(15, 12)
179*4882a593Smuzhiyun #define REG_DYMTHMIN	0x8a4
180*4882a593Smuzhiyun #define REG_TXBWCTL	0x9b0
181*4882a593Smuzhiyun #define REG_TXCLK	0x9b4
182*4882a593Smuzhiyun #define REG_SCOTRK	0xc30
183*4882a593Smuzhiyun #define REG_MRCM	0xc38
184*4882a593Smuzhiyun #define REG_AGCSWSH	0xc44
185*4882a593Smuzhiyun #define REG_ANTWTPD	0xc54
186*4882a593Smuzhiyun #define REG_PT_CHSMO	0xcbc
187*4882a593Smuzhiyun #define BIT_PT_OPT		BIT(21)
188*4882a593Smuzhiyun #define REG_ORITXCODE	0x1800
189*4882a593Smuzhiyun #define REG_3WIRE	0x180c
190*4882a593Smuzhiyun #define BIT_3WIRE_TX_EN		BIT(0)
191*4882a593Smuzhiyun #define BIT_3WIRE_RX_EN		BIT(1)
192*4882a593Smuzhiyun #define BIT_3WIRE_PI_ON		BIT(28)
193*4882a593Smuzhiyun #define REG_ANAPAR_A	0x1830
194*4882a593Smuzhiyun #define BIT_ANAPAR_UPDATE	BIT(29)
195*4882a593Smuzhiyun #define REG_RXAGCCTL0	0x18ac
196*4882a593Smuzhiyun #define BITS_RXAGC_CCK		GENMASK(15, 12)
197*4882a593Smuzhiyun #define BITS_RXAGC_OFDM		GENMASK(8, 4)
198*4882a593Smuzhiyun #define REG_DCKA_I_0	0x18bc
199*4882a593Smuzhiyun #define REG_DCKA_I_1	0x18c0
200*4882a593Smuzhiyun #define REG_DCKA_Q_0	0x18d8
201*4882a593Smuzhiyun #define REG_DCKA_Q_1	0x18dc
202*4882a593Smuzhiyun #define REG_CCKSB	0x1a00
203*4882a593Smuzhiyun #define REG_RXCCKSEL	0x1a04
204*4882a593Smuzhiyun #define REG_BGCTRL	0x1a14
205*4882a593Smuzhiyun #define BITS_RX_IQ_WEIGHT	(BIT(8) | BIT(9))
206*4882a593Smuzhiyun #define REG_TXF0	0x1a20
207*4882a593Smuzhiyun #define REG_TXF1	0x1a24
208*4882a593Smuzhiyun #define REG_TXF2	0x1a28
209*4882a593Smuzhiyun #define REG_CCANRX	0x1a2c
210*4882a593Smuzhiyun #define BIT_CCK_FA_RST		(BIT(14) | BIT(15))
211*4882a593Smuzhiyun #define BIT_OFDM_FA_RST		(BIT(12) | BIT(13))
212*4882a593Smuzhiyun #define REG_CCK_FACNT	0x1a5c
213*4882a593Smuzhiyun #define REG_CCKTXONLY	0x1a80
214*4882a593Smuzhiyun #define BIT_BB_CCK_CHECK_EN	BIT(18)
215*4882a593Smuzhiyun #define REG_TXF3	0x1a98
216*4882a593Smuzhiyun #define REG_TXF4	0x1a9c
217*4882a593Smuzhiyun #define REG_TXF5	0x1aa0
218*4882a593Smuzhiyun #define REG_TXF6	0x1aac
219*4882a593Smuzhiyun #define REG_TXF7	0x1ab0
220*4882a593Smuzhiyun #define REG_CCK_SOURCE	0x1abc
221*4882a593Smuzhiyun #define BIT_NBI_EN		BIT(30)
222*4882a593Smuzhiyun #define REG_IQKSTAT	0x1b10
223*4882a593Smuzhiyun #define REG_TXANT	0x1c28
224*4882a593Smuzhiyun #define REG_ENCCK	0x1c3c
225*4882a593Smuzhiyun #define BIT_CCK_BLK_EN		BIT(1)
226*4882a593Smuzhiyun #define BIT_CCK_OFDM_BLK_EN	(BIT(0) | BIT(1))
227*4882a593Smuzhiyun #define REG_CCAMSK	0x1c80
228*4882a593Smuzhiyun #define REG_RSTB	0x1c90
229*4882a593Smuzhiyun #define BIT_RSTB_3WIRE		BIT(8)
230*4882a593Smuzhiyun #define REG_RX_BREAK	0x1d2c
231*4882a593Smuzhiyun #define BIT_COM_RX_GCK_EN	BIT(31)
232*4882a593Smuzhiyun #define REG_RXFNCTL	0x1d30
233*4882a593Smuzhiyun #define REG_RXIGI	0x1d70
234*4882a593Smuzhiyun #define REG_ENFN	0x1e24
235*4882a593Smuzhiyun #define REG_TXANTSEG	0x1e28
236*4882a593Smuzhiyun #define REG_TXLGMAP	0x1e2c
237*4882a593Smuzhiyun #define REG_CCKPATH	0x1e5c
238*4882a593Smuzhiyun #define REG_CNT_CTRL	0x1eb4
239*4882a593Smuzhiyun #define BIT_ALL_CNT_RST		BIT(25)
240*4882a593Smuzhiyun #define REG_OFDM_FACNT	0x2d00
241*4882a593Smuzhiyun #define REG_OFDM_FACNT1	0x2d04
242*4882a593Smuzhiyun #define REG_OFDM_FACNT2	0x2d08
243*4882a593Smuzhiyun #define REG_OFDM_FACNT3	0x2d0c
244*4882a593Smuzhiyun #define REG_OFDM_FACNT4	0x2d10
245*4882a593Smuzhiyun #define REG_OFDM_FACNT5	0x2d20
246*4882a593Smuzhiyun #define REG_RPT_CIP	0x2d9c
247*4882a593Smuzhiyun #define REG_OFDM_TXCNT	0x2de0
248*4882a593Smuzhiyun #define REG_ORITXCODE2	0x4100
249*4882a593Smuzhiyun #define REG_3WIRE2	0x410c
250*4882a593Smuzhiyun #define REG_ANAPAR_B	0x4130
251*4882a593Smuzhiyun #define REG_RXAGCCTL	0x41ac
252*4882a593Smuzhiyun #define REG_DCKB_I_0	0x41bc
253*4882a593Smuzhiyun #define REG_DCKB_I_1	0x41c0
254*4882a593Smuzhiyun #define REG_DCKB_Q_0	0x41d8
255*4882a593Smuzhiyun #define REG_DCKB_Q_1	0x41dc
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define RF_MODE_TRXAGC		0x00
258*4882a593Smuzhiyun #define RF_RXAGC_OFFSET		0x19
259*4882a593Smuzhiyun #define RF_BW_TRXBB		0x1a
260*4882a593Smuzhiyun #define RF_TX_GAIN_OFFSET	0x55
261*4882a593Smuzhiyun #define RF_TX_GAIN		0x56
262*4882a593Smuzhiyun #define RF_TXA_LB_SW		0x63
263*4882a593Smuzhiyun #define RF_RXG_GAIN		0x87
264*4882a593Smuzhiyun #define RF_RXA_MIX_GAIN		0x8a
265*4882a593Smuzhiyun #define RF_EXT_TIA_BW		0x8f
266*4882a593Smuzhiyun #define RF_DEBUG		0xde
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define REG_NCTL0		0x1b00
269*4882a593Smuzhiyun #define REG_DPD_CTL0_S0		0x1b04
270*4882a593Smuzhiyun #define REG_DPD_CTL1_S0		0x1b08
271*4882a593Smuzhiyun #define REG_IQK_CTL1		0x1b20
272*4882a593Smuzhiyun #define REG_DPD_LUT0		0x1b44
273*4882a593Smuzhiyun #define REG_DPD_CTL0_S1		0x1b5c
274*4882a593Smuzhiyun #define REG_DPD_LUT3		0x1b60
275*4882a593Smuzhiyun #define REG_DPD_CTL1_S1		0x1b60
276*4882a593Smuzhiyun #define REG_DPD_AGC		0x1b67
277*4882a593Smuzhiyun #define REG_DPD_CTL0		0x1bb4
278*4882a593Smuzhiyun #define REG_R_CONFIG		0x1bcc
279*4882a593Smuzhiyun #define REG_RXSRAM_CTL		0x1bd4
280*4882a593Smuzhiyun #define REG_DPD_CTL11		0x1be4
281*4882a593Smuzhiyun #define REG_DPD_CTL12		0x1be8
282*4882a593Smuzhiyun #define REG_DPD_CTL15		0x1bf4
283*4882a593Smuzhiyun #define REG_DPD_CTL16		0x1bf8
284*4882a593Smuzhiyun #define REG_STAT_RPT		0x1bfc
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define BIT_EXT_TIA_BW		BIT(1)
287*4882a593Smuzhiyun #define BIT_DE_TRXBW		BIT(2)
288*4882a593Smuzhiyun #define BIT_DE_TX_GAIN		BIT(16)
289*4882a593Smuzhiyun #define BIT_RXG_GAIN		BIT(18)
290*4882a593Smuzhiyun #define BIT_DE_PWR_TRIM		BIT(19)
291*4882a593Smuzhiyun #define BIT_INNER_LB		BIT(21)
292*4882a593Smuzhiyun #define BIT_BYPASS_DPD		BIT(25)
293*4882a593Smuzhiyun #define BIT_DPD_EN		BIT(31)
294*4882a593Smuzhiyun #define BIT_SUBPAGE		GENMASK(3, 0)
295*4882a593Smuzhiyun #define BIT_TXAGC		GENMASK(4, 0)
296*4882a593Smuzhiyun #define BIT_GAIN_TXBB		GENMASK(4, 0)
297*4882a593Smuzhiyun #define BIT_LB_ATT		GENMASK(4, 2)
298*4882a593Smuzhiyun #define BIT_RXA_MIX_GAIN	GENMASK(4, 3)
299*4882a593Smuzhiyun #define BIT_IQ_SWITCH		GENMASK(5, 0)
300*4882a593Smuzhiyun #define BIT_DPD_CLK		GENMASK(7, 4)
301*4882a593Smuzhiyun #define BIT_RXAGC		GENMASK(9, 5)
302*4882a593Smuzhiyun #define BIT_BW_RXBB		GENMASK(11, 10)
303*4882a593Smuzhiyun #define BIT_LB_SW		GENMASK(13, 12)
304*4882a593Smuzhiyun #define BIT_BW_TXBB		GENMASK(14, 12)
305*4882a593Smuzhiyun #define BIT_GLOSS_DB		GENMASK(14, 12)
306*4882a593Smuzhiyun #define BIT_TXA_LB_ATT		GENMASK(15, 14)
307*4882a593Smuzhiyun #define BIT_TX_OFFSET_VAL	GENMASK(18, 14)
308*4882a593Smuzhiyun #define BIT_RPT_SEL		GENMASK(20, 16)
309*4882a593Smuzhiyun #define BIT_GS_PWSF		GENMASK(27, 0)
310*4882a593Smuzhiyun #define BIT_RPT_DGAIN		GENMASK(27, 16)
311*4882a593Smuzhiyun #define BIT_TX_CFIR		GENMASK(31, 30)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define PPG_THERMAL_A 0x1ef
314*4882a593Smuzhiyun #define PPG_THERMAL_B 0x1b0
315*4882a593Smuzhiyun #define RF_THEMAL_MASK GENMASK(19, 16)
316*4882a593Smuzhiyun #define PPG_2GL_TXAB 0x1d4
317*4882a593Smuzhiyun #define PPG_2GM_TXAB 0x1ee
318*4882a593Smuzhiyun #define PPG_2GH_TXAB 0x1d2
319*4882a593Smuzhiyun #define PPG_2G_A_MASK GENMASK(3, 0)
320*4882a593Smuzhiyun #define PPG_2G_B_MASK GENMASK(7, 4)
321*4882a593Smuzhiyun #define PPG_5GL1_TXA 0x1ec
322*4882a593Smuzhiyun #define PPG_5GL2_TXA 0x1e8
323*4882a593Smuzhiyun #define PPG_5GM1_TXA 0x1e4
324*4882a593Smuzhiyun #define PPG_5GM2_TXA 0x1e0
325*4882a593Smuzhiyun #define PPG_5GH1_TXA 0x1dc
326*4882a593Smuzhiyun #define PPG_5GL1_TXB 0x1eb
327*4882a593Smuzhiyun #define PPG_5GL2_TXB 0x1e7
328*4882a593Smuzhiyun #define PPG_5GM1_TXB 0x1e3
329*4882a593Smuzhiyun #define PPG_5GM2_TXB 0x1df
330*4882a593Smuzhiyun #define PPG_5GH1_TXB 0x1db
331*4882a593Smuzhiyun #define PPG_5G_MASK GENMASK(4, 0)
332*4882a593Smuzhiyun #define PPG_PABIAS_2GA 0x1d6
333*4882a593Smuzhiyun #define PPG_PABIAS_2GB 0x1d5
334*4882a593Smuzhiyun #define PPG_PABIAS_5GA 0x1d8
335*4882a593Smuzhiyun #define PPG_PABIAS_5GB 0x1d7
336*4882a593Smuzhiyun #define PPG_PABIAS_MASK GENMASK(3, 0)
337*4882a593Smuzhiyun #define RF_PABIAS_2G_MASK GENMASK(15, 12)
338*4882a593Smuzhiyun #define RF_PABIAS_5G_MASK GENMASK(19, 16)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #endif
341