xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/rtw8822b.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include "main.h"
7*4882a593Smuzhiyun #include "coex.h"
8*4882a593Smuzhiyun #include "fw.h"
9*4882a593Smuzhiyun #include "tx.h"
10*4882a593Smuzhiyun #include "rx.h"
11*4882a593Smuzhiyun #include "phy.h"
12*4882a593Smuzhiyun #include "rtw8822b.h"
13*4882a593Smuzhiyun #include "rtw8822b_table.h"
14*4882a593Smuzhiyun #include "mac.h"
15*4882a593Smuzhiyun #include "reg.h"
16*4882a593Smuzhiyun #include "debug.h"
17*4882a593Smuzhiyun #include "bf.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
20*4882a593Smuzhiyun 				     u8 rx_path, bool is_tx2_path);
21*4882a593Smuzhiyun 
rtw8822be_efuse_parsing(struct rtw_efuse * efuse,struct rtw8822b_efuse * map)22*4882a593Smuzhiyun static void rtw8822be_efuse_parsing(struct rtw_efuse *efuse,
23*4882a593Smuzhiyun 				    struct rtw8822b_efuse *map)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	ether_addr_copy(efuse->addr, map->e.mac_addr);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
rtw8822b_read_efuse(struct rtw_dev * rtwdev,u8 * log_map)28*4882a593Smuzhiyun static int rtw8822b_read_efuse(struct rtw_dev *rtwdev, u8 *log_map)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
31*4882a593Smuzhiyun 	struct rtw8822b_efuse *map;
32*4882a593Smuzhiyun 	int i;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	map = (struct rtw8822b_efuse *)log_map;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	efuse->rfe_option = map->rfe_option;
37*4882a593Smuzhiyun 	efuse->rf_board_option = map->rf_board_option;
38*4882a593Smuzhiyun 	efuse->crystal_cap = map->xtal_k;
39*4882a593Smuzhiyun 	efuse->pa_type_2g = map->pa_type;
40*4882a593Smuzhiyun 	efuse->pa_type_5g = map->pa_type;
41*4882a593Smuzhiyun 	efuse->lna_type_2g = map->lna_type_2g[0];
42*4882a593Smuzhiyun 	efuse->lna_type_5g = map->lna_type_5g[0];
43*4882a593Smuzhiyun 	efuse->channel_plan = map->channel_plan;
44*4882a593Smuzhiyun 	efuse->country_code[0] = map->country_code[0];
45*4882a593Smuzhiyun 	efuse->country_code[1] = map->country_code[1];
46*4882a593Smuzhiyun 	efuse->bt_setting = map->rf_bt_setting;
47*4882a593Smuzhiyun 	efuse->regd = map->rf_board_option & 0x7;
48*4882a593Smuzhiyun 	efuse->thermal_meter[RF_PATH_A] = map->thermal_meter;
49*4882a593Smuzhiyun 	efuse->thermal_meter_k = map->thermal_meter;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
52*4882a593Smuzhiyun 		efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i];
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	switch (rtw_hci_type(rtwdev)) {
55*4882a593Smuzhiyun 	case RTW_HCI_TYPE_PCIE:
56*4882a593Smuzhiyun 		rtw8822be_efuse_parsing(efuse, map);
57*4882a593Smuzhiyun 		break;
58*4882a593Smuzhiyun 	default:
59*4882a593Smuzhiyun 		/* unsupported now */
60*4882a593Smuzhiyun 		return -ENOTSUPP;
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
rtw8822b_phy_rfe_init(struct rtw_dev * rtwdev)66*4882a593Smuzhiyun static void rtw8822b_phy_rfe_init(struct rtw_dev *rtwdev)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	/* chip top mux */
69*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x64, BIT(29) | BIT(28), 0x3);
70*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x4c, BIT(26) | BIT(25), 0x0);
71*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x40, BIT(2), 0x1);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* from s0 or s1 */
74*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x1990, 0x3f, 0x30);
75*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x1990, (BIT(11) | BIT(10)), 0x3);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* input or output */
78*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x974, 0x3f, 0x3f);
79*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x974, (BIT(11) | BIT(10)), 0x3);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define RTW_TXSCALE_SIZE 37
83*4882a593Smuzhiyun static const u32 rtw8822b_txscale_tbl[RTW_TXSCALE_SIZE] = {
84*4882a593Smuzhiyun 	0x081, 0x088, 0x090, 0x099, 0x0a2, 0x0ac, 0x0b6, 0x0c0, 0x0cc, 0x0d8,
85*4882a593Smuzhiyun 	0x0e5, 0x0f2, 0x101, 0x110, 0x120, 0x131, 0x143, 0x156, 0x16a, 0x180,
86*4882a593Smuzhiyun 	0x197, 0x1af, 0x1c8, 0x1e3, 0x200, 0x21e, 0x23e, 0x261, 0x285, 0x2ab,
87*4882a593Smuzhiyun 	0x2d3, 0x2fe, 0x32b, 0x35c, 0x38e, 0x3c4, 0x3fe
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
rtw8822b_get_swing_index(struct rtw_dev * rtwdev)90*4882a593Smuzhiyun static const u8 rtw8822b_get_swing_index(struct rtw_dev *rtwdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	u8 i = 0;
93*4882a593Smuzhiyun 	u32 swing, table_value;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	swing = rtw_read32_mask(rtwdev, 0xc1c, 0xffe00000);
96*4882a593Smuzhiyun 	for (i = 0; i < RTW_TXSCALE_SIZE; i++) {
97*4882a593Smuzhiyun 		table_value = rtw8822b_txscale_tbl[i];
98*4882a593Smuzhiyun 		if (swing == table_value)
99*4882a593Smuzhiyun 			break;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return i;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
rtw8822b_pwrtrack_init(struct rtw_dev * rtwdev)105*4882a593Smuzhiyun static void rtw8822b_pwrtrack_init(struct rtw_dev *rtwdev)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
108*4882a593Smuzhiyun 	u8 swing_idx = rtw8822b_get_swing_index(rtwdev);
109*4882a593Smuzhiyun 	u8 path;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (swing_idx >= RTW_TXSCALE_SIZE)
112*4882a593Smuzhiyun 		dm_info->default_ofdm_index = 24;
113*4882a593Smuzhiyun 	else
114*4882a593Smuzhiyun 		dm_info->default_ofdm_index = swing_idx;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	for (path = RF_PATH_A; path < rtwdev->hal.rf_path_num; path++) {
117*4882a593Smuzhiyun 		ewma_thermal_init(&dm_info->avg_thermal[path]);
118*4882a593Smuzhiyun 		dm_info->delta_power_index[path] = 0;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 	dm_info->pwr_trk_triggered = false;
121*4882a593Smuzhiyun 	dm_info->pwr_trk_init_trigger = true;
122*4882a593Smuzhiyun 	dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
rtw8822b_phy_bf_init(struct rtw_dev * rtwdev)125*4882a593Smuzhiyun static void rtw8822b_phy_bf_init(struct rtw_dev *rtwdev)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	rtw_bf_phy_init(rtwdev);
128*4882a593Smuzhiyun 	/* Grouping bitmap parameters */
129*4882a593Smuzhiyun 	rtw_write32(rtwdev, 0x1C94, 0xAFFFAFFF);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
rtw8822b_phy_set_param(struct rtw_dev * rtwdev)132*4882a593Smuzhiyun static void rtw8822b_phy_set_param(struct rtw_dev *rtwdev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
135*4882a593Smuzhiyun 	u8 crystal_cap;
136*4882a593Smuzhiyun 	bool is_tx2_path;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* power on BB/RF domain */
139*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_SYS_FUNC_EN,
140*4882a593Smuzhiyun 		       BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST);
141*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_RF_CTRL,
142*4882a593Smuzhiyun 		       BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
143*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_WLRF1, BIT_WLRF1_BBRF_EN);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* pre init before header files config */
146*4882a593Smuzhiyun 	rtw_write32_clr(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	rtw_phy_load_tables(rtwdev);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	crystal_cap = rtwdev->efuse.crystal_cap & 0x3F;
151*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x24, 0x7e000000, crystal_cap);
152*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0x28, 0x7e, crystal_cap);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* post init after header files config */
155*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	is_tx2_path = false;
158*4882a593Smuzhiyun 	rtw8822b_config_trx_mode(rtwdev, hal->antenna_tx, hal->antenna_rx,
159*4882a593Smuzhiyun 				 is_tx2_path);
160*4882a593Smuzhiyun 	rtw_phy_init(rtwdev);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	rtw8822b_phy_rfe_init(rtwdev);
163*4882a593Smuzhiyun 	rtw8822b_pwrtrack_init(rtwdev);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	rtw8822b_phy_bf_init(rtwdev);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define WLAN_SLOT_TIME		0x09
169*4882a593Smuzhiyun #define WLAN_PIFS_TIME		0x19
170*4882a593Smuzhiyun #define WLAN_SIFS_CCK_CONT_TX	0xA
171*4882a593Smuzhiyun #define WLAN_SIFS_OFDM_CONT_TX	0xE
172*4882a593Smuzhiyun #define WLAN_SIFS_CCK_TRX	0x10
173*4882a593Smuzhiyun #define WLAN_SIFS_OFDM_TRX	0x10
174*4882a593Smuzhiyun #define WLAN_VO_TXOP_LIMIT	0x186 /* unit : 32us */
175*4882a593Smuzhiyun #define WLAN_VI_TXOP_LIMIT	0x3BC /* unit : 32us */
176*4882a593Smuzhiyun #define WLAN_RDG_NAV		0x05
177*4882a593Smuzhiyun #define WLAN_TXOP_NAV		0x1B
178*4882a593Smuzhiyun #define WLAN_CCK_RX_TSF		0x30
179*4882a593Smuzhiyun #define WLAN_OFDM_RX_TSF	0x30
180*4882a593Smuzhiyun #define WLAN_TBTT_PROHIBIT	0x04 /* unit : 32us */
181*4882a593Smuzhiyun #define WLAN_TBTT_HOLD_TIME	0x064 /* unit : 32us */
182*4882a593Smuzhiyun #define WLAN_DRV_EARLY_INT	0x04
183*4882a593Smuzhiyun #define WLAN_BCN_DMA_TIME	0x02
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define WLAN_RX_FILTER0		0x0FFFFFFF
186*4882a593Smuzhiyun #define WLAN_RX_FILTER2		0xFFFF
187*4882a593Smuzhiyun #define WLAN_RCR_CFG		0xE400220E
188*4882a593Smuzhiyun #define WLAN_RXPKT_MAX_SZ	12288
189*4882a593Smuzhiyun #define WLAN_RXPKT_MAX_SZ_512	(WLAN_RXPKT_MAX_SZ >> 9)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun #define WLAN_AMPDU_MAX_TIME		0x70
192*4882a593Smuzhiyun #define WLAN_RTS_LEN_TH			0xFF
193*4882a593Smuzhiyun #define WLAN_RTS_TX_TIME_TH		0x08
194*4882a593Smuzhiyun #define WLAN_MAX_AGG_PKT_LIMIT		0x20
195*4882a593Smuzhiyun #define WLAN_RTS_MAX_AGG_PKT_LIMIT	0x20
196*4882a593Smuzhiyun #define FAST_EDCA_VO_TH		0x06
197*4882a593Smuzhiyun #define FAST_EDCA_VI_TH		0x06
198*4882a593Smuzhiyun #define FAST_EDCA_BE_TH		0x06
199*4882a593Smuzhiyun #define FAST_EDCA_BK_TH		0x06
200*4882a593Smuzhiyun #define WLAN_BAR_RETRY_LIMIT		0x01
201*4882a593Smuzhiyun #define WLAN_RA_TRY_RATE_AGG_LIMIT	0x08
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define WLAN_TX_FUNC_CFG1		0x30
204*4882a593Smuzhiyun #define WLAN_TX_FUNC_CFG2		0x30
205*4882a593Smuzhiyun #define WLAN_MAC_OPT_NORM_FUNC1		0x98
206*4882a593Smuzhiyun #define WLAN_MAC_OPT_LB_FUNC1		0x80
207*4882a593Smuzhiyun #define WLAN_MAC_OPT_FUNC2		0xb0810041
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define WLAN_SIFS_CFG	(WLAN_SIFS_CCK_CONT_TX | \
210*4882a593Smuzhiyun 			(WLAN_SIFS_OFDM_CONT_TX << BIT_SHIFT_SIFS_OFDM_CTX) | \
211*4882a593Smuzhiyun 			(WLAN_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX) | \
212*4882a593Smuzhiyun 			(WLAN_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX))
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define WLAN_TBTT_TIME	(WLAN_TBTT_PROHIBIT |\
215*4882a593Smuzhiyun 			(WLAN_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME_AP))
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define WLAN_NAV_CFG		(WLAN_RDG_NAV | (WLAN_TXOP_NAV << 16))
218*4882a593Smuzhiyun #define WLAN_RX_TSF_CFG		(WLAN_CCK_RX_TSF | (WLAN_OFDM_RX_TSF) << 8)
219*4882a593Smuzhiyun 
rtw8822b_mac_init(struct rtw_dev * rtwdev)220*4882a593Smuzhiyun static int rtw8822b_mac_init(struct rtw_dev *rtwdev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	u32 value32;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* protocol configuration */
225*4882a593Smuzhiyun 	rtw_write8_clr(rtwdev, REG_SW_AMPDU_BURST_MODE_CTRL, BIT_PRE_TX_CMD);
226*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_AMPDU_MAX_TIME_V1, WLAN_AMPDU_MAX_TIME);
227*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_TX_HANG_CTRL, BIT_EN_EOF_V1);
228*4882a593Smuzhiyun 	value32 = WLAN_RTS_LEN_TH | (WLAN_RTS_TX_TIME_TH << 8) |
229*4882a593Smuzhiyun 		  (WLAN_MAX_AGG_PKT_LIMIT << 16) |
230*4882a593Smuzhiyun 		  (WLAN_RTS_MAX_AGG_PKT_LIMIT << 24);
231*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_PROT_MODE_CTRL, value32);
232*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_BAR_MODE_CTRL + 2,
233*4882a593Smuzhiyun 		    WLAN_BAR_RETRY_LIMIT | WLAN_RA_TRY_RATE_AGG_LIMIT << 8);
234*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING, FAST_EDCA_VO_TH);
235*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING + 2, FAST_EDCA_VI_TH);
236*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING, FAST_EDCA_BE_TH);
237*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING + 2, FAST_EDCA_BK_TH);
238*4882a593Smuzhiyun 	/* EDCA configuration */
239*4882a593Smuzhiyun 	rtw_write8_clr(rtwdev, REG_TIMER0_SRC_SEL, BIT_TSFT_SEL_TIMER0);
240*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_TXPAUSE, 0x0000);
241*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME);
242*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_TIME);
243*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_SIFS, WLAN_SIFS_CFG);
244*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_EDCA_VO_PARAM + 2, WLAN_VO_TXOP_LIMIT);
245*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_EDCA_VI_PARAM + 2, WLAN_VI_TXOP_LIMIT);
246*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RD_NAV_NXT, WLAN_NAV_CFG);
247*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RXTSF_OFFSET_CCK, WLAN_RX_TSF_CFG);
248*4882a593Smuzhiyun 	/* Set beacon cotnrol - enable TSF and other related functions */
249*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
250*4882a593Smuzhiyun 	/* Set send beacon related registers */
251*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TBTT_PROHIBIT, WLAN_TBTT_TIME);
252*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_DRVERLYINT, WLAN_DRV_EARLY_INT);
253*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_BCNDMATIM, WLAN_BCN_DMA_TIME);
254*4882a593Smuzhiyun 	rtw_write8_clr(rtwdev, REG_TX_PTCL_CTRL + 1, BIT_SIFS_BK_EN >> 8);
255*4882a593Smuzhiyun 	/* WMAC configuration */
256*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0);
257*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2);
258*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG);
259*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RXPKT_MAX_SZ_512);
260*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_TCR + 2, WLAN_TX_FUNC_CFG2);
261*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_TCR + 1, WLAN_TX_FUNC_CFG1);
262*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_WMAC_OPTION_FUNCTION + 8, WLAN_MAC_OPT_FUNC2);
263*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_WMAC_OPTION_FUNCTION + 4, WLAN_MAC_OPT_NORM_FUNC1);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
rtw8822b_set_channel_rfe_efem(struct rtw_dev * rtwdev,u8 channel)268*4882a593Smuzhiyun static void rtw8822b_set_channel_rfe_efem(struct rtw_dev *rtwdev, u8 channel)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel)) {
273*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x705770);
274*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
275*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(4), 0);
276*4882a593Smuzhiyun 	} else {
277*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x177517);
278*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
279*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(5), 0);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (hal->antenna_rx == BB_PATH_AB ||
285*4882a593Smuzhiyun 	    hal->antenna_tx == BB_PATH_AB) {
286*4882a593Smuzhiyun 		/* 2TX or 2RX */
287*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
288*4882a593Smuzhiyun 	} else if (hal->antenna_rx == hal->antenna_tx) {
289*4882a593Smuzhiyun 		/* TXA+RXA or TXB+RXB */
290*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
291*4882a593Smuzhiyun 	} else {
292*4882a593Smuzhiyun 		/* TXB+RXA or TXA+RXB */
293*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
rtw8822b_set_channel_rfe_ifem(struct rtw_dev * rtwdev,u8 channel)297*4882a593Smuzhiyun static void rtw8822b_set_channel_rfe_ifem(struct rtw_dev *rtwdev, u8 channel)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel)) {
302*4882a593Smuzhiyun 		/* signal source */
303*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x745774);
304*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
305*4882a593Smuzhiyun 	} else {
306*4882a593Smuzhiyun 		/* signal source */
307*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x477547);
308*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel)) {
314*4882a593Smuzhiyun 		if (hal->antenna_rx == BB_PATH_AB ||
315*4882a593Smuzhiyun 		    hal->antenna_tx == BB_PATH_AB) {
316*4882a593Smuzhiyun 			/* 2TX or 2RX */
317*4882a593Smuzhiyun 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
318*4882a593Smuzhiyun 		} else if (hal->antenna_rx == hal->antenna_tx) {
319*4882a593Smuzhiyun 			/* TXA+RXA or TXB+RXB */
320*4882a593Smuzhiyun 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
321*4882a593Smuzhiyun 		} else {
322*4882a593Smuzhiyun 			/* TXB+RXA or TXA+RXB */
323*4882a593Smuzhiyun 			rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	} else {
326*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa5a5);
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun enum {
331*4882a593Smuzhiyun 	CCUT_IDX_1R_2G,
332*4882a593Smuzhiyun 	CCUT_IDX_2R_2G,
333*4882a593Smuzhiyun 	CCUT_IDX_1R_5G,
334*4882a593Smuzhiyun 	CCUT_IDX_2R_5G,
335*4882a593Smuzhiyun 	CCUT_IDX_NR,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun struct cca_ccut {
339*4882a593Smuzhiyun 	u32 reg82c[CCUT_IDX_NR];
340*4882a593Smuzhiyun 	u32 reg830[CCUT_IDX_NR];
341*4882a593Smuzhiyun 	u32 reg838[CCUT_IDX_NR];
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static const struct cca_ccut cca_ifem_ccut = {
345*4882a593Smuzhiyun 	{0x75C97010, 0x75C97010, 0x75C97010, 0x75C97010}, /*Reg82C*/
346*4882a593Smuzhiyun 	{0x79a0eaaa, 0x79A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
347*4882a593Smuzhiyun 	{0x87765541, 0x87746341, 0x87765541, 0x87746341}, /*Reg838*/
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct cca_ccut cca_efem_ccut = {
351*4882a593Smuzhiyun 	{0x75B86010, 0x75B76010, 0x75B86010, 0x75B76010}, /*Reg82C*/
352*4882a593Smuzhiyun 	{0x79A0EAA8, 0x79A0EAAC, 0x79A0EAA8, 0x79a0eaaa}, /*Reg830*/
353*4882a593Smuzhiyun 	{0x87766451, 0x87766431, 0x87766451, 0x87766431}, /*Reg838*/
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const struct cca_ccut cca_ifem_ccut_ext = {
357*4882a593Smuzhiyun 	{0x75da8010, 0x75da8010, 0x75da8010, 0x75da8010}, /*Reg82C*/
358*4882a593Smuzhiyun 	{0x79a0eaaa, 0x97A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
359*4882a593Smuzhiyun 	{0x87765541, 0x86666341, 0x87765561, 0x86666361}, /*Reg838*/
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
rtw8822b_get_cca_val(const struct cca_ccut * cca_ccut,u8 col,u32 * reg82c,u32 * reg830,u32 * reg838)362*4882a593Smuzhiyun static void rtw8822b_get_cca_val(const struct cca_ccut *cca_ccut, u8 col,
363*4882a593Smuzhiyun 				 u32 *reg82c, u32 *reg830, u32 *reg838)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	*reg82c = cca_ccut->reg82c[col];
366*4882a593Smuzhiyun 	*reg830 = cca_ccut->reg830[col];
367*4882a593Smuzhiyun 	*reg838 = cca_ccut->reg838[col];
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun struct rtw8822b_rfe_info {
371*4882a593Smuzhiyun 	const struct cca_ccut *cca_ccut_2g;
372*4882a593Smuzhiyun 	const struct cca_ccut *cca_ccut_5g;
373*4882a593Smuzhiyun 	enum rtw_rfe_fem fem;
374*4882a593Smuzhiyun 	bool ifem_ext;
375*4882a593Smuzhiyun 	void (*rtw_set_channel_rfe)(struct rtw_dev *rtwdev, u8 channel);
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define I2GE5G_CCUT(set_ch) {						\
379*4882a593Smuzhiyun 	.cca_ccut_2g = &cca_ifem_ccut,					\
380*4882a593Smuzhiyun 	.cca_ccut_5g = &cca_efem_ccut,					\
381*4882a593Smuzhiyun 	.fem = RTW_RFE_IFEM2G_EFEM5G,					\
382*4882a593Smuzhiyun 	.ifem_ext = false,						\
383*4882a593Smuzhiyun 	.rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch,	\
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun #define IFEM_EXT_CCUT(set_ch) {						\
386*4882a593Smuzhiyun 	.cca_ccut_2g = &cca_ifem_ccut_ext,				\
387*4882a593Smuzhiyun 	.cca_ccut_5g = &cca_ifem_ccut_ext,				\
388*4882a593Smuzhiyun 	.fem = RTW_RFE_IFEM,						\
389*4882a593Smuzhiyun 	.ifem_ext = true,						\
390*4882a593Smuzhiyun 	.rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch,	\
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const struct rtw8822b_rfe_info rtw8822b_rfe_info[] = {
394*4882a593Smuzhiyun 	[2] = I2GE5G_CCUT(efem),
395*4882a593Smuzhiyun 	[3] = IFEM_EXT_CCUT(ifem),
396*4882a593Smuzhiyun 	[5] = IFEM_EXT_CCUT(ifem),
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
rtw8822b_set_channel_cca(struct rtw_dev * rtwdev,u8 channel,u8 bw,const struct rtw8822b_rfe_info * rfe_info)399*4882a593Smuzhiyun static void rtw8822b_set_channel_cca(struct rtw_dev *rtwdev, u8 channel, u8 bw,
400*4882a593Smuzhiyun 				     const struct rtw8822b_rfe_info *rfe_info)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
403*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
404*4882a593Smuzhiyun 	const struct cca_ccut *cca_ccut;
405*4882a593Smuzhiyun 	u8 col;
406*4882a593Smuzhiyun 	u32 reg82c, reg830, reg838;
407*4882a593Smuzhiyun 	bool is_efem_cca = false, is_ifem_cca = false, is_rfe_type = false;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel)) {
410*4882a593Smuzhiyun 		cca_ccut = rfe_info->cca_ccut_2g;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		if (hal->antenna_rx == BB_PATH_A ||
413*4882a593Smuzhiyun 		    hal->antenna_rx == BB_PATH_B)
414*4882a593Smuzhiyun 			col = CCUT_IDX_1R_2G;
415*4882a593Smuzhiyun 		else
416*4882a593Smuzhiyun 			col = CCUT_IDX_2R_2G;
417*4882a593Smuzhiyun 	} else {
418*4882a593Smuzhiyun 		cca_ccut = rfe_info->cca_ccut_5g;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		if (hal->antenna_rx == BB_PATH_A ||
421*4882a593Smuzhiyun 		    hal->antenna_rx == BB_PATH_B)
422*4882a593Smuzhiyun 			col = CCUT_IDX_1R_5G;
423*4882a593Smuzhiyun 		else
424*4882a593Smuzhiyun 			col = CCUT_IDX_2R_5G;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	rtw8822b_get_cca_val(cca_ccut, col, &reg82c, &reg830, &reg838);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	switch (rfe_info->fem) {
430*4882a593Smuzhiyun 	case RTW_RFE_IFEM:
431*4882a593Smuzhiyun 	default:
432*4882a593Smuzhiyun 		is_ifem_cca = true;
433*4882a593Smuzhiyun 		if (rfe_info->ifem_ext)
434*4882a593Smuzhiyun 			is_rfe_type = true;
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	case RTW_RFE_EFEM:
437*4882a593Smuzhiyun 		is_efem_cca = true;
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 	case RTW_RFE_IFEM2G_EFEM5G:
440*4882a593Smuzhiyun 		if (IS_CH_2G_BAND(channel))
441*4882a593Smuzhiyun 			is_ifem_cca = true;
442*4882a593Smuzhiyun 		else
443*4882a593Smuzhiyun 			is_efem_cca = true;
444*4882a593Smuzhiyun 		break;
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (is_ifem_cca) {
448*4882a593Smuzhiyun 		if ((hal->cut_version == RTW_CHIP_VER_CUT_B &&
449*4882a593Smuzhiyun 		     (col == CCUT_IDX_2R_2G || col == CCUT_IDX_2R_5G) &&
450*4882a593Smuzhiyun 		     bw == RTW_CHANNEL_WIDTH_40) ||
451*4882a593Smuzhiyun 		    (!is_rfe_type && col == CCUT_IDX_2R_5G &&
452*4882a593Smuzhiyun 		     bw == RTW_CHANNEL_WIDTH_40) ||
453*4882a593Smuzhiyun 		    (efuse->rfe_option == 5 && col == CCUT_IDX_2R_5G))
454*4882a593Smuzhiyun 			reg830 = 0x79a0ea28;
455*4882a593Smuzhiyun 	}
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCASEL, MASKDWORD, reg82c);
458*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_PDMFTH, MASKDWORD, reg830);
459*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCA2ND, MASKDWORD, reg838);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (is_efem_cca && !(hal->cut_version == RTW_CHIP_VER_CUT_B))
462*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_L1WT, MASKDWORD, 0x9194b2b9);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (bw == RTW_CHANNEL_WIDTH_20 && IS_CH_5G_BAND_MID(channel))
465*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CCA2ND, 0xf0, 0x4);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const u8 low_band[15] = {0x7, 0x6, 0x6, 0x5, 0x0, 0x0, 0x7, 0xff, 0x6,
469*4882a593Smuzhiyun 				0x5, 0x0, 0x0, 0x7, 0x6, 0x6};
470*4882a593Smuzhiyun static const u8 middle_band[23] = {0x6, 0x5, 0x0, 0x0, 0x7, 0x6, 0x6, 0xff, 0x0,
471*4882a593Smuzhiyun 				   0x0, 0x7, 0x6, 0x6, 0x5, 0x0, 0xff, 0x7, 0x6,
472*4882a593Smuzhiyun 				   0x6, 0x5, 0x0, 0x0, 0x7};
473*4882a593Smuzhiyun static const u8 high_band[15] = {0x5, 0x5, 0x0, 0x7, 0x7, 0x6, 0x5, 0xff, 0x0,
474*4882a593Smuzhiyun 				 0x7, 0x7, 0x6, 0x5, 0x5, 0x0};
475*4882a593Smuzhiyun 
rtw8822b_set_channel_rf(struct rtw_dev * rtwdev,u8 channel,u8 bw)476*4882a593Smuzhiyun static void rtw8822b_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun #define RF18_BAND_MASK		(BIT(16) | BIT(9) | BIT(8))
479*4882a593Smuzhiyun #define RF18_BAND_2G		(0)
480*4882a593Smuzhiyun #define RF18_BAND_5G		(BIT(16) | BIT(8))
481*4882a593Smuzhiyun #define RF18_CHANNEL_MASK	(MASKBYTE0)
482*4882a593Smuzhiyun #define RF18_RFSI_MASK		(BIT(18) | BIT(17))
483*4882a593Smuzhiyun #define RF18_RFSI_GE_CH80	(BIT(17))
484*4882a593Smuzhiyun #define RF18_RFSI_GT_CH144	(BIT(18))
485*4882a593Smuzhiyun #define RF18_BW_MASK		(BIT(11) | BIT(10))
486*4882a593Smuzhiyun #define RF18_BW_20M		(BIT(11) | BIT(10))
487*4882a593Smuzhiyun #define RF18_BW_40M		(BIT(11))
488*4882a593Smuzhiyun #define RF18_BW_80M		(BIT(10))
489*4882a593Smuzhiyun #define RFBE_MASK		(BIT(17) | BIT(16) | BIT(15))
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
492*4882a593Smuzhiyun 	u32 rf_reg18, rf_reg_be;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	rf_reg18 = rtw_read_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	rf_reg18 &= ~(RF18_BAND_MASK | RF18_CHANNEL_MASK | RF18_RFSI_MASK |
497*4882a593Smuzhiyun 		      RF18_BW_MASK);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	rf_reg18 |= (IS_CH_2G_BAND(channel) ? RF18_BAND_2G : RF18_BAND_5G);
500*4882a593Smuzhiyun 	rf_reg18 |= (channel & RF18_CHANNEL_MASK);
501*4882a593Smuzhiyun 	if (channel > 144)
502*4882a593Smuzhiyun 		rf_reg18 |= RF18_RFSI_GT_CH144;
503*4882a593Smuzhiyun 	else if (channel >= 80)
504*4882a593Smuzhiyun 		rf_reg18 |= RF18_RFSI_GE_CH80;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	switch (bw) {
507*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_5:
508*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_10:
509*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_20:
510*4882a593Smuzhiyun 	default:
511*4882a593Smuzhiyun 		rf_reg18 |= RF18_BW_20M;
512*4882a593Smuzhiyun 		break;
513*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_40:
514*4882a593Smuzhiyun 		rf_reg18 |= RF18_BW_40M;
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_80:
517*4882a593Smuzhiyun 		rf_reg18 |= RF18_BW_80M;
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel))
522*4882a593Smuzhiyun 		rf_reg_be = 0x0;
523*4882a593Smuzhiyun 	else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
524*4882a593Smuzhiyun 		rf_reg_be = low_band[(channel - 36) >> 1];
525*4882a593Smuzhiyun 	else if (IS_CH_5G_BAND_3(channel))
526*4882a593Smuzhiyun 		rf_reg_be = middle_band[(channel - 100) >> 1];
527*4882a593Smuzhiyun 	else if (IS_CH_5G_BAND_4(channel))
528*4882a593Smuzhiyun 		rf_reg_be = high_band[(channel - 149) >> 1];
529*4882a593Smuzhiyun 	else
530*4882a593Smuzhiyun 		goto err;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_MALSEL, RFBE_MASK, rf_reg_be);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* need to set 0xdf[18]=1 before writing RF18 when channel 144 */
535*4882a593Smuzhiyun 	if (channel == 144)
536*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x1);
537*4882a593Smuzhiyun 	else
538*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x0);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK, rf_reg18);
541*4882a593Smuzhiyun 	if (hal->rf_type > RF_1T1R)
542*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_B, 0x18, RFREG_MASK, rf_reg18);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0);
545*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	return;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun err:
550*4882a593Smuzhiyun 	WARN_ON(1);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
rtw8822b_toggle_igi(struct rtw_dev * rtwdev)553*4882a593Smuzhiyun static void rtw8822b_toggle_igi(struct rtw_dev *rtwdev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
556*4882a593Smuzhiyun 	u32 igi;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	igi = rtw_read32_mask(rtwdev, REG_RXIGI_A, 0x7f);
559*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi - 2);
560*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi);
561*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi - 2);
562*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, 0x0);
565*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0,
566*4882a593Smuzhiyun 			 hal->antenna_rx | (hal->antenna_rx << 4));
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
rtw8822b_set_channel_rxdfir(struct rtw_dev * rtwdev,u8 bw)569*4882a593Smuzhiyun static void rtw8822b_set_channel_rxdfir(struct rtw_dev *rtwdev, u8 bw)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	if (bw == RTW_CHANNEL_WIDTH_40) {
572*4882a593Smuzhiyun 		/* RX DFIR for BW40 */
573*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x1);
574*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x0);
575*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
576*4882a593Smuzhiyun 	} else if (bw == RTW_CHANNEL_WIDTH_80) {
577*4882a593Smuzhiyun 		/* RX DFIR for BW80 */
578*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
579*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x1);
580*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
581*4882a593Smuzhiyun 	} else {
582*4882a593Smuzhiyun 		/* RX DFIR for BW20, BW10 and BW5*/
583*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
584*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2);
585*4882a593Smuzhiyun 		rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x1);
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
rtw8822b_set_channel_bb(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_ch_idx)589*4882a593Smuzhiyun static void rtw8822b_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw,
590*4882a593Smuzhiyun 				    u8 primary_ch_idx)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
593*4882a593Smuzhiyun 	u8 rfe_option = efuse->rfe_option;
594*4882a593Smuzhiyun 	u32 val32;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (IS_CH_2G_BAND(channel)) {
597*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x1);
598*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x0);
599*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x0);
600*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x0);
603*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x96a);
604*4882a593Smuzhiyun 		if (channel == 14) {
605*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x00006577);
606*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x0000);
607*4882a593Smuzhiyun 		} else {
608*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x384f6577);
609*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x1525);
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_RFEINV, 0x300, 0x2);
613*4882a593Smuzhiyun 	} else if (IS_CH_5G_BAND(channel)) {
614*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x1);
615*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x1);
616*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x0);
617*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 34);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
620*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x1);
621*4882a593Smuzhiyun 		else if (IS_CH_5G_BAND_3(channel))
622*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x2);
623*4882a593Smuzhiyun 		else if (IS_CH_5G_BAND_4(channel))
624*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x3);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		if (IS_CH_5G_BAND_1(channel))
627*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x494);
628*4882a593Smuzhiyun 		else if (IS_CH_5G_BAND_2(channel))
629*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x453);
630*4882a593Smuzhiyun 		else if (channel >= 100 && channel <= 116)
631*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x452);
632*4882a593Smuzhiyun 		else if (channel >= 118 && channel <= 177)
633*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x412);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, 0xcbc, 0x300, 0x1);
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	switch (bw) {
639*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_20:
640*4882a593Smuzhiyun 	default:
641*4882a593Smuzhiyun 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
642*4882a593Smuzhiyun 		val32 &= 0xFFCFFC00;
643*4882a593Smuzhiyun 		val32 |= (RTW_CHANNEL_WIDTH_20);
644*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
647*4882a593Smuzhiyun 		break;
648*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_40:
649*4882a593Smuzhiyun 		if (primary_ch_idx == RTW_SC_20_UPPER)
650*4882a593Smuzhiyun 			rtw_write32_set(rtwdev, REG_RXSB, BIT(4));
651*4882a593Smuzhiyun 		else
652*4882a593Smuzhiyun 			rtw_write32_clr(rtwdev, REG_RXSB, BIT(4));
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
655*4882a593Smuzhiyun 		val32 &= 0xFF3FF300;
656*4882a593Smuzhiyun 		val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_40);
657*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_80:
662*4882a593Smuzhiyun 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
663*4882a593Smuzhiyun 		val32 &= 0xFCEFCF00;
664*4882a593Smuzhiyun 		val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_80);
665*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		if (rfe_option == 2 || rfe_option == 3) {
670*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_L1PKWT, 0x0000f000, 0x6);
671*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_ADC40, BIT(10), 0x1);
672*4882a593Smuzhiyun 		}
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_5:
675*4882a593Smuzhiyun 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
676*4882a593Smuzhiyun 		val32 &= 0xEFEEFE00;
677*4882a593Smuzhiyun 		val32 |= ((BIT(6) | RTW_CHANNEL_WIDTH_20));
678*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
681*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_10:
684*4882a593Smuzhiyun 		val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
685*4882a593Smuzhiyun 		val32 &= 0xEFFEFF00;
686*4882a593Smuzhiyun 		val32 |= ((BIT(7) | RTW_CHANNEL_WIDTH_20));
687*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
690*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
691*4882a593Smuzhiyun 		break;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
rtw8822b_set_channel(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_chan_idx)695*4882a593Smuzhiyun static void rtw8822b_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw,
696*4882a593Smuzhiyun 				 u8 primary_chan_idx)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
699*4882a593Smuzhiyun 	const struct rtw8822b_rfe_info *rfe_info;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
702*4882a593Smuzhiyun 		 "rfe_option %d is out of boundary\n", efuse->rfe_option))
703*4882a593Smuzhiyun 		return;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	rtw8822b_set_channel_bb(rtwdev, channel, bw, primary_chan_idx);
708*4882a593Smuzhiyun 	rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx);
709*4882a593Smuzhiyun 	rtw8822b_set_channel_rf(rtwdev, channel, bw);
710*4882a593Smuzhiyun 	rtw8822b_set_channel_rxdfir(rtwdev, bw);
711*4882a593Smuzhiyun 	rtw8822b_toggle_igi(rtwdev);
712*4882a593Smuzhiyun 	rtw8822b_set_channel_cca(rtwdev, channel, bw, rfe_info);
713*4882a593Smuzhiyun 	(*rfe_info->rtw_set_channel_rfe)(rtwdev, channel);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
rtw8822b_config_trx_mode(struct rtw_dev * rtwdev,u8 tx_path,u8 rx_path,bool is_tx2_path)716*4882a593Smuzhiyun static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
717*4882a593Smuzhiyun 				     u8 rx_path, bool is_tx2_path)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
720*4882a593Smuzhiyun 	const struct rtw8822b_rfe_info *rfe_info;
721*4882a593Smuzhiyun 	u8 ch = rtwdev->hal.current_channel;
722*4882a593Smuzhiyun 	u8 tx_path_sel, rx_path_sel;
723*4882a593Smuzhiyun 	int counter;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
726*4882a593Smuzhiyun 		 "rfe_option %d is out of boundary\n", efuse->rfe_option))
727*4882a593Smuzhiyun 		return;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if ((tx_path | rx_path) & BB_PATH_A)
732*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x3231);
733*4882a593Smuzhiyun 	else
734*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x1111);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if ((tx_path | rx_path) & BB_PATH_B)
737*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x3231);
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x1111);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CDDTXP, (BIT(19) | BIT(18)), 0x3);
742*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXPSEL, (BIT(29) | BIT(28)), 0x1);
743*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXPSEL, BIT(30), 0x1);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (tx_path & BB_PATH_A) {
746*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x001);
747*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x8);
748*4882a593Smuzhiyun 	} else if (tx_path & BB_PATH_B) {
749*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x002);
750*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x4);
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (tx_path == BB_PATH_A || tx_path == BB_PATH_B)
754*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x01);
755*4882a593Smuzhiyun 	else
756*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x43);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	tx_path_sel = (tx_path << 4) | tx_path;
759*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXPSEL, MASKBYTE0, tx_path_sel);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (tx_path != BB_PATH_A && tx_path != BB_PATH_B) {
762*4882a593Smuzhiyun 		if (is_tx2_path || rtwdev->mp_mode) {
763*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x043);
764*4882a593Smuzhiyun 			rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0xc);
765*4882a593Smuzhiyun 		}
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXDESC, BIT(22), 0x0);
769*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXDESC, BIT(18), 0x0);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (rx_path & BB_PATH_A)
772*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x0);
773*4882a593Smuzhiyun 	else if (rx_path & BB_PATH_B)
774*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x5);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	rx_path_sel = (rx_path << 4) | rx_path;
777*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, rx_path_sel);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (rx_path == BB_PATH_A || rx_path == BB_PATH_B) {
780*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x0);
781*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x0);
782*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x0);
783*4882a593Smuzhiyun 	} else {
784*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x1);
785*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x1);
786*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x1);
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	for (counter = 100; counter > 0; counter--) {
790*4882a593Smuzhiyun 		u32 rf_reg33;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
793*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 		udelay(2);
796*4882a593Smuzhiyun 		rf_reg33 = rtw_read_rf(rtwdev, RF_PATH_A, 0x33, RFREG_MASK);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 		if (rf_reg33 == 0x00001)
799*4882a593Smuzhiyun 			break;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (WARN(counter <= 0, "write RF mode table fail\n"))
803*4882a593Smuzhiyun 		return;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
806*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
807*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x00034);
808*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0x4080c);
809*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
810*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	rtw8822b_toggle_igi(rtwdev);
813*4882a593Smuzhiyun 	rtw8822b_set_channel_cca(rtwdev, 1, RTW_CHANNEL_WIDTH_20, rfe_info);
814*4882a593Smuzhiyun 	(*rfe_info->rtw_set_channel_rfe)(rtwdev, ch);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
query_phy_status_page0(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)817*4882a593Smuzhiyun static void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status,
818*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
821*4882a593Smuzhiyun 	s8 min_rx_power = -120;
822*4882a593Smuzhiyun 	u8 pwdb = GET_PHY_STAT_P0_PWDB(phy_status);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	/* 8822B uses only 1 antenna to RX CCK rates */
825*4882a593Smuzhiyun 	pkt_stat->rx_power[RF_PATH_A] = pwdb - 110;
826*4882a593Smuzhiyun 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
827*4882a593Smuzhiyun 	pkt_stat->bw = RTW_CHANNEL_WIDTH_20;
828*4882a593Smuzhiyun 	pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
829*4882a593Smuzhiyun 				     min_rx_power);
830*4882a593Smuzhiyun 	dm_info->rssi[RF_PATH_A] = pkt_stat->rssi;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
query_phy_status_page1(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)833*4882a593Smuzhiyun static void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status,
834*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
837*4882a593Smuzhiyun 	u8 rxsc, bw;
838*4882a593Smuzhiyun 	s8 min_rx_power = -120;
839*4882a593Smuzhiyun 	s8 rx_evm;
840*4882a593Smuzhiyun 	u8 evm_dbm = 0;
841*4882a593Smuzhiyun 	u8 rssi;
842*4882a593Smuzhiyun 	int path;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0)
845*4882a593Smuzhiyun 		rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status);
846*4882a593Smuzhiyun 	else
847*4882a593Smuzhiyun 		rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (rxsc >= 1 && rxsc <= 8)
850*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_20;
851*4882a593Smuzhiyun 	else if (rxsc >= 9 && rxsc <= 12)
852*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_40;
853*4882a593Smuzhiyun 	else if (rxsc >= 13)
854*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_80;
855*4882a593Smuzhiyun 	else
856*4882a593Smuzhiyun 		bw = GET_PHY_STAT_P1_RF_MODE(phy_status);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110;
859*4882a593Smuzhiyun 	pkt_stat->rx_power[RF_PATH_B] = GET_PHY_STAT_P1_PWDB_B(phy_status) - 110;
860*4882a593Smuzhiyun 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 2);
861*4882a593Smuzhiyun 	pkt_stat->bw = bw;
862*4882a593Smuzhiyun 	pkt_stat->signal_power = max3(pkt_stat->rx_power[RF_PATH_A],
863*4882a593Smuzhiyun 				      pkt_stat->rx_power[RF_PATH_B],
864*4882a593Smuzhiyun 				      min_rx_power);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	dm_info->curr_rx_rate = pkt_stat->rate;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	pkt_stat->rx_evm[RF_PATH_A] = GET_PHY_STAT_P1_RXEVM_A(phy_status);
869*4882a593Smuzhiyun 	pkt_stat->rx_evm[RF_PATH_B] = GET_PHY_STAT_P1_RXEVM_B(phy_status);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	pkt_stat->rx_snr[RF_PATH_A] = GET_PHY_STAT_P1_RXSNR_A(phy_status);
872*4882a593Smuzhiyun 	pkt_stat->rx_snr[RF_PATH_B] = GET_PHY_STAT_P1_RXSNR_B(phy_status);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	pkt_stat->cfo_tail[RF_PATH_A] = GET_PHY_STAT_P1_CFO_TAIL_A(phy_status);
875*4882a593Smuzhiyun 	pkt_stat->cfo_tail[RF_PATH_B] = GET_PHY_STAT_P1_CFO_TAIL_B(phy_status);
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	for (path = 0; path <= rtwdev->hal.rf_path_num; path++) {
878*4882a593Smuzhiyun 		rssi = rtw_phy_rf_power_2_rssi(&pkt_stat->rx_power[path], 1);
879*4882a593Smuzhiyun 		dm_info->rssi[path] = rssi;
880*4882a593Smuzhiyun 		dm_info->rx_snr[path] = pkt_stat->rx_snr[path] >> 1;
881*4882a593Smuzhiyun 		dm_info->cfo_tail[path] = (pkt_stat->cfo_tail[path] * 5) >> 1;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		rx_evm = pkt_stat->rx_evm[path];
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 		if (rx_evm < 0) {
886*4882a593Smuzhiyun 			if (rx_evm == S8_MIN)
887*4882a593Smuzhiyun 				evm_dbm = 0;
888*4882a593Smuzhiyun 			else
889*4882a593Smuzhiyun 				evm_dbm = ((u8)-rx_evm >> 1);
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 		dm_info->rx_evm_dbm[path] = evm_dbm;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
query_phy_status(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)895*4882a593Smuzhiyun static void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status,
896*4882a593Smuzhiyun 			     struct rtw_rx_pkt_stat *pkt_stat)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	u8 page;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	page = *phy_status & 0xf;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	switch (page) {
903*4882a593Smuzhiyun 	case 0:
904*4882a593Smuzhiyun 		query_phy_status_page0(rtwdev, phy_status, pkt_stat);
905*4882a593Smuzhiyun 		break;
906*4882a593Smuzhiyun 	case 1:
907*4882a593Smuzhiyun 		query_phy_status_page1(rtwdev, phy_status, pkt_stat);
908*4882a593Smuzhiyun 		break;
909*4882a593Smuzhiyun 	default:
910*4882a593Smuzhiyun 		rtw_warn(rtwdev, "unused phy status page (%d)\n", page);
911*4882a593Smuzhiyun 		return;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
rtw8822b_query_rx_desc(struct rtw_dev * rtwdev,u8 * rx_desc,struct rtw_rx_pkt_stat * pkt_stat,struct ieee80211_rx_status * rx_status)915*4882a593Smuzhiyun static void rtw8822b_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc,
916*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat,
917*4882a593Smuzhiyun 				   struct ieee80211_rx_status *rx_status)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr;
920*4882a593Smuzhiyun 	u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz;
921*4882a593Smuzhiyun 	u8 *phy_status = NULL;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	memset(pkt_stat, 0, sizeof(*pkt_stat));
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc);
926*4882a593Smuzhiyun 	pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc);
927*4882a593Smuzhiyun 	pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc);
928*4882a593Smuzhiyun 	pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc) &&
929*4882a593Smuzhiyun 			      GET_RX_DESC_ENC_TYPE(rx_desc) != RX_DESC_ENC_NONE;
930*4882a593Smuzhiyun 	pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc);
931*4882a593Smuzhiyun 	pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc);
932*4882a593Smuzhiyun 	pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc);
933*4882a593Smuzhiyun 	pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc);
934*4882a593Smuzhiyun 	pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc);
935*4882a593Smuzhiyun 	pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc);
936*4882a593Smuzhiyun 	pkt_stat->ppdu_cnt = GET_RX_DESC_PPDU_CNT(rx_desc);
937*4882a593Smuzhiyun 	pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* drv_info_sz is in unit of 8-bytes */
940*4882a593Smuzhiyun 	pkt_stat->drv_info_sz *= 8;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* c2h cmd pkt's rx/phy status is not interested */
943*4882a593Smuzhiyun 	if (pkt_stat->is_c2h)
944*4882a593Smuzhiyun 		return;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift +
947*4882a593Smuzhiyun 				       pkt_stat->drv_info_sz);
948*4882a593Smuzhiyun 	if (pkt_stat->phy_status) {
949*4882a593Smuzhiyun 		phy_status = rx_desc + desc_sz + pkt_stat->shift;
950*4882a593Smuzhiyun 		query_phy_status(rtwdev, phy_status, pkt_stat);
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun static void
rtw8822b_set_tx_power_index_by_rate(struct rtw_dev * rtwdev,u8 path,u8 rs)957*4882a593Smuzhiyun rtw8822b_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
960*4882a593Smuzhiyun 	static const u32 offset_txagc[2] = {0x1d00, 0x1d80};
961*4882a593Smuzhiyun 	static u32 phy_pwr_idx;
962*4882a593Smuzhiyun 	u8 rate, rate_idx, pwr_index, shift;
963*4882a593Smuzhiyun 	int j;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	for (j = 0; j < rtw_rate_size[rs]; j++) {
966*4882a593Smuzhiyun 		rate = rtw_rate_section[rs][j];
967*4882a593Smuzhiyun 		pwr_index = hal->tx_pwr_tbl[path][rate];
968*4882a593Smuzhiyun 		shift = rate & 0x3;
969*4882a593Smuzhiyun 		phy_pwr_idx |= ((u32)pwr_index << (shift * 8));
970*4882a593Smuzhiyun 		if (shift == 0x3) {
971*4882a593Smuzhiyun 			rate_idx = rate & 0xfc;
972*4882a593Smuzhiyun 			rtw_write32(rtwdev, offset_txagc[path] + rate_idx,
973*4882a593Smuzhiyun 				    phy_pwr_idx);
974*4882a593Smuzhiyun 			phy_pwr_idx = 0;
975*4882a593Smuzhiyun 		}
976*4882a593Smuzhiyun 	}
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
rtw8822b_set_tx_power_index(struct rtw_dev * rtwdev)979*4882a593Smuzhiyun static void rtw8822b_set_tx_power_index(struct rtw_dev *rtwdev)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
982*4882a593Smuzhiyun 	int rs, path;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	for (path = 0; path < hal->rf_path_num; path++) {
985*4882a593Smuzhiyun 		for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
986*4882a593Smuzhiyun 			rtw8822b_set_tx_power_index_by_rate(rtwdev, path, rs);
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun 
rtw8822b_check_rf_path(u8 antenna)990*4882a593Smuzhiyun static bool rtw8822b_check_rf_path(u8 antenna)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun 	switch (antenna) {
993*4882a593Smuzhiyun 	case BB_PATH_A:
994*4882a593Smuzhiyun 	case BB_PATH_B:
995*4882a593Smuzhiyun 	case BB_PATH_AB:
996*4882a593Smuzhiyun 		return true;
997*4882a593Smuzhiyun 	default:
998*4882a593Smuzhiyun 		return false;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
rtw8822b_set_antenna(struct rtw_dev * rtwdev,u32 antenna_tx,u32 antenna_rx)1002*4882a593Smuzhiyun static int rtw8822b_set_antenna(struct rtw_dev *rtwdev,
1003*4882a593Smuzhiyun 				u32 antenna_tx,
1004*4882a593Smuzhiyun 				u32 antenna_rx)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_PHY, "config RF path, tx=0x%x rx=0x%x\n",
1009*4882a593Smuzhiyun 		antenna_tx, antenna_rx);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	if (!rtw8822b_check_rf_path(antenna_tx)) {
1012*4882a593Smuzhiyun 		rtw_info(rtwdev, "unsupported tx path 0x%x\n", antenna_tx);
1013*4882a593Smuzhiyun 		return -EINVAL;
1014*4882a593Smuzhiyun 	}
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	if (!rtw8822b_check_rf_path(antenna_rx)) {
1017*4882a593Smuzhiyun 		rtw_info(rtwdev, "unsupported rx path 0x%x\n", antenna_rx);
1018*4882a593Smuzhiyun 		return -EINVAL;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	hal->antenna_tx = antenna_tx;
1022*4882a593Smuzhiyun 	hal->antenna_rx = antenna_rx;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	rtw8822b_config_trx_mode(rtwdev, antenna_tx, antenna_rx, false);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
rtw8822b_cfg_ldo25(struct rtw_dev * rtwdev,bool enable)1029*4882a593Smuzhiyun static void rtw8822b_cfg_ldo25(struct rtw_dev *rtwdev, bool enable)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	u8 ldo_pwr;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3);
1034*4882a593Smuzhiyun 	ldo_pwr = enable ? ldo_pwr | BIT_LDO25_EN : ldo_pwr & ~BIT_LDO25_EN;
1035*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
rtw8822b_false_alarm_statistics(struct rtw_dev * rtwdev)1038*4882a593Smuzhiyun static void rtw8822b_false_alarm_statistics(struct rtw_dev *rtwdev)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1041*4882a593Smuzhiyun 	u32 cck_enable;
1042*4882a593Smuzhiyun 	u32 cck_fa_cnt;
1043*4882a593Smuzhiyun 	u32 ofdm_fa_cnt;
1044*4882a593Smuzhiyun 	u32 crc32_cnt;
1045*4882a593Smuzhiyun 	u32 cca32_cnt;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	cck_enable = rtw_read32(rtwdev, 0x808) & BIT(28);
1048*4882a593Smuzhiyun 	cck_fa_cnt = rtw_read16(rtwdev, 0xa5c);
1049*4882a593Smuzhiyun 	ofdm_fa_cnt = rtw_read16(rtwdev, 0xf48);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	dm_info->cck_fa_cnt = cck_fa_cnt;
1052*4882a593Smuzhiyun 	dm_info->ofdm_fa_cnt = ofdm_fa_cnt;
1053*4882a593Smuzhiyun 	dm_info->total_fa_cnt = ofdm_fa_cnt;
1054*4882a593Smuzhiyun 	dm_info->total_fa_cnt += cck_enable ? cck_fa_cnt : 0;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, 0xf04);
1057*4882a593Smuzhiyun 	dm_info->cck_ok_cnt = crc32_cnt & 0xffff;
1058*4882a593Smuzhiyun 	dm_info->cck_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
1059*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, 0xf14);
1060*4882a593Smuzhiyun 	dm_info->ofdm_ok_cnt = crc32_cnt & 0xffff;
1061*4882a593Smuzhiyun 	dm_info->ofdm_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
1062*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, 0xf10);
1063*4882a593Smuzhiyun 	dm_info->ht_ok_cnt = crc32_cnt & 0xffff;
1064*4882a593Smuzhiyun 	dm_info->ht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
1065*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, 0xf0c);
1066*4882a593Smuzhiyun 	dm_info->vht_ok_cnt = crc32_cnt & 0xffff;
1067*4882a593Smuzhiyun 	dm_info->vht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	cca32_cnt = rtw_read32(rtwdev, 0xf08);
1070*4882a593Smuzhiyun 	dm_info->ofdm_cca_cnt = ((cca32_cnt & 0xffff0000) >> 16);
1071*4882a593Smuzhiyun 	dm_info->total_cca_cnt = dm_info->ofdm_cca_cnt;
1072*4882a593Smuzhiyun 	if (cck_enable) {
1073*4882a593Smuzhiyun 		cca32_cnt = rtw_read32(rtwdev, 0xfcc);
1074*4882a593Smuzhiyun 		dm_info->cck_cca_cnt = cca32_cnt & 0xffff;
1075*4882a593Smuzhiyun 		dm_info->total_cca_cnt += dm_info->cck_cca_cnt;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, 0x9a4, BIT(17));
1079*4882a593Smuzhiyun 	rtw_write32_clr(rtwdev, 0x9a4, BIT(17));
1080*4882a593Smuzhiyun 	rtw_write32_clr(rtwdev, 0xa2c, BIT(15));
1081*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, 0xa2c, BIT(15));
1082*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, 0xb58, BIT(0));
1083*4882a593Smuzhiyun 	rtw_write32_clr(rtwdev, 0xb58, BIT(0));
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
rtw8822b_do_iqk(struct rtw_dev * rtwdev)1086*4882a593Smuzhiyun static void rtw8822b_do_iqk(struct rtw_dev *rtwdev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	static int do_iqk_cnt;
1089*4882a593Smuzhiyun 	struct rtw_iqk_para para = {.clear = 0, .segment_iqk = 0};
1090*4882a593Smuzhiyun 	u32 rf_reg, iqk_fail_mask;
1091*4882a593Smuzhiyun 	int counter;
1092*4882a593Smuzhiyun 	bool reload;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	rtw_fw_do_iqk(rtwdev, &para);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	for (counter = 0; counter < 300; counter++) {
1097*4882a593Smuzhiyun 		rf_reg = rtw_read_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK);
1098*4882a593Smuzhiyun 		if (rf_reg == 0xabcde)
1099*4882a593Smuzhiyun 			break;
1100*4882a593Smuzhiyun 		msleep(20);
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK, 0x0);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	reload = !!rtw_read32_mask(rtwdev, REG_IQKFAILMSK, BIT(16));
1105*4882a593Smuzhiyun 	iqk_fail_mask = rtw_read32_mask(rtwdev, REG_IQKFAILMSK, GENMASK(7, 0));
1106*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_PHY,
1107*4882a593Smuzhiyun 		"iqk counter=%d reload=%d do_iqk_cnt=%d n_iqk_fail(mask)=0x%02x\n",
1108*4882a593Smuzhiyun 		counter, reload, ++do_iqk_cnt, iqk_fail_mask);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
rtw8822b_phy_calibration(struct rtw_dev * rtwdev)1111*4882a593Smuzhiyun static void rtw8822b_phy_calibration(struct rtw_dev *rtwdev)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	rtw8822b_do_iqk(rtwdev);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
rtw8822b_coex_cfg_init(struct rtw_dev * rtwdev)1116*4882a593Smuzhiyun static void rtw8822b_coex_cfg_init(struct rtw_dev *rtwdev)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	/* enable TBTT nterrupt */
1119*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* BT report packet sample rate */
1122*4882a593Smuzhiyun 	/* 0x790[5:0]=0x5 */
1123*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BT_TDMA_TIME, 0x05);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/* enable BT counter statistics */
1126*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_BT_STAT_CTRL, 0x1);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* enable PTA (3-wire function form BT side) */
1129*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN);
1130*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_AOD_GPIO3);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* enable PTA (tx/rx signal form WiFi side) */
1133*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN);
1134*4882a593Smuzhiyun 	/* wl tx signal to PTA not case EDCCA */
1135*4882a593Smuzhiyun 	rtw_write8_clr(rtwdev, REG_QUEUE_CTRL, BIT_PTA_EDCCA_EN);
1136*4882a593Smuzhiyun 	/* GNT_BT=1 while select both */
1137*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BT_COEX_V2, BIT_GNT_BT_POLARITY);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
rtw8822b_coex_cfg_ant_switch(struct rtw_dev * rtwdev,u8 ctrl_type,u8 pos_type)1140*4882a593Smuzhiyun static void rtw8822b_coex_cfg_ant_switch(struct rtw_dev *rtwdev,
1141*4882a593Smuzhiyun 					 u8 ctrl_type, u8 pos_type)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1144*4882a593Smuzhiyun 	struct rtw_coex_dm *coex_dm = &coex->dm;
1145*4882a593Smuzhiyun 	struct rtw_coex_rfe *coex_rfe = &coex->rfe;
1146*4882a593Smuzhiyun 	bool polarity_inverse;
1147*4882a593Smuzhiyun 	u8 regval = 0;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	if (((ctrl_type << 8) + pos_type) == coex_dm->cur_switch_status)
1150*4882a593Smuzhiyun 		return;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	coex_dm->cur_switch_status = (ctrl_type << 8) + pos_type;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	if (coex_rfe->ant_switch_diversity &&
1155*4882a593Smuzhiyun 	    ctrl_type == COEX_SWITCH_CTRL_BY_BBSW)
1156*4882a593Smuzhiyun 		ctrl_type = COEX_SWITCH_CTRL_BY_ANTDIV;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	polarity_inverse = (coex_rfe->ant_switch_polarity == 1);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	switch (ctrl_type) {
1161*4882a593Smuzhiyun 	default:
1162*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_BBSW:
1163*4882a593Smuzhiyun 		/* 0x4c[23] = 0 */
1164*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
1165*4882a593Smuzhiyun 		/* 0x4c[24] = 1 */
1166*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
1167*4882a593Smuzhiyun 		/* BB SW, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
1168*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x77);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 		if (pos_type == COEX_SWITCH_TO_WLG_BT) {
1171*4882a593Smuzhiyun 			if (coex_rfe->rfe_module_type != 0x4 &&
1172*4882a593Smuzhiyun 			    coex_rfe->rfe_module_type != 0x2)
1173*4882a593Smuzhiyun 				regval = 0x3;
1174*4882a593Smuzhiyun 			else
1175*4882a593Smuzhiyun 				regval = (!polarity_inverse ? 0x2 : 0x1);
1176*4882a593Smuzhiyun 		} else if (pos_type == COEX_SWITCH_TO_WLG) {
1177*4882a593Smuzhiyun 			regval = (!polarity_inverse ? 0x2 : 0x1);
1178*4882a593Smuzhiyun 		} else {
1179*4882a593Smuzhiyun 			regval = (!polarity_inverse ? 0x1 : 0x2);
1180*4882a593Smuzhiyun 		}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_PTA:
1185*4882a593Smuzhiyun 		/* 0x4c[23] = 0 */
1186*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
1187*4882a593Smuzhiyun 		/* 0x4c[24] = 1 */
1188*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
1189*4882a593Smuzhiyun 		/* PTA,  DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
1190*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x66);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 		regval = (!polarity_inverse ? 0x2 : 0x1);
1193*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
1194*4882a593Smuzhiyun 		break;
1195*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_ANTDIV:
1196*4882a593Smuzhiyun 		/* 0x4c[23] = 0 */
1197*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
1198*4882a593Smuzhiyun 		/* 0x4c[24] = 1 */
1199*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
1200*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x88);
1201*4882a593Smuzhiyun 		break;
1202*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_MAC:
1203*4882a593Smuzhiyun 		/* 0x4c[23] = 1 */
1204*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x1);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		regval = (!polarity_inverse ? 0x0 : 0x1);
1207*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_PAD_CTRL1, BIT_SW_DPDT_SEL_DATA, regval);
1208*4882a593Smuzhiyun 		break;
1209*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_FW:
1210*4882a593Smuzhiyun 		/* 0x4c[23] = 0 */
1211*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
1212*4882a593Smuzhiyun 		/* 0x4c[24] = 1 */
1213*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
1214*4882a593Smuzhiyun 		break;
1215*4882a593Smuzhiyun 	case COEX_SWITCH_CTRL_BY_BT:
1216*4882a593Smuzhiyun 		/* 0x4c[23] = 0 */
1217*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
1218*4882a593Smuzhiyun 		/* 0x4c[24] = 0 */
1219*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x0);
1220*4882a593Smuzhiyun 		break;
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun 
rtw8822b_coex_cfg_gnt_fix(struct rtw_dev * rtwdev)1224*4882a593Smuzhiyun static void rtw8822b_coex_cfg_gnt_fix(struct rtw_dev *rtwdev)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
rtw8822b_coex_cfg_gnt_debug(struct rtw_dev * rtwdev)1228*4882a593Smuzhiyun static void rtw8822b_coex_cfg_gnt_debug(struct rtw_dev *rtwdev)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 2, BIT_BTGP_SPI_EN >> 16, 0);
1231*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 3, BIT_BTGP_JTAG_EN >> 24, 0);
1232*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_GPIO_MUXCFG + 2, BIT_FSPI_EN >> 16, 0);
1233*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 1, BIT_LED1DIS >> 8, 0);
1234*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_SYS_SDIO_CTRL + 3, BIT_DBG_GNT_WL_BT >> 24, 0);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
rtw8822b_coex_cfg_rfe_type(struct rtw_dev * rtwdev)1237*4882a593Smuzhiyun static void rtw8822b_coex_cfg_rfe_type(struct rtw_dev *rtwdev)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1240*4882a593Smuzhiyun 	struct rtw_coex_rfe *coex_rfe = &coex->rfe;
1241*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
1242*4882a593Smuzhiyun 	bool is_ext_fem = false;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	coex_rfe->rfe_module_type = rtwdev->efuse.rfe_option;
1245*4882a593Smuzhiyun 	coex_rfe->ant_switch_polarity = 0;
1246*4882a593Smuzhiyun 	coex_rfe->ant_switch_diversity = false;
1247*4882a593Smuzhiyun 	if (coex_rfe->rfe_module_type == 0x12 ||
1248*4882a593Smuzhiyun 	    coex_rfe->rfe_module_type == 0x15 ||
1249*4882a593Smuzhiyun 	    coex_rfe->rfe_module_type == 0x16)
1250*4882a593Smuzhiyun 		coex_rfe->ant_switch_exist = false;
1251*4882a593Smuzhiyun 	else
1252*4882a593Smuzhiyun 		coex_rfe->ant_switch_exist = true;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (coex_rfe->rfe_module_type == 2 ||
1255*4882a593Smuzhiyun 	    coex_rfe->rfe_module_type == 4) {
1256*4882a593Smuzhiyun 		rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, true);
1257*4882a593Smuzhiyun 		is_ext_fem = true;
1258*4882a593Smuzhiyun 	} else {
1259*4882a593Smuzhiyun 		rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, false);
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	coex_rfe->wlg_at_btg = false;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	if (efuse->share_ant &&
1265*4882a593Smuzhiyun 	    coex_rfe->ant_switch_exist && !is_ext_fem)
1266*4882a593Smuzhiyun 		coex_rfe->ant_switch_with_bt = true;
1267*4882a593Smuzhiyun 	else
1268*4882a593Smuzhiyun 		coex_rfe->ant_switch_with_bt = false;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	/* Ext switch buffer mux */
1271*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_RFE_CTRL_E, 0xff);
1272*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_RFESEL_CTRL + 1, 0x3, 0x0);
1273*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_RFE_INV16, BIT_RFE_BUF_EN, 0x0);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* Disable LTE Coex Function in WiFi side */
1276*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_COEX_CTRL, BIT_LTE_COEX_EN, 0);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	/* BTC_CTT_WL_VS_LTE */
1279*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_WL_TRX_CTRL, MASKLWORD, 0xffff);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	/* BTC_CTT_BT_VS_LTE */
1282*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_BT_TRX_CTRL, MASKLWORD, 0xffff);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
rtw8822b_coex_cfg_wl_tx_power(struct rtw_dev * rtwdev,u8 wl_pwr)1285*4882a593Smuzhiyun static void rtw8822b_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1288*4882a593Smuzhiyun 	struct rtw_coex_dm *coex_dm = &coex->dm;
1289*4882a593Smuzhiyun 	static const u16 reg_addr[] = {0xc58, 0xe58};
1290*4882a593Smuzhiyun 	static const u8	wl_tx_power[] = {0xd8, 0xd4, 0xd0, 0xcc, 0xc8};
1291*4882a593Smuzhiyun 	u8 i, pwr;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	if (wl_pwr == coex_dm->cur_wl_pwr_lvl)
1294*4882a593Smuzhiyun 		return;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	coex_dm->cur_wl_pwr_lvl = wl_pwr;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (coex_dm->cur_wl_pwr_lvl >= ARRAY_SIZE(wl_tx_power))
1299*4882a593Smuzhiyun 		coex_dm->cur_wl_pwr_lvl = ARRAY_SIZE(wl_tx_power) - 1;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	pwr = wl_tx_power[coex_dm->cur_wl_pwr_lvl];
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(reg_addr); i++)
1304*4882a593Smuzhiyun 		rtw_write8_mask(rtwdev, reg_addr[i], 0xff, pwr);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun 
rtw8822b_coex_cfg_wl_rx_gain(struct rtw_dev * rtwdev,bool low_gain)1307*4882a593Smuzhiyun static void rtw8822b_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1310*4882a593Smuzhiyun 	struct rtw_coex_dm *coex_dm = &coex->dm;
1311*4882a593Smuzhiyun 	/* WL Rx Low gain on */
1312*4882a593Smuzhiyun 	static const u32 wl_rx_low_gain_on[] = {
1313*4882a593Smuzhiyun 		0xff000003, 0xbd120003, 0xbe100003, 0xbf080003, 0xbf060003,
1314*4882a593Smuzhiyun 		0xbf050003, 0xbc140003, 0xbb160003, 0xba180003, 0xb91a0003,
1315*4882a593Smuzhiyun 		0xb81c0003, 0xb71e0003, 0xb4200003, 0xb5220003, 0xb4240003,
1316*4882a593Smuzhiyun 		0xb3260003, 0xb2280003, 0xb12a0003, 0xb02c0003, 0xaf2e0003,
1317*4882a593Smuzhiyun 		0xae300003, 0xad320003, 0xac340003, 0xab360003, 0x8d380003,
1318*4882a593Smuzhiyun 		0x8c3a0003, 0x8b3c0003, 0x8a3e0003, 0x6e400003, 0x6d420003,
1319*4882a593Smuzhiyun 		0x6c440003, 0x6b460003, 0x6a480003, 0x694a0003, 0x684c0003,
1320*4882a593Smuzhiyun 		0x674e0003, 0x66500003, 0x65520003, 0x64540003, 0x64560003,
1321*4882a593Smuzhiyun 		0x007e0403
1322*4882a593Smuzhiyun 	};
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* WL Rx Low gain off */
1325*4882a593Smuzhiyun 	static const u32 wl_rx_low_gain_off[] = {
1326*4882a593Smuzhiyun 		0xff000003, 0xf4120003, 0xf5100003, 0xf60e0003, 0xf70c0003,
1327*4882a593Smuzhiyun 		0xf80a0003, 0xf3140003, 0xf2160003, 0xf1180003, 0xf01a0003,
1328*4882a593Smuzhiyun 		0xef1c0003, 0xee1e0003, 0xed200003, 0xec220003, 0xeb240003,
1329*4882a593Smuzhiyun 		0xea260003, 0xe9280003, 0xe82a0003, 0xe72c0003, 0xe62e0003,
1330*4882a593Smuzhiyun 		0xe5300003, 0xc8320003, 0xc7340003, 0xc6360003, 0xc5380003,
1331*4882a593Smuzhiyun 		0xc43a0003, 0xc33c0003, 0xc23e0003, 0xc1400003, 0xc0420003,
1332*4882a593Smuzhiyun 		0xa5440003, 0xa4460003, 0xa3480003, 0xa24a0003, 0xa14c0003,
1333*4882a593Smuzhiyun 		0x834e0003, 0x82500003, 0x81520003, 0x80540003, 0x65560003,
1334*4882a593Smuzhiyun 		0x007e0403
1335*4882a593Smuzhiyun 	};
1336*4882a593Smuzhiyun 	u8 i;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	if (low_gain == coex_dm->cur_wl_rx_low_gain_en)
1339*4882a593Smuzhiyun 		return;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	coex_dm->cur_wl_rx_low_gain_en = low_gain;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	if (coex_dm->cur_wl_rx_low_gain_en) {
1344*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_on); i++)
1345*4882a593Smuzhiyun 			rtw_write32(rtwdev, REG_RX_GAIN_EN, wl_rx_low_gain_on[i]);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 		/* set Rx filter corner RCK offset */
1348*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x1);
1349*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x3f);
1350*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x1);
1351*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x3f);
1352*4882a593Smuzhiyun 	} else {
1353*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_off); i++)
1354*4882a593Smuzhiyun 			rtw_write32(rtwdev, 0x81c, wl_rx_low_gain_off[i]);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 		/* set Rx filter corner RCK offset */
1357*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x4);
1358*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x0);
1359*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x4);
1360*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x0);
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun 
rtw8822b_txagc_swing_offset(struct rtw_dev * rtwdev,u8 path,u8 tx_pwr_idx_offset,s8 * txagc_idx,u8 * swing_idx)1364*4882a593Smuzhiyun static void rtw8822b_txagc_swing_offset(struct rtw_dev *rtwdev, u8 path,
1365*4882a593Smuzhiyun 					u8 tx_pwr_idx_offset,
1366*4882a593Smuzhiyun 					s8 *txagc_idx, u8 *swing_idx)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1369*4882a593Smuzhiyun 	s8 delta_pwr_idx = dm_info->delta_power_index[path];
1370*4882a593Smuzhiyun 	u8 swing_upper_bound = dm_info->default_ofdm_index + 10;
1371*4882a593Smuzhiyun 	u8 swing_lower_bound = 0;
1372*4882a593Smuzhiyun 	u8 max_tx_pwr_idx_offset = 0xf;
1373*4882a593Smuzhiyun 	s8 agc_index = 0;
1374*4882a593Smuzhiyun 	u8 swing_index = dm_info->default_ofdm_index;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	tx_pwr_idx_offset = min_t(u8, tx_pwr_idx_offset, max_tx_pwr_idx_offset);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	if (delta_pwr_idx >= 0) {
1379*4882a593Smuzhiyun 		if (delta_pwr_idx <= tx_pwr_idx_offset) {
1380*4882a593Smuzhiyun 			agc_index = delta_pwr_idx;
1381*4882a593Smuzhiyun 			swing_index = dm_info->default_ofdm_index;
1382*4882a593Smuzhiyun 		} else if (delta_pwr_idx > tx_pwr_idx_offset) {
1383*4882a593Smuzhiyun 			agc_index = tx_pwr_idx_offset;
1384*4882a593Smuzhiyun 			swing_index = dm_info->default_ofdm_index +
1385*4882a593Smuzhiyun 					delta_pwr_idx - tx_pwr_idx_offset;
1386*4882a593Smuzhiyun 			swing_index = min_t(u8, swing_index, swing_upper_bound);
1387*4882a593Smuzhiyun 		}
1388*4882a593Smuzhiyun 	} else {
1389*4882a593Smuzhiyun 		if (dm_info->default_ofdm_index > abs(delta_pwr_idx))
1390*4882a593Smuzhiyun 			swing_index =
1391*4882a593Smuzhiyun 				dm_info->default_ofdm_index + delta_pwr_idx;
1392*4882a593Smuzhiyun 		else
1393*4882a593Smuzhiyun 			swing_index = swing_lower_bound;
1394*4882a593Smuzhiyun 		swing_index = max_t(u8, swing_index, swing_lower_bound);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		agc_index = 0;
1397*4882a593Smuzhiyun 	}
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	if (swing_index >= RTW_TXSCALE_SIZE) {
1400*4882a593Smuzhiyun 		rtw_warn(rtwdev, "swing index overflow\n");
1401*4882a593Smuzhiyun 		swing_index = RTW_TXSCALE_SIZE - 1;
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 	*txagc_idx = agc_index;
1404*4882a593Smuzhiyun 	*swing_idx = swing_index;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun 
rtw8822b_pwrtrack_set_pwr(struct rtw_dev * rtwdev,u8 path,u8 pwr_idx_offset)1407*4882a593Smuzhiyun static void rtw8822b_pwrtrack_set_pwr(struct rtw_dev *rtwdev, u8 path,
1408*4882a593Smuzhiyun 				      u8 pwr_idx_offset)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun 	s8 txagc_idx;
1411*4882a593Smuzhiyun 	u8 swing_idx;
1412*4882a593Smuzhiyun 	u32 reg1, reg2;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	if (path == RF_PATH_A) {
1415*4882a593Smuzhiyun 		reg1 = 0xc94;
1416*4882a593Smuzhiyun 		reg2 = 0xc1c;
1417*4882a593Smuzhiyun 	} else if (path == RF_PATH_B) {
1418*4882a593Smuzhiyun 		reg1 = 0xe94;
1419*4882a593Smuzhiyun 		reg2 = 0xe1c;
1420*4882a593Smuzhiyun 	} else {
1421*4882a593Smuzhiyun 		return;
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	rtw8822b_txagc_swing_offset(rtwdev, path, pwr_idx_offset,
1425*4882a593Smuzhiyun 				    &txagc_idx, &swing_idx);
1426*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, reg1, GENMASK(29, 25), txagc_idx);
1427*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, reg2, GENMASK(31, 21),
1428*4882a593Smuzhiyun 			 rtw8822b_txscale_tbl[swing_idx]);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
rtw8822b_pwrtrack_set(struct rtw_dev * rtwdev,u8 path)1431*4882a593Smuzhiyun static void rtw8822b_pwrtrack_set(struct rtw_dev *rtwdev, u8 path)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1434*4882a593Smuzhiyun 	u8 pwr_idx_offset, tx_pwr_idx;
1435*4882a593Smuzhiyun 	u8 channel = rtwdev->hal.current_channel;
1436*4882a593Smuzhiyun 	u8 band_width = rtwdev->hal.current_band_width;
1437*4882a593Smuzhiyun 	u8 regd = rtwdev->regd.txpwr_regd;
1438*4882a593Smuzhiyun 	u8 tx_rate = dm_info->tx_rate;
1439*4882a593Smuzhiyun 	u8 max_pwr_idx = rtwdev->chip->max_power_index;
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	tx_pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, tx_rate,
1442*4882a593Smuzhiyun 						band_width, channel, regd);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	tx_pwr_idx = min_t(u8, tx_pwr_idx, max_pwr_idx);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	pwr_idx_offset = max_pwr_idx - tx_pwr_idx;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	rtw8822b_pwrtrack_set_pwr(rtwdev, path, pwr_idx_offset);
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
rtw8822b_phy_pwrtrack_path(struct rtw_dev * rtwdev,struct rtw_swing_table * swing_table,u8 path)1451*4882a593Smuzhiyun static void rtw8822b_phy_pwrtrack_path(struct rtw_dev *rtwdev,
1452*4882a593Smuzhiyun 				       struct rtw_swing_table *swing_table,
1453*4882a593Smuzhiyun 				       u8 path)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1456*4882a593Smuzhiyun 	u8 power_idx_cur, power_idx_last;
1457*4882a593Smuzhiyun 	u8 delta;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	/* 8822B only has one thermal meter at PATH A */
1460*4882a593Smuzhiyun 	delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A);
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	power_idx_last = dm_info->delta_power_index[path];
1463*4882a593Smuzhiyun 	power_idx_cur = rtw_phy_pwrtrack_get_pwridx(rtwdev, swing_table,
1464*4882a593Smuzhiyun 						    path, RF_PATH_A, delta);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	/* if delta of power indexes are the same, just skip */
1467*4882a593Smuzhiyun 	if (power_idx_cur == power_idx_last)
1468*4882a593Smuzhiyun 		return;
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	dm_info->delta_power_index[path] = power_idx_cur;
1471*4882a593Smuzhiyun 	rtw8822b_pwrtrack_set(rtwdev, path);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
rtw8822b_phy_pwrtrack(struct rtw_dev * rtwdev)1474*4882a593Smuzhiyun static void rtw8822b_phy_pwrtrack(struct rtw_dev *rtwdev)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1477*4882a593Smuzhiyun 	struct rtw_swing_table swing_table;
1478*4882a593Smuzhiyun 	u8 thermal_value, path;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	rtw_phy_config_swing_table(rtwdev, &swing_table);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (rtwdev->efuse.thermal_meter[RF_PATH_A] == 0xff)
1483*4882a593Smuzhiyun 		return;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if (dm_info->pwr_trk_init_trigger)
1490*4882a593Smuzhiyun 		dm_info->pwr_trk_init_trigger = false;
1491*4882a593Smuzhiyun 	else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value,
1492*4882a593Smuzhiyun 						   RF_PATH_A))
1493*4882a593Smuzhiyun 		goto iqk;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	for (path = 0; path < rtwdev->hal.rf_path_num; path++)
1496*4882a593Smuzhiyun 		rtw8822b_phy_pwrtrack_path(rtwdev, &swing_table, path);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun iqk:
1499*4882a593Smuzhiyun 	if (rtw_phy_pwrtrack_need_iqk(rtwdev))
1500*4882a593Smuzhiyun 		rtw8822b_do_iqk(rtwdev);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
rtw8822b_pwr_track(struct rtw_dev * rtwdev)1503*4882a593Smuzhiyun static void rtw8822b_pwr_track(struct rtw_dev *rtwdev)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
1506*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	if (efuse->power_track_type != 0)
1509*4882a593Smuzhiyun 		return;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (!dm_info->pwr_trk_triggered) {
1512*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER,
1513*4882a593Smuzhiyun 			     GENMASK(17, 16), 0x03);
1514*4882a593Smuzhiyun 		dm_info->pwr_trk_triggered = true;
1515*4882a593Smuzhiyun 		return;
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	rtw8822b_phy_pwrtrack(rtwdev);
1519*4882a593Smuzhiyun 	dm_info->pwr_trk_triggered = false;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
rtw8822b_bf_config_bfee_su(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)1522*4882a593Smuzhiyun static void rtw8822b_bf_config_bfee_su(struct rtw_dev *rtwdev,
1523*4882a593Smuzhiyun 				       struct rtw_vif *vif,
1524*4882a593Smuzhiyun 				       struct rtw_bfee *bfee, bool enable)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	if (enable)
1527*4882a593Smuzhiyun 		rtw_bf_enable_bfee_su(rtwdev, vif, bfee);
1528*4882a593Smuzhiyun 	else
1529*4882a593Smuzhiyun 		rtw_bf_remove_bfee_su(rtwdev, bfee);
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun 
rtw8822b_bf_config_bfee_mu(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)1532*4882a593Smuzhiyun static void rtw8822b_bf_config_bfee_mu(struct rtw_dev *rtwdev,
1533*4882a593Smuzhiyun 				       struct rtw_vif *vif,
1534*4882a593Smuzhiyun 				       struct rtw_bfee *bfee, bool enable)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	if (enable)
1537*4882a593Smuzhiyun 		rtw_bf_enable_bfee_mu(rtwdev, vif, bfee);
1538*4882a593Smuzhiyun 	else
1539*4882a593Smuzhiyun 		rtw_bf_remove_bfee_mu(rtwdev, bfee);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
rtw8822b_bf_config_bfee(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)1542*4882a593Smuzhiyun static void rtw8822b_bf_config_bfee(struct rtw_dev *rtwdev, struct rtw_vif *vif,
1543*4882a593Smuzhiyun 				    struct rtw_bfee *bfee, bool enable)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	if (bfee->role == RTW_BFEE_SU)
1546*4882a593Smuzhiyun 		rtw8822b_bf_config_bfee_su(rtwdev, vif, bfee, enable);
1547*4882a593Smuzhiyun 	else if (bfee->role == RTW_BFEE_MU)
1548*4882a593Smuzhiyun 		rtw8822b_bf_config_bfee_mu(rtwdev, vif, bfee, enable);
1549*4882a593Smuzhiyun 	else
1550*4882a593Smuzhiyun 		rtw_warn(rtwdev, "wrong bfee role\n");
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8822b[] = {
1554*4882a593Smuzhiyun 	{0x0086,
1555*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1556*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1557*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1558*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1559*4882a593Smuzhiyun 	{0x0086,
1560*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1561*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1562*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1563*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1564*4882a593Smuzhiyun 	{0x004A,
1565*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1566*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1567*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1568*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1569*4882a593Smuzhiyun 	{0x0005,
1570*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1571*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1572*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1573*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4) | BIT(7), 0},
1574*4882a593Smuzhiyun 	{0x0300,
1575*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1576*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1577*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1578*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1579*4882a593Smuzhiyun 	{0x0301,
1580*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1581*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1582*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1583*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1584*4882a593Smuzhiyun 	{0xFFFF,
1585*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1586*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1587*4882a593Smuzhiyun 	 0,
1588*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_cardemu_to_act_8822b[] = {
1592*4882a593Smuzhiyun 	{0x0012,
1593*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1594*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1595*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1596*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1597*4882a593Smuzhiyun 	{0x0012,
1598*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1599*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1600*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1601*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1602*4882a593Smuzhiyun 	{0x0020,
1603*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1604*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1605*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1606*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1607*4882a593Smuzhiyun 	{0x0001,
1608*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1609*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1610*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1611*4882a593Smuzhiyun 	 RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS},
1612*4882a593Smuzhiyun 	{0x0000,
1613*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1614*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1615*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1616*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1617*4882a593Smuzhiyun 	{0x0005,
1618*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1619*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1620*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1621*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0},
1622*4882a593Smuzhiyun 	{0x0075,
1623*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1624*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1625*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1626*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1627*4882a593Smuzhiyun 	{0x0006,
1628*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1629*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1630*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1631*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1632*4882a593Smuzhiyun 	{0x0075,
1633*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1634*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1635*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1636*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1637*4882a593Smuzhiyun 	{0xFF1A,
1638*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1639*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1640*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1641*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1642*4882a593Smuzhiyun 	{0x0006,
1643*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1644*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1645*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1646*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1647*4882a593Smuzhiyun 	{0x0005,
1648*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1649*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1650*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1651*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(7), 0},
1652*4882a593Smuzhiyun 	{0x0005,
1653*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1654*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1655*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1656*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0},
1657*4882a593Smuzhiyun 	{0x10C3,
1658*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1659*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1660*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1661*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1662*4882a593Smuzhiyun 	{0x0005,
1663*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1664*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1665*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1666*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1667*4882a593Smuzhiyun 	{0x0005,
1668*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1669*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1670*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1671*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(0), 0},
1672*4882a593Smuzhiyun 	{0x0020,
1673*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1674*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1675*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1676*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3), BIT(3)},
1677*4882a593Smuzhiyun 	{0x10A8,
1678*4882a593Smuzhiyun 	 RTW_PWR_CUT_C_MSK,
1679*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1680*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1681*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1682*4882a593Smuzhiyun 	{0x10A9,
1683*4882a593Smuzhiyun 	 RTW_PWR_CUT_C_MSK,
1684*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1685*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1686*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0xef},
1687*4882a593Smuzhiyun 	{0x10AA,
1688*4882a593Smuzhiyun 	 RTW_PWR_CUT_C_MSK,
1689*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1690*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1691*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x0c},
1692*4882a593Smuzhiyun 	{0x0068,
1693*4882a593Smuzhiyun 	 RTW_PWR_CUT_C_MSK,
1694*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1695*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1696*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
1697*4882a593Smuzhiyun 	{0x0029,
1698*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1699*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1700*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1701*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0xF9},
1702*4882a593Smuzhiyun 	{0x0024,
1703*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1704*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1705*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1706*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1707*4882a593Smuzhiyun 	{0x0074,
1708*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1709*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1710*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1711*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1712*4882a593Smuzhiyun 	{0x00AF,
1713*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1714*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1715*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1716*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1717*4882a593Smuzhiyun 	{0xFFFF,
1718*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1719*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1720*4882a593Smuzhiyun 	 0,
1721*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_act_to_cardemu_8822b[] = {
1725*4882a593Smuzhiyun 	{0x0003,
1726*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1727*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1728*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1729*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1730*4882a593Smuzhiyun 	{0x0093,
1731*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1732*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1733*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1734*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3), 0},
1735*4882a593Smuzhiyun 	{0x001F,
1736*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1737*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1738*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1739*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1740*4882a593Smuzhiyun 	{0x00EF,
1741*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1742*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1743*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1744*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1745*4882a593Smuzhiyun 	{0xFF1A,
1746*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1747*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1748*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1749*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x30},
1750*4882a593Smuzhiyun 	{0x0049,
1751*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1752*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1753*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1754*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1755*4882a593Smuzhiyun 	{0x0006,
1756*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1757*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1758*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1759*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1760*4882a593Smuzhiyun 	{0x0002,
1761*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1762*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1763*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1764*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1765*4882a593Smuzhiyun 	{0x10C3,
1766*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1767*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1768*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1769*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1770*4882a593Smuzhiyun 	{0x0005,
1771*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1772*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1773*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1774*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
1775*4882a593Smuzhiyun 	{0x0005,
1776*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1777*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1778*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1779*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
1780*4882a593Smuzhiyun 	{0x0020,
1781*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1782*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1783*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1784*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3), 0},
1785*4882a593Smuzhiyun 	{0x0000,
1786*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1787*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1788*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1789*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1790*4882a593Smuzhiyun 	{0xFFFF,
1791*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1792*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1793*4882a593Smuzhiyun 	 0,
1794*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8822b[] = {
1798*4882a593Smuzhiyun 	{0x0005,
1799*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1800*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1801*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1802*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
1803*4882a593Smuzhiyun 	{0x0007,
1804*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1805*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1806*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1807*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x20},
1808*4882a593Smuzhiyun 	{0x0067,
1809*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1810*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1811*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1812*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1813*4882a593Smuzhiyun 	{0x0005,
1814*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1815*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
1816*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1817*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), BIT(2)},
1818*4882a593Smuzhiyun 	{0x004A,
1819*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1820*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
1821*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1822*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1823*4882a593Smuzhiyun 	{0x0067,
1824*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1825*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1826*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1827*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
1828*4882a593Smuzhiyun 	{0x0067,
1829*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1830*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1831*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1832*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(4), 0},
1833*4882a593Smuzhiyun 	{0x004F,
1834*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1835*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1836*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1837*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
1838*4882a593Smuzhiyun 	{0x0067,
1839*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1840*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1841*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1842*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1843*4882a593Smuzhiyun 	{0x0046,
1844*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1845*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1846*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1847*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
1848*4882a593Smuzhiyun 	{0x0067,
1849*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1850*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1851*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1852*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
1853*4882a593Smuzhiyun 	{0x0046,
1854*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1855*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1856*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1857*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
1858*4882a593Smuzhiyun 	{0x0062,
1859*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1860*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1861*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1862*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
1863*4882a593Smuzhiyun 	{0x0081,
1864*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1865*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1866*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1867*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
1868*4882a593Smuzhiyun 	{0x0005,
1869*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1870*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1871*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1872*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)},
1873*4882a593Smuzhiyun 	{0x0086,
1874*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1875*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1876*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1877*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1878*4882a593Smuzhiyun 	{0x0086,
1879*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1880*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1881*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1882*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
1883*4882a593Smuzhiyun 	{0x0090,
1884*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1885*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_PCI_MSK,
1886*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
1887*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
1888*4882a593Smuzhiyun 	{0x0044,
1889*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1890*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1891*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1892*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
1893*4882a593Smuzhiyun 	{0x0040,
1894*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1895*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1896*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1897*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x90},
1898*4882a593Smuzhiyun 	{0x0041,
1899*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1900*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1901*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1902*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x00},
1903*4882a593Smuzhiyun 	{0x0042,
1904*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1905*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
1906*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
1907*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x04},
1908*4882a593Smuzhiyun 	{0xFFFF,
1909*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
1910*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
1911*4882a593Smuzhiyun 	 0,
1912*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
1913*4882a593Smuzhiyun };
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_enable_flow_8822b[] = {
1916*4882a593Smuzhiyun 	trans_carddis_to_cardemu_8822b,
1917*4882a593Smuzhiyun 	trans_cardemu_to_act_8822b,
1918*4882a593Smuzhiyun 	NULL
1919*4882a593Smuzhiyun };
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_disable_flow_8822b[] = {
1922*4882a593Smuzhiyun 	trans_act_to_cardemu_8822b,
1923*4882a593Smuzhiyun 	trans_cardemu_to_carddis_8822b,
1924*4882a593Smuzhiyun 	NULL
1925*4882a593Smuzhiyun };
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun static const struct rtw_intf_phy_para usb2_param_8822b[] = {
1928*4882a593Smuzhiyun 	{0xFFFF, 0x00,
1929*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1930*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
1931*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static const struct rtw_intf_phy_para usb3_param_8822b[] = {
1935*4882a593Smuzhiyun 	{0x0001, 0xA841,
1936*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1937*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_D,
1938*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1939*4882a593Smuzhiyun 	{0xFFFF, 0x0000,
1940*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1941*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
1942*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun static const struct rtw_intf_phy_para pcie_gen1_param_8822b[] = {
1946*4882a593Smuzhiyun 	{0x0001, 0xA841,
1947*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1948*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1949*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1950*4882a593Smuzhiyun 	{0x0002, 0x60C6,
1951*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1952*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1953*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1954*4882a593Smuzhiyun 	{0x0008, 0x3596,
1955*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1956*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1957*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1958*4882a593Smuzhiyun 	{0x0009, 0x321C,
1959*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1960*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1961*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1962*4882a593Smuzhiyun 	{0x000A, 0x9623,
1963*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1964*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1965*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1966*4882a593Smuzhiyun 	{0x0020, 0x94FF,
1967*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1968*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1969*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1970*4882a593Smuzhiyun 	{0x0021, 0xFFCF,
1971*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1972*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1973*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1974*4882a593Smuzhiyun 	{0x0026, 0xC006,
1975*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1976*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1977*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1978*4882a593Smuzhiyun 	{0x0029, 0xFF0E,
1979*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1980*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1981*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1982*4882a593Smuzhiyun 	{0x002A, 0x1840,
1983*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1984*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1985*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1986*4882a593Smuzhiyun 	{0xFFFF, 0x0000,
1987*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1988*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
1989*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun static const struct rtw_intf_phy_para pcie_gen2_param_8822b[] = {
1993*4882a593Smuzhiyun 	{0x0001, 0xA841,
1994*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1995*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
1996*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
1997*4882a593Smuzhiyun 	{0x0002, 0x60C6,
1998*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
1999*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2000*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2001*4882a593Smuzhiyun 	{0x0008, 0x3597,
2002*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2003*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2004*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2005*4882a593Smuzhiyun 	{0x0009, 0x321C,
2006*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2007*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2008*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2009*4882a593Smuzhiyun 	{0x000A, 0x9623,
2010*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2011*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2012*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2013*4882a593Smuzhiyun 	{0x0020, 0x94FF,
2014*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2015*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2016*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2017*4882a593Smuzhiyun 	{0x0021, 0xFFCF,
2018*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2019*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2020*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2021*4882a593Smuzhiyun 	{0x0026, 0xC006,
2022*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2023*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2024*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2025*4882a593Smuzhiyun 	{0x0029, 0xFF0E,
2026*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2027*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2028*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2029*4882a593Smuzhiyun 	{0x002A, 0x3040,
2030*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2031*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_C,
2032*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2033*4882a593Smuzhiyun 	{0xFFFF, 0x0000,
2034*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2035*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
2036*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun static const struct rtw_intf_phy_para_table phy_para_table_8822b = {
2040*4882a593Smuzhiyun 	.usb2_para	= usb2_param_8822b,
2041*4882a593Smuzhiyun 	.usb3_para	= usb3_param_8822b,
2042*4882a593Smuzhiyun 	.gen1_para	= pcie_gen1_param_8822b,
2043*4882a593Smuzhiyun 	.gen2_para	= pcie_gen2_param_8822b,
2044*4882a593Smuzhiyun 	.n_usb2_para	= ARRAY_SIZE(usb2_param_8822b),
2045*4882a593Smuzhiyun 	.n_usb3_para	= ARRAY_SIZE(usb2_param_8822b),
2046*4882a593Smuzhiyun 	.n_gen1_para	= ARRAY_SIZE(pcie_gen1_param_8822b),
2047*4882a593Smuzhiyun 	.n_gen2_para	= ARRAY_SIZE(pcie_gen2_param_8822b),
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun static const struct rtw_rfe_def rtw8822b_rfe_defs[] = {
2051*4882a593Smuzhiyun 	[2] = RTW_DEF_RFE(8822b, 2, 2),
2052*4882a593Smuzhiyun 	[3] = RTW_DEF_RFE(8822b, 3, 0),
2053*4882a593Smuzhiyun 	[5] = RTW_DEF_RFE(8822b, 5, 5),
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun static const struct rtw_hw_reg rtw8822b_dig[] = {
2057*4882a593Smuzhiyun 	[0] = { .addr = 0xc50, .mask = 0x7f },
2058*4882a593Smuzhiyun 	[1] = { .addr = 0xe50, .mask = 0x7f },
2059*4882a593Smuzhiyun };
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun static const struct rtw_ltecoex_addr rtw8822b_ltecoex_addr = {
2062*4882a593Smuzhiyun 	.ctrl = LTECOEX_ACCESS_CTRL,
2063*4882a593Smuzhiyun 	.wdata = LTECOEX_WRITE_DATA,
2064*4882a593Smuzhiyun 	.rdata = LTECOEX_READ_DATA,
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static const struct rtw_page_table page_table_8822b[] = {
2068*4882a593Smuzhiyun 	{64, 64, 64, 64, 1},
2069*4882a593Smuzhiyun 	{64, 64, 64, 64, 1},
2070*4882a593Smuzhiyun 	{64, 64, 0, 0, 1},
2071*4882a593Smuzhiyun 	{64, 64, 64, 0, 1},
2072*4882a593Smuzhiyun 	{64, 64, 64, 64, 1},
2073*4882a593Smuzhiyun };
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun static const struct rtw_rqpn rqpn_table_8822b[] = {
2076*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2077*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2078*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2079*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2080*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2081*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2082*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2083*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH,
2084*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2085*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2086*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2087*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2088*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2089*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2090*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static struct rtw_prioq_addrs prioq_addrs_8822b = {
2094*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_EXTRA] = {
2095*4882a593Smuzhiyun 		.rsvd = REG_FIFOPAGE_INFO_4, .avail = REG_FIFOPAGE_INFO_4 + 2,
2096*4882a593Smuzhiyun 	},
2097*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_LOW] = {
2098*4882a593Smuzhiyun 		.rsvd = REG_FIFOPAGE_INFO_2, .avail = REG_FIFOPAGE_INFO_2 + 2,
2099*4882a593Smuzhiyun 	},
2100*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_NORMAL] = {
2101*4882a593Smuzhiyun 		.rsvd = REG_FIFOPAGE_INFO_3, .avail = REG_FIFOPAGE_INFO_3 + 2,
2102*4882a593Smuzhiyun 	},
2103*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_HIGH] = {
2104*4882a593Smuzhiyun 		.rsvd = REG_FIFOPAGE_INFO_1, .avail = REG_FIFOPAGE_INFO_1 + 2,
2105*4882a593Smuzhiyun 	},
2106*4882a593Smuzhiyun 	.wsize = true,
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun static struct rtw_chip_ops rtw8822b_ops = {
2110*4882a593Smuzhiyun 	.phy_set_param		= rtw8822b_phy_set_param,
2111*4882a593Smuzhiyun 	.read_efuse		= rtw8822b_read_efuse,
2112*4882a593Smuzhiyun 	.query_rx_desc		= rtw8822b_query_rx_desc,
2113*4882a593Smuzhiyun 	.set_channel		= rtw8822b_set_channel,
2114*4882a593Smuzhiyun 	.mac_init		= rtw8822b_mac_init,
2115*4882a593Smuzhiyun 	.read_rf		= rtw_phy_read_rf,
2116*4882a593Smuzhiyun 	.write_rf		= rtw_phy_write_rf_reg_sipi,
2117*4882a593Smuzhiyun 	.set_tx_power_index	= rtw8822b_set_tx_power_index,
2118*4882a593Smuzhiyun 	.set_antenna		= rtw8822b_set_antenna,
2119*4882a593Smuzhiyun 	.cfg_ldo25		= rtw8822b_cfg_ldo25,
2120*4882a593Smuzhiyun 	.false_alarm_statistics	= rtw8822b_false_alarm_statistics,
2121*4882a593Smuzhiyun 	.phy_calibration	= rtw8822b_phy_calibration,
2122*4882a593Smuzhiyun 	.pwr_track		= rtw8822b_pwr_track,
2123*4882a593Smuzhiyun 	.config_bfee		= rtw8822b_bf_config_bfee,
2124*4882a593Smuzhiyun 	.set_gid_table		= rtw_bf_set_gid_table,
2125*4882a593Smuzhiyun 	.cfg_csi_rate		= rtw_bf_cfg_csi_rate,
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	.coex_set_init		= rtw8822b_coex_cfg_init,
2128*4882a593Smuzhiyun 	.coex_set_ant_switch	= rtw8822b_coex_cfg_ant_switch,
2129*4882a593Smuzhiyun 	.coex_set_gnt_fix	= rtw8822b_coex_cfg_gnt_fix,
2130*4882a593Smuzhiyun 	.coex_set_gnt_debug	= rtw8822b_coex_cfg_gnt_debug,
2131*4882a593Smuzhiyun 	.coex_set_rfe_type	= rtw8822b_coex_cfg_rfe_type,
2132*4882a593Smuzhiyun 	.coex_set_wl_tx_power	= rtw8822b_coex_cfg_wl_tx_power,
2133*4882a593Smuzhiyun 	.coex_set_wl_rx_gain	= rtw8822b_coex_cfg_wl_rx_gain,
2134*4882a593Smuzhiyun };
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun /* Shared-Antenna Coex Table */
2137*4882a593Smuzhiyun static const struct coex_table_para table_sant_8822b[] = {
2138*4882a593Smuzhiyun 	{0xffffffff, 0xffffffff}, /* case-0 */
2139*4882a593Smuzhiyun 	{0x55555555, 0x55555555},
2140*4882a593Smuzhiyun 	{0x66555555, 0x66555555},
2141*4882a593Smuzhiyun 	{0xaaaaaaaa, 0xaaaaaaaa},
2142*4882a593Smuzhiyun 	{0x5a5a5a5a, 0x5a5a5a5a},
2143*4882a593Smuzhiyun 	{0xfafafafa, 0xfafafafa}, /* case-5 */
2144*4882a593Smuzhiyun 	{0x6a5a6a5a, 0xaaaaaaaa},
2145*4882a593Smuzhiyun 	{0x6a5a56aa, 0x6a5a56aa},
2146*4882a593Smuzhiyun 	{0x6a5a5a5a, 0x6a5a5a5a},
2147*4882a593Smuzhiyun 	{0x66555555, 0x5a5a5a5a},
2148*4882a593Smuzhiyun 	{0x66555555, 0x6a5a5a5a}, /* case-10 */
2149*4882a593Smuzhiyun 	{0x66555555, 0xfafafafa},
2150*4882a593Smuzhiyun 	{0x66555555, 0x5a5a5aaa},
2151*4882a593Smuzhiyun 	{0x66555555, 0x5aaa5aaa},
2152*4882a593Smuzhiyun 	{0x66555555, 0xaaaa5aaa},
2153*4882a593Smuzhiyun 	{0x66555555, 0xaaaaaaaa}, /* case-15 */
2154*4882a593Smuzhiyun 	{0xffff55ff, 0xfafafafa},
2155*4882a593Smuzhiyun 	{0xffff55ff, 0x6afa5afa},
2156*4882a593Smuzhiyun 	{0xaaffffaa, 0xfafafafa},
2157*4882a593Smuzhiyun 	{0xaa5555aa, 0x5a5a5a5a},
2158*4882a593Smuzhiyun 	{0xaa5555aa, 0x6a5a5a5a}, /* case-20 */
2159*4882a593Smuzhiyun 	{0xaa5555aa, 0xaaaaaaaa},
2160*4882a593Smuzhiyun 	{0xffffffff, 0x5a5a5a5a},
2161*4882a593Smuzhiyun 	{0xffffffff, 0x6a5a5a5a},
2162*4882a593Smuzhiyun 	{0xffffffff, 0x55555555},
2163*4882a593Smuzhiyun 	{0xffffffff, 0x6a5a5aaa}, /* case-25 */
2164*4882a593Smuzhiyun 	{0x55555555, 0x5a5a5a5a},
2165*4882a593Smuzhiyun 	{0x55555555, 0xaaaaaaaa},
2166*4882a593Smuzhiyun 	{0x55555555, 0x6a5a6a5a},
2167*4882a593Smuzhiyun 	{0x66556655, 0x66556655}
2168*4882a593Smuzhiyun };
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun /* Non-Shared-Antenna Coex Table */
2171*4882a593Smuzhiyun static const struct coex_table_para table_nsant_8822b[] = {
2172*4882a593Smuzhiyun 	{0xffffffff, 0xffffffff}, /* case-100 */
2173*4882a593Smuzhiyun 	{0x55555555, 0x55555555},
2174*4882a593Smuzhiyun 	{0x66555555, 0x66555555},
2175*4882a593Smuzhiyun 	{0xaaaaaaaa, 0xaaaaaaaa},
2176*4882a593Smuzhiyun 	{0x5a5a5a5a, 0x5a5a5a5a},
2177*4882a593Smuzhiyun 	{0xfafafafa, 0xfafafafa}, /* case-105 */
2178*4882a593Smuzhiyun 	{0x5afa5afa, 0x5afa5afa},
2179*4882a593Smuzhiyun 	{0x55555555, 0xfafafafa},
2180*4882a593Smuzhiyun 	{0x66555555, 0xfafafafa},
2181*4882a593Smuzhiyun 	{0x66555555, 0x5a5a5a5a},
2182*4882a593Smuzhiyun 	{0x66555555, 0x6a5a5a5a}, /* case-110 */
2183*4882a593Smuzhiyun 	{0x66555555, 0xaaaaaaaa},
2184*4882a593Smuzhiyun 	{0xffff55ff, 0xfafafafa},
2185*4882a593Smuzhiyun 	{0xffff55ff, 0x5afa5afa},
2186*4882a593Smuzhiyun 	{0xffff55ff, 0xaaaaaaaa},
2187*4882a593Smuzhiyun 	{0xaaffffaa, 0xfafafafa}, /* case-115 */
2188*4882a593Smuzhiyun 	{0xaaffffaa, 0x5afa5afa},
2189*4882a593Smuzhiyun 	{0xaaffffaa, 0xaaaaaaaa},
2190*4882a593Smuzhiyun 	{0xffffffff, 0xfafafafa},
2191*4882a593Smuzhiyun 	{0xffffffff, 0x5afa5afa},
2192*4882a593Smuzhiyun 	{0xffffffff, 0xaaaaaaaa}, /* case-120 */
2193*4882a593Smuzhiyun 	{0x55ff55ff, 0x5afa5afa},
2194*4882a593Smuzhiyun 	{0x55ff55ff, 0xaaaaaaaa},
2195*4882a593Smuzhiyun 	{0x55ff55ff, 0x55ff55ff}
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun /* Shared-Antenna TDMA */
2199*4882a593Smuzhiyun static const struct coex_tdma_para tdma_sant_8822b[] = {
2200*4882a593Smuzhiyun 	{ {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */
2201*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x11} },
2202*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
2203*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
2204*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
2205*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-5 */
2206*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x10} },
2207*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
2208*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
2209*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
2210*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */
2211*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x11, 0x14} },
2212*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
2213*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x54} },
2214*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x55} },
2215*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-15 */
2216*4882a593Smuzhiyun 	{ {0x51, 0x45, 0x03, 0x10, 0x10} },
2217*4882a593Smuzhiyun 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
2218*4882a593Smuzhiyun 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
2219*4882a593Smuzhiyun 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
2220*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-20 */
2221*4882a593Smuzhiyun 	{ {0x51, 0x4a, 0x03, 0x10, 0x50} },
2222*4882a593Smuzhiyun 	{ {0x51, 0x0c, 0x03, 0x10, 0x54} },
2223*4882a593Smuzhiyun 	{ {0x55, 0x08, 0x03, 0x10, 0x54} },
2224*4882a593Smuzhiyun 	{ {0x65, 0x10, 0x03, 0x11, 0x11} },
2225*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */
2226*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x50} },
2227*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x11, 0x11} }
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun /* Non-Shared-Antenna TDMA */
2231*4882a593Smuzhiyun static const struct coex_tdma_para tdma_nsant_8822b[] = {
2232*4882a593Smuzhiyun 	{ {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-100 */
2233*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x11} },
2234*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
2235*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
2236*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
2237*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */
2238*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x10} },
2239*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
2240*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
2241*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
2242*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */
2243*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x11, 0x14} },
2244*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
2245*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x54} },
2246*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x55} },
2247*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */
2248*4882a593Smuzhiyun 	{ {0x51, 0x45, 0x03, 0x10, 0x50} },
2249*4882a593Smuzhiyun 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
2250*4882a593Smuzhiyun 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
2251*4882a593Smuzhiyun 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
2252*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x50} }  /* case-120 */
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun /* rssi in percentage % (dbm = % - 100) */
2256*4882a593Smuzhiyun static const u8 wl_rssi_step_8822b[] = {60, 50, 44, 30};
2257*4882a593Smuzhiyun static const u8 bt_rssi_step_8822b[] = {30, 30, 30, 30};
2258*4882a593Smuzhiyun static const struct coex_5g_afh_map afh_5g_8822b[] = { {0, 0, 0} };
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun /* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */
2261*4882a593Smuzhiyun static const struct coex_rf_para rf_para_tx_8822b[] = {
2262*4882a593Smuzhiyun 	{0, 0, false, 7},  /* for normal */
2263*4882a593Smuzhiyun 	{0, 16, false, 7}, /* for WL-CPT */
2264*4882a593Smuzhiyun 	{4, 0, true, 1},
2265*4882a593Smuzhiyun 	{3, 6, true, 1},
2266*4882a593Smuzhiyun 	{2, 9, true, 1},
2267*4882a593Smuzhiyun 	{1, 13, true, 1}
2268*4882a593Smuzhiyun };
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun static const struct coex_rf_para rf_para_rx_8822b[] = {
2271*4882a593Smuzhiyun 	{0, 0, false, 7},  /* for normal */
2272*4882a593Smuzhiyun 	{0, 16, false, 7}, /* for WL-CPT */
2273*4882a593Smuzhiyun 	{4, 0, true, 1},
2274*4882a593Smuzhiyun 	{3, 6, true, 1},
2275*4882a593Smuzhiyun 	{2, 9, true, 1},
2276*4882a593Smuzhiyun 	{1, 13, true, 1}
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun static_assert(ARRAY_SIZE(rf_para_tx_8822b) == ARRAY_SIZE(rf_para_rx_8822b));
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun static const u8
2282*4882a593Smuzhiyun rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2283*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2284*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2285*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2286*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2287*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2288*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2289*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2290*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2291*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun static const u8
2295*4882a593Smuzhiyun rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2296*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2297*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2298*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2299*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2300*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2301*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2302*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2303*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2304*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun static const u8
2308*4882a593Smuzhiyun rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2309*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2310*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2311*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2312*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2313*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2314*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2315*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2316*4882a593Smuzhiyun 	  8,  8,  9, 10, 11, 11, 12, 13, 14, 14,
2317*4882a593Smuzhiyun 	 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
2318*4882a593Smuzhiyun };
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun static const u8
2321*4882a593Smuzhiyun rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
2322*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2323*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2324*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2325*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2326*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2327*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2328*4882a593Smuzhiyun 	{ 0,  1,  2,  2,  3,  4,  5,  5,  6,  7,
2329*4882a593Smuzhiyun 	  8,  9,  9, 10, 11, 12, 13, 14, 14, 15,
2330*4882a593Smuzhiyun 	 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
2331*4882a593Smuzhiyun };
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2gb_n[RTW_PWR_TRK_TBL_SZ] = {
2334*4882a593Smuzhiyun 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2335*4882a593Smuzhiyun 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2336*4882a593Smuzhiyun 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2gb_p[RTW_PWR_TRK_TBL_SZ] = {
2340*4882a593Smuzhiyun 	0,  0,  1,  1,  2,  2,  3,  3,  4,  4,
2341*4882a593Smuzhiyun 	5,  5,  6,  6,  6,  7,  7,  8,  8,  9,
2342*4882a593Smuzhiyun 	9, 10, 10, 11, 11, 12, 12, 12, 13, 13
2343*4882a593Smuzhiyun };
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2ga_n[RTW_PWR_TRK_TBL_SZ] = {
2346*4882a593Smuzhiyun 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2347*4882a593Smuzhiyun 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2348*4882a593Smuzhiyun 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2ga_p[RTW_PWR_TRK_TBL_SZ] = {
2352*4882a593Smuzhiyun 	0,  1,  1,  2,  2,  3,  3,  4,  4,  5,
2353*4882a593Smuzhiyun 	5,  6,  6,  7,  7,  8,  8,  9,  9, 10,
2354*4882a593Smuzhiyun 	10, 11, 11, 12, 12, 13, 13, 14, 14, 15
2355*4882a593Smuzhiyun };
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2g_cck_b_n[RTW_PWR_TRK_TBL_SZ] = {
2358*4882a593Smuzhiyun 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2359*4882a593Smuzhiyun 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2360*4882a593Smuzhiyun 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2g_cck_b_p[RTW_PWR_TRK_TBL_SZ] = {
2364*4882a593Smuzhiyun 	0,  0,  1,  1,  2,  2,  3,  3,  4,  4,
2365*4882a593Smuzhiyun 	5,  5,  6,  6,  6,  7,  7,  8,  8,  9,
2366*4882a593Smuzhiyun 	9, 10, 10, 11, 11, 12, 12, 12, 13, 13
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2g_cck_a_n[RTW_PWR_TRK_TBL_SZ] = {
2370*4882a593Smuzhiyun 	0,  1,  1,  1,  2,  2,  3,  3,  3,  4,
2371*4882a593Smuzhiyun 	4,  5,  5,  5,  6,  6,  7,  7,  7,  8,
2372*4882a593Smuzhiyun 	8,  9,  9,  9, 10, 10, 11, 11, 11, 12
2373*4882a593Smuzhiyun };
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun static const u8 rtw8822b_pwrtrk_2g_cck_a_p[RTW_PWR_TRK_TBL_SZ] = {
2376*4882a593Smuzhiyun 	 0,  1,  1,  2,  2,  3,  3,  4,  4,  5,
2377*4882a593Smuzhiyun 	 5,  6,  6,  7,  7,  8,  8,  9,  9, 10,
2378*4882a593Smuzhiyun 	10, 11, 11, 12, 12, 13, 13, 14, 14, 15
2379*4882a593Smuzhiyun };
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun static const struct rtw_pwr_track_tbl rtw8822b_rtw_pwr_track_tbl = {
2382*4882a593Smuzhiyun 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_1],
2383*4882a593Smuzhiyun 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_2],
2384*4882a593Smuzhiyun 	.pwrtrk_5gb_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_3],
2385*4882a593Smuzhiyun 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_1],
2386*4882a593Smuzhiyun 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_2],
2387*4882a593Smuzhiyun 	.pwrtrk_5gb_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_3],
2388*4882a593Smuzhiyun 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_1],
2389*4882a593Smuzhiyun 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_2],
2390*4882a593Smuzhiyun 	.pwrtrk_5ga_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_3],
2391*4882a593Smuzhiyun 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_1],
2392*4882a593Smuzhiyun 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_2],
2393*4882a593Smuzhiyun 	.pwrtrk_5ga_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_3],
2394*4882a593Smuzhiyun 	.pwrtrk_2gb_n = rtw8822b_pwrtrk_2gb_n,
2395*4882a593Smuzhiyun 	.pwrtrk_2gb_p = rtw8822b_pwrtrk_2gb_p,
2396*4882a593Smuzhiyun 	.pwrtrk_2ga_n = rtw8822b_pwrtrk_2ga_n,
2397*4882a593Smuzhiyun 	.pwrtrk_2ga_p = rtw8822b_pwrtrk_2ga_p,
2398*4882a593Smuzhiyun 	.pwrtrk_2g_cckb_n = rtw8822b_pwrtrk_2g_cck_b_n,
2399*4882a593Smuzhiyun 	.pwrtrk_2g_cckb_p = rtw8822b_pwrtrk_2g_cck_b_p,
2400*4882a593Smuzhiyun 	.pwrtrk_2g_ccka_n = rtw8822b_pwrtrk_2g_cck_a_n,
2401*4882a593Smuzhiyun 	.pwrtrk_2g_ccka_p = rtw8822b_pwrtrk_2g_cck_a_p,
2402*4882a593Smuzhiyun };
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun static const struct rtw_reg_domain coex_info_hw_regs_8822b[] = {
2405*4882a593Smuzhiyun 	{0xcb0, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2406*4882a593Smuzhiyun 	{0xcb4, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2407*4882a593Smuzhiyun 	{0xcba, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2408*4882a593Smuzhiyun 	{0xcbd, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2409*4882a593Smuzhiyun 	{0xc58, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2410*4882a593Smuzhiyun 	{0xcbd, BIT(0), RTW_REG_DOMAIN_MAC8},
2411*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2412*4882a593Smuzhiyun 	{0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2413*4882a593Smuzhiyun 	{0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2414*4882a593Smuzhiyun 	{0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16},
2415*4882a593Smuzhiyun 	{0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2416*4882a593Smuzhiyun 	{0x45e, BIT(3), RTW_REG_DOMAIN_MAC8},
2417*4882a593Smuzhiyun 	{0x454, MASKLWORD, RTW_REG_DOMAIN_MAC16},
2418*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2419*4882a593Smuzhiyun 	{0x4c, BIT(24) | BIT(23), RTW_REG_DOMAIN_MAC32},
2420*4882a593Smuzhiyun 	{0x64, BIT(0), RTW_REG_DOMAIN_MAC8},
2421*4882a593Smuzhiyun 	{0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8},
2422*4882a593Smuzhiyun 	{0x40, BIT(5), RTW_REG_DOMAIN_MAC8},
2423*4882a593Smuzhiyun 	{0x1, RFREG_MASK, RTW_REG_DOMAIN_RF_B},
2424*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2425*4882a593Smuzhiyun 	{0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2426*4882a593Smuzhiyun 	{0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2427*4882a593Smuzhiyun 	{0x953, BIT(1), RTW_REG_DOMAIN_MAC8},
2428*4882a593Smuzhiyun 	{0xc50,  MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2429*4882a593Smuzhiyun };
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun struct rtw_chip_info rtw8822b_hw_spec = {
2432*4882a593Smuzhiyun 	.ops = &rtw8822b_ops,
2433*4882a593Smuzhiyun 	.id = RTW_CHIP_TYPE_8822B,
2434*4882a593Smuzhiyun 	.fw_name = "rtw88/rtw8822b_fw.bin",
2435*4882a593Smuzhiyun 	.wlan_cpu = RTW_WCPU_11AC,
2436*4882a593Smuzhiyun 	.tx_pkt_desc_sz = 48,
2437*4882a593Smuzhiyun 	.tx_buf_desc_sz = 16,
2438*4882a593Smuzhiyun 	.rx_pkt_desc_sz = 24,
2439*4882a593Smuzhiyun 	.rx_buf_desc_sz = 8,
2440*4882a593Smuzhiyun 	.phy_efuse_size = 1024,
2441*4882a593Smuzhiyun 	.log_efuse_size = 768,
2442*4882a593Smuzhiyun 	.ptct_efuse_size = 96,
2443*4882a593Smuzhiyun 	.txff_size = 262144,
2444*4882a593Smuzhiyun 	.rxff_size = 24576,
2445*4882a593Smuzhiyun 	.fw_rxff_size = 12288,
2446*4882a593Smuzhiyun 	.txgi_factor = 1,
2447*4882a593Smuzhiyun 	.is_pwr_by_rate_dec = true,
2448*4882a593Smuzhiyun 	.max_power_index = 0x3f,
2449*4882a593Smuzhiyun 	.csi_buf_pg_num = 0,
2450*4882a593Smuzhiyun 	.band = RTW_BAND_2G | RTW_BAND_5G,
2451*4882a593Smuzhiyun 	.page_size = 128,
2452*4882a593Smuzhiyun 	.dig_min = 0x1c,
2453*4882a593Smuzhiyun 	.ht_supported = true,
2454*4882a593Smuzhiyun 	.vht_supported = true,
2455*4882a593Smuzhiyun 	.lps_deep_mode_supported = BIT(LPS_DEEP_MODE_LCLK),
2456*4882a593Smuzhiyun 	.sys_func_en = 0xDC,
2457*4882a593Smuzhiyun 	.pwr_on_seq = card_enable_flow_8822b,
2458*4882a593Smuzhiyun 	.pwr_off_seq = card_disable_flow_8822b,
2459*4882a593Smuzhiyun 	.page_table = page_table_8822b,
2460*4882a593Smuzhiyun 	.rqpn_table = rqpn_table_8822b,
2461*4882a593Smuzhiyun 	.prioq_addrs = &prioq_addrs_8822b,
2462*4882a593Smuzhiyun 	.intf_table = &phy_para_table_8822b,
2463*4882a593Smuzhiyun 	.dig = rtw8822b_dig,
2464*4882a593Smuzhiyun 	.dig_cck = NULL,
2465*4882a593Smuzhiyun 	.rf_base_addr = {0x2800, 0x2c00},
2466*4882a593Smuzhiyun 	.rf_sipi_addr = {0xc90, 0xe90},
2467*4882a593Smuzhiyun 	.ltecoex_addr = &rtw8822b_ltecoex_addr,
2468*4882a593Smuzhiyun 	.mac_tbl = &rtw8822b_mac_tbl,
2469*4882a593Smuzhiyun 	.agc_tbl = &rtw8822b_agc_tbl,
2470*4882a593Smuzhiyun 	.bb_tbl = &rtw8822b_bb_tbl,
2471*4882a593Smuzhiyun 	.rf_tbl = {&rtw8822b_rf_a_tbl, &rtw8822b_rf_b_tbl},
2472*4882a593Smuzhiyun 	.rfe_defs = rtw8822b_rfe_defs,
2473*4882a593Smuzhiyun 	.rfe_defs_size = ARRAY_SIZE(rtw8822b_rfe_defs),
2474*4882a593Smuzhiyun 	.pwr_track_tbl = &rtw8822b_rtw_pwr_track_tbl,
2475*4882a593Smuzhiyun 	.iqk_threshold = 8,
2476*4882a593Smuzhiyun 	.bfer_su_max_num = 2,
2477*4882a593Smuzhiyun 	.bfer_mu_max_num = 1,
2478*4882a593Smuzhiyun 	.rx_ldpc = true,
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	.coex_para_ver = 0x20070206,
2481*4882a593Smuzhiyun 	.bt_desired_ver = 0x6,
2482*4882a593Smuzhiyun 	.scbd_support = true,
2483*4882a593Smuzhiyun 	.new_scbd10_def = false,
2484*4882a593Smuzhiyun 	.pstdma_type = COEX_PSTDMA_FORCE_LPSOFF,
2485*4882a593Smuzhiyun 	.bt_rssi_type = COEX_BTRSSI_RATIO,
2486*4882a593Smuzhiyun 	.ant_isolation = 15,
2487*4882a593Smuzhiyun 	.rssi_tolerance = 2,
2488*4882a593Smuzhiyun 	.wl_rssi_step = wl_rssi_step_8822b,
2489*4882a593Smuzhiyun 	.bt_rssi_step = bt_rssi_step_8822b,
2490*4882a593Smuzhiyun 	.table_sant_num = ARRAY_SIZE(table_sant_8822b),
2491*4882a593Smuzhiyun 	.table_sant = table_sant_8822b,
2492*4882a593Smuzhiyun 	.table_nsant_num = ARRAY_SIZE(table_nsant_8822b),
2493*4882a593Smuzhiyun 	.table_nsant = table_nsant_8822b,
2494*4882a593Smuzhiyun 	.tdma_sant_num = ARRAY_SIZE(tdma_sant_8822b),
2495*4882a593Smuzhiyun 	.tdma_sant = tdma_sant_8822b,
2496*4882a593Smuzhiyun 	.tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8822b),
2497*4882a593Smuzhiyun 	.tdma_nsant = tdma_nsant_8822b,
2498*4882a593Smuzhiyun 	.wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8822b),
2499*4882a593Smuzhiyun 	.wl_rf_para_tx = rf_para_tx_8822b,
2500*4882a593Smuzhiyun 	.wl_rf_para_rx = rf_para_rx_8822b,
2501*4882a593Smuzhiyun 	.bt_afh_span_bw20 = 0x24,
2502*4882a593Smuzhiyun 	.bt_afh_span_bw40 = 0x36,
2503*4882a593Smuzhiyun 	.afh_5g_num = ARRAY_SIZE(afh_5g_8822b),
2504*4882a593Smuzhiyun 	.afh_5g = afh_5g_8822b,
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	.coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8822b),
2507*4882a593Smuzhiyun 	.coex_info_hw_regs = coex_info_hw_regs_8822b,
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	.fw_fifo_addr = {0x780, 0x700, 0x780, 0x660, 0x650, 0x680},
2510*4882a593Smuzhiyun };
2511*4882a593Smuzhiyun EXPORT_SYMBOL(rtw8822b_hw_spec);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun MODULE_FIRMWARE("rtw88/rtw8822b_fw.bin");
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun MODULE_AUTHOR("Realtek Corporation");
2516*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 802.11ac wireless 8822b driver");
2517*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
2518