xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/rtw8821c.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #ifndef __RTW8821C_H__
6*4882a593Smuzhiyun #define __RTW8821C_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define RCR_VHT_ACK		BIT(26)
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct rtw8821ce_efuse {
13*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0xd0 */
14*4882a593Smuzhiyun 	u8 vender_id[2];
15*4882a593Smuzhiyun 	u8 device_id[2];
16*4882a593Smuzhiyun 	u8 sub_vender_id[2];
17*4882a593Smuzhiyun 	u8 sub_device_id[2];
18*4882a593Smuzhiyun 	u8 pmc[2];
19*4882a593Smuzhiyun 	u8 exp_device_cap[2];
20*4882a593Smuzhiyun 	u8 msi_cap;
21*4882a593Smuzhiyun 	u8 ltr_cap;			/* 0xe3 */
22*4882a593Smuzhiyun 	u8 exp_link_control[2];
23*4882a593Smuzhiyun 	u8 link_cap[4];
24*4882a593Smuzhiyun 	u8 link_control[2];
25*4882a593Smuzhiyun 	u8 serial_number[8];
26*4882a593Smuzhiyun 	u8 res0:2;			/* 0xf4 */
27*4882a593Smuzhiyun 	u8 ltr_en:1;
28*4882a593Smuzhiyun 	u8 res1:2;
29*4882a593Smuzhiyun 	u8 obff:2;
30*4882a593Smuzhiyun 	u8 res2:3;
31*4882a593Smuzhiyun 	u8 obff_cap:2;
32*4882a593Smuzhiyun 	u8 res3:4;
33*4882a593Smuzhiyun 	u8 res4[3];
34*4882a593Smuzhiyun 	u8 class_code[3];
35*4882a593Smuzhiyun 	u8 pci_pm_L1_2_supp:1;
36*4882a593Smuzhiyun 	u8 pci_pm_L1_1_supp:1;
37*4882a593Smuzhiyun 	u8 aspm_pm_L1_2_supp:1;
38*4882a593Smuzhiyun 	u8 aspm_pm_L1_1_supp:1;
39*4882a593Smuzhiyun 	u8 L1_pm_substates_supp:1;
40*4882a593Smuzhiyun 	u8 res5:3;
41*4882a593Smuzhiyun 	u8 port_common_mode_restore_time;
42*4882a593Smuzhiyun 	u8 port_t_power_on_scale:2;
43*4882a593Smuzhiyun 	u8 res6:1;
44*4882a593Smuzhiyun 	u8 port_t_power_on_value:5;
45*4882a593Smuzhiyun 	u8 res7;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct rtw8821c_efuse {
49*4882a593Smuzhiyun 	__le16 rtl_id;
50*4882a593Smuzhiyun 	u8 res0[0x0e];
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/* power index for four RF paths */
53*4882a593Smuzhiyun 	struct rtw_txpwr_idx txpwr_idx_table[4];
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	u8 channel_plan;		/* 0xb8 */
56*4882a593Smuzhiyun 	u8 xtal_k;
57*4882a593Smuzhiyun 	u8 thermal_meter;
58*4882a593Smuzhiyun 	u8 iqk_lck;
59*4882a593Smuzhiyun 	u8 pa_type;			/* 0xbc */
60*4882a593Smuzhiyun 	u8 lna_type_2g[2];		/* 0xbd */
61*4882a593Smuzhiyun 	u8 lna_type_5g[2];
62*4882a593Smuzhiyun 	u8 rf_board_option;
63*4882a593Smuzhiyun 	u8 rf_feature_option;
64*4882a593Smuzhiyun 	u8 rf_bt_setting;
65*4882a593Smuzhiyun 	u8 eeprom_version;
66*4882a593Smuzhiyun 	u8 eeprom_customer_id;
67*4882a593Smuzhiyun 	u8 tx_bb_swing_setting_2g;
68*4882a593Smuzhiyun 	u8 tx_bb_swing_setting_5g;
69*4882a593Smuzhiyun 	u8 tx_pwr_calibrate_rate;
70*4882a593Smuzhiyun 	u8 rf_antenna_option;		/* 0xc9 */
71*4882a593Smuzhiyun 	u8 rfe_option;
72*4882a593Smuzhiyun 	u8 country_code[2];
73*4882a593Smuzhiyun 	u8 res[3];
74*4882a593Smuzhiyun 	union {
75*4882a593Smuzhiyun 		struct rtw8821ce_efuse e;
76*4882a593Smuzhiyun 	};
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static inline void
_rtw_write32s_mask(struct rtw_dev * rtwdev,u32 addr,u32 mask,u32 data)80*4882a593Smuzhiyun _rtw_write32s_mask(struct rtw_dev *rtwdev, u32 addr, u32 mask, u32 data)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	/* 0xC00-0xCFF and 0xE00-0xEFF have the same layout */
83*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, addr, mask, data);
84*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, addr + 0x200, mask, data);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define rtw_write32s_mask(rtwdev, addr, mask, data)			       \
88*4882a593Smuzhiyun 	do {								       \
89*4882a593Smuzhiyun 		BUILD_BUG_ON((addr) < 0xC00 || (addr) >= 0xD00);	       \
90*4882a593Smuzhiyun 									       \
91*4882a593Smuzhiyun 		_rtw_write32s_mask(rtwdev, addr, mask, data);		       \
92*4882a593Smuzhiyun 	} while (0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define BIT_FEN_PCIEA BIT(6)
95*4882a593Smuzhiyun #define WLAN_SLOT_TIME		0x09
96*4882a593Smuzhiyun #define WLAN_PIFS_TIME		0x19
97*4882a593Smuzhiyun #define WLAN_SIFS_CCK_CONT_TX	0xA
98*4882a593Smuzhiyun #define WLAN_SIFS_OFDM_CONT_TX	0xE
99*4882a593Smuzhiyun #define WLAN_SIFS_CCK_TRX	0x10
100*4882a593Smuzhiyun #define WLAN_SIFS_OFDM_TRX	0x10
101*4882a593Smuzhiyun #define WLAN_VO_TXOP_LIMIT	0x186
102*4882a593Smuzhiyun #define WLAN_VI_TXOP_LIMIT	0x3BC
103*4882a593Smuzhiyun #define WLAN_RDG_NAV		0x05
104*4882a593Smuzhiyun #define WLAN_TXOP_NAV		0x1B
105*4882a593Smuzhiyun #define WLAN_CCK_RX_TSF		0x30
106*4882a593Smuzhiyun #define WLAN_OFDM_RX_TSF	0x30
107*4882a593Smuzhiyun #define WLAN_TBTT_PROHIBIT	0x04
108*4882a593Smuzhiyun #define WLAN_TBTT_HOLD_TIME	0x064
109*4882a593Smuzhiyun #define WLAN_DRV_EARLY_INT	0x04
110*4882a593Smuzhiyun #define WLAN_BCN_DMA_TIME	0x02
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define WLAN_RX_FILTER0		0x0FFFFFFF
113*4882a593Smuzhiyun #define WLAN_RX_FILTER2		0xFFFF
114*4882a593Smuzhiyun #define WLAN_RCR_CFG		0xE400220E
115*4882a593Smuzhiyun #define WLAN_RXPKT_MAX_SZ	12288
116*4882a593Smuzhiyun #define WLAN_RXPKT_MAX_SZ_512	(WLAN_RXPKT_MAX_SZ >> 9)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define WLAN_AMPDU_MAX_TIME		0x70
119*4882a593Smuzhiyun #define WLAN_RTS_LEN_TH			0xFF
120*4882a593Smuzhiyun #define WLAN_RTS_TX_TIME_TH		0x08
121*4882a593Smuzhiyun #define WLAN_MAX_AGG_PKT_LIMIT		0x20
122*4882a593Smuzhiyun #define WLAN_RTS_MAX_AGG_PKT_LIMIT	0x20
123*4882a593Smuzhiyun #define FAST_EDCA_VO_TH		0x06
124*4882a593Smuzhiyun #define FAST_EDCA_VI_TH		0x06
125*4882a593Smuzhiyun #define FAST_EDCA_BE_TH		0x06
126*4882a593Smuzhiyun #define FAST_EDCA_BK_TH		0x06
127*4882a593Smuzhiyun #define WLAN_BAR_RETRY_LIMIT		0x01
128*4882a593Smuzhiyun #define WLAN_RA_TRY_RATE_AGG_LIMIT	0x08
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define WLAN_TX_FUNC_CFG1		0x30
131*4882a593Smuzhiyun #define WLAN_TX_FUNC_CFG2		0x30
132*4882a593Smuzhiyun #define WLAN_MAC_OPT_NORM_FUNC1		0x98
133*4882a593Smuzhiyun #define WLAN_MAC_OPT_LB_FUNC1		0x80
134*4882a593Smuzhiyun #define WLAN_MAC_OPT_FUNC2		0xb0810041
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define WLAN_SIFS_CFG	(WLAN_SIFS_CCK_CONT_TX | \
137*4882a593Smuzhiyun 			(WLAN_SIFS_OFDM_CONT_TX << BIT_SHIFT_SIFS_OFDM_CTX) | \
138*4882a593Smuzhiyun 			(WLAN_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX) | \
139*4882a593Smuzhiyun 			(WLAN_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX))
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define WLAN_TBTT_TIME	(WLAN_TBTT_PROHIBIT |\
142*4882a593Smuzhiyun 			(WLAN_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME_AP))
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define WLAN_NAV_CFG		(WLAN_RDG_NAV | (WLAN_TXOP_NAV << 16))
145*4882a593Smuzhiyun #define WLAN_RX_TSF_CFG		(WLAN_CCK_RX_TSF | (WLAN_OFDM_RX_TSF) << 8)
146*4882a593Smuzhiyun #define WLAN_PRE_TXCNT_TIME_TH		0x1E4
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* phy status page0 */
149*4882a593Smuzhiyun #define GET_PHY_STAT_P0_PWDB(phy_stat)                                         \
150*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* phy status page1 */
153*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_A(phy_stat)                                       \
154*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
155*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_B(phy_stat)                                       \
156*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
157*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RF_MODE(phy_stat)                                      \
158*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28))
159*4882a593Smuzhiyun #define GET_PHY_STAT_P1_L_RXSC(phy_stat)                                       \
160*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
161*4882a593Smuzhiyun #define GET_PHY_STAT_P1_HT_RXSC(phy_stat)                                      \
162*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
163*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXEVM_A(phy_stat)                                      \
164*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
165*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXEVM_B(phy_stat)                                      \
166*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8))
167*4882a593Smuzhiyun #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat)                                 \
168*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
169*4882a593Smuzhiyun #define GET_PHY_STAT_P1_CFO_TAIL_B(phy_stat)                                 \
170*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8))
171*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXSNR_A(phy_stat)                                      \
172*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
173*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXSNR_B(phy_stat)                                      \
174*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8))
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define REG_INIRTS_RATE_SEL 0x0480
177*4882a593Smuzhiyun #define REG_HTSTFWT	0x800
178*4882a593Smuzhiyun #define REG_RXPSEL	0x808
179*4882a593Smuzhiyun #define BIT_RX_PSEL_RST		(BIT(28) | BIT(29))
180*4882a593Smuzhiyun #define REG_TXPSEL	0x80c
181*4882a593Smuzhiyun #define REG_RXCCAMSK	0x814
182*4882a593Smuzhiyun #define REG_CCASEL	0x82c
183*4882a593Smuzhiyun #define REG_PDMFTH	0x830
184*4882a593Smuzhiyun #define REG_CCA2ND	0x838
185*4882a593Smuzhiyun #define REG_L1WT	0x83c
186*4882a593Smuzhiyun #define REG_L1PKWT	0x840
187*4882a593Smuzhiyun #define REG_MRC		0x850
188*4882a593Smuzhiyun #define REG_CLKTRK	0x860
189*4882a593Smuzhiyun #define REG_ADCCLK	0x8ac
190*4882a593Smuzhiyun #define REG_ADC160	0x8c4
191*4882a593Smuzhiyun #define REG_ADC40	0x8c8
192*4882a593Smuzhiyun #define REG_CHFIR	0x8f0
193*4882a593Smuzhiyun #define REG_CDDTXP	0x93c
194*4882a593Smuzhiyun #define REG_TXPSEL1	0x940
195*4882a593Smuzhiyun #define REG_ACBB0	0x948
196*4882a593Smuzhiyun #define REG_ACBBRXFIR	0x94c
197*4882a593Smuzhiyun #define REG_ACGG2TBL	0x958
198*4882a593Smuzhiyun #define REG_FAS		0x9a4
199*4882a593Smuzhiyun #define REG_RXSB	0xa00
200*4882a593Smuzhiyun #define REG_ADCINI	0xa04
201*4882a593Smuzhiyun #define REG_PWRTH	0xa08
202*4882a593Smuzhiyun #define REG_TXSF2	0xa24
203*4882a593Smuzhiyun #define REG_TXSF6	0xa28
204*4882a593Smuzhiyun #define REG_FA_CCK	0xa5c
205*4882a593Smuzhiyun #define REG_RXDESC	0xa2c
206*4882a593Smuzhiyun #define REG_ENTXCCK	0xa80
207*4882a593Smuzhiyun #define REG_PWRTH2	0xaa8
208*4882a593Smuzhiyun #define REG_CSRATIO	0xaaa
209*4882a593Smuzhiyun #define REG_TXFILTER	0xaac
210*4882a593Smuzhiyun #define REG_CNTRST	0xb58
211*4882a593Smuzhiyun #define REG_AGCTR_A	0xc08
212*4882a593Smuzhiyun #define REG_TXSCALE_A	0xc1c
213*4882a593Smuzhiyun #define REG_TXDFIR	0xc20
214*4882a593Smuzhiyun #define REG_RXIGI_A	0xc50
215*4882a593Smuzhiyun #define REG_TXAGCIDX	0xc94
216*4882a593Smuzhiyun #define REG_TRSW	0xca0
217*4882a593Smuzhiyun #define REG_RFESEL0	0xcb0
218*4882a593Smuzhiyun #define REG_RFESEL8	0xcb4
219*4882a593Smuzhiyun #define REG_RFECTL	0xcb8
220*4882a593Smuzhiyun #define REG_RFEINV	0xcbc
221*4882a593Smuzhiyun #define REG_AGCTR_B	0xe08
222*4882a593Smuzhiyun #define REG_RXIGI_B	0xe50
223*4882a593Smuzhiyun #define REG_CRC_CCK	0xf04
224*4882a593Smuzhiyun #define REG_CRC_OFDM	0xf14
225*4882a593Smuzhiyun #define REG_CRC_HT	0xf10
226*4882a593Smuzhiyun #define REG_CRC_VHT	0xf0c
227*4882a593Smuzhiyun #define REG_CCA_OFDM	0xf08
228*4882a593Smuzhiyun #define REG_FA_OFDM	0xf48
229*4882a593Smuzhiyun #define REG_CCA_CCK	0xfcc
230*4882a593Smuzhiyun #define REG_ANTWT	0x1904
231*4882a593Smuzhiyun #define REG_IQKFAILMSK	0x1bf0
232*4882a593Smuzhiyun #define BIT_MASK_R_RFE_SEL_15	GENMASK(31, 28)
233*4882a593Smuzhiyun #define BIT_SDIO_INT BIT(18)
234*4882a593Smuzhiyun #define SAMPLE_RATE_MASK GENMASK(5, 0)
235*4882a593Smuzhiyun #define SAMPLE_RATE	0x5
236*4882a593Smuzhiyun #define BT_CNT_ENABLE	0x1
237*4882a593Smuzhiyun #define BIT_BCN_QUEUE	BIT(3)
238*4882a593Smuzhiyun #define BCN_PRI_EN	0x1
239*4882a593Smuzhiyun #define PTA_CTRL_PIN	0x66
240*4882a593Smuzhiyun #define DPDT_CTRL_PIN	0x77
241*4882a593Smuzhiyun #define ANTDIC_CTRL_PIN	0x88
242*4882a593Smuzhiyun #define REG_CTRL_TYPE	0x67
243*4882a593Smuzhiyun #define BIT_CTRL_TYPE1	BIT(5)
244*4882a593Smuzhiyun #define BIT_CTRL_TYPE2	BIT(4)
245*4882a593Smuzhiyun #define CTRL_TYPE_MASK	GENMASK(15, 8)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define RF18_BAND_MASK		(BIT(16) | BIT(9) | BIT(8))
248*4882a593Smuzhiyun #define RF18_BAND_2G		(0)
249*4882a593Smuzhiyun #define RF18_BAND_5G		(BIT(16) | BIT(8))
250*4882a593Smuzhiyun #define RF18_CHANNEL_MASK	(MASKBYTE0)
251*4882a593Smuzhiyun #define RF18_RFSI_MASK		(BIT(18) | BIT(17))
252*4882a593Smuzhiyun #define RF18_RFSI_GE		(BIT(17))
253*4882a593Smuzhiyun #define RF18_RFSI_GT		(BIT(18))
254*4882a593Smuzhiyun #define RF18_BW_MASK		(BIT(11) | BIT(10))
255*4882a593Smuzhiyun #define RF18_BW_20M		(BIT(11) | BIT(10))
256*4882a593Smuzhiyun #define RF18_BW_40M		(BIT(11))
257*4882a593Smuzhiyun #define RF18_BW_80M		(BIT(10))
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #endif
260