1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019 Realtek Corporation
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include "main.h"
6*4882a593Smuzhiyun #include "coex.h"
7*4882a593Smuzhiyun #include "fw.h"
8*4882a593Smuzhiyun #include "tx.h"
9*4882a593Smuzhiyun #include "rx.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "rtw8821c.h"
12*4882a593Smuzhiyun #include "rtw8821c_table.h"
13*4882a593Smuzhiyun #include "mac.h"
14*4882a593Smuzhiyun #include "reg.h"
15*4882a593Smuzhiyun #include "debug.h"
16*4882a593Smuzhiyun #include "bf.h"
17*4882a593Smuzhiyun
rtw8821ce_efuse_parsing(struct rtw_efuse * efuse,struct rtw8821c_efuse * map)18*4882a593Smuzhiyun static void rtw8821ce_efuse_parsing(struct rtw_efuse *efuse,
19*4882a593Smuzhiyun struct rtw8821c_efuse *map)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun ether_addr_copy(efuse->addr, map->e.mac_addr);
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun
rtw8821c_read_efuse(struct rtw_dev * rtwdev,u8 * log_map)24*4882a593Smuzhiyun static int rtw8821c_read_efuse(struct rtw_dev *rtwdev, u8 *log_map)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct rtw_efuse *efuse = &rtwdev->efuse;
27*4882a593Smuzhiyun struct rtw8821c_efuse *map;
28*4882a593Smuzhiyun int i;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun map = (struct rtw8821c_efuse *)log_map;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun efuse->rfe_option = map->rfe_option;
33*4882a593Smuzhiyun efuse->rf_board_option = map->rf_board_option;
34*4882a593Smuzhiyun efuse->crystal_cap = map->xtal_k;
35*4882a593Smuzhiyun efuse->pa_type_2g = map->pa_type;
36*4882a593Smuzhiyun efuse->pa_type_5g = map->pa_type;
37*4882a593Smuzhiyun efuse->lna_type_2g = map->lna_type_2g[0];
38*4882a593Smuzhiyun efuse->lna_type_5g = map->lna_type_5g[0];
39*4882a593Smuzhiyun efuse->channel_plan = map->channel_plan;
40*4882a593Smuzhiyun efuse->country_code[0] = map->country_code[0];
41*4882a593Smuzhiyun efuse->country_code[1] = map->country_code[1];
42*4882a593Smuzhiyun efuse->bt_setting = map->rf_bt_setting;
43*4882a593Smuzhiyun efuse->regd = map->rf_board_option & 0x7;
44*4882a593Smuzhiyun efuse->thermal_meter[0] = map->thermal_meter;
45*4882a593Smuzhiyun efuse->thermal_meter_k = map->thermal_meter;
46*4882a593Smuzhiyun efuse->tx_bb_swing_setting_2g = map->tx_bb_swing_setting_2g;
47*4882a593Smuzhiyun efuse->tx_bb_swing_setting_5g = map->tx_bb_swing_setting_5g;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun for (i = 0; i < 4; i++)
50*4882a593Smuzhiyun efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i];
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun switch (rtw_hci_type(rtwdev)) {
53*4882a593Smuzhiyun case RTW_HCI_TYPE_PCIE:
54*4882a593Smuzhiyun rtw8821ce_efuse_parsing(efuse, map);
55*4882a593Smuzhiyun break;
56*4882a593Smuzhiyun default:
57*4882a593Smuzhiyun /* unsupported now */
58*4882a593Smuzhiyun return -ENOTSUPP;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const u32 rtw8821c_txscale_tbl[] = {
65*4882a593Smuzhiyun 0x081, 0x088, 0x090, 0x099, 0x0a2, 0x0ac, 0x0b6, 0x0c0, 0x0cc, 0x0d8,
66*4882a593Smuzhiyun 0x0e5, 0x0f2, 0x101, 0x110, 0x120, 0x131, 0x143, 0x156, 0x16a, 0x180,
67*4882a593Smuzhiyun 0x197, 0x1af, 0x1c8, 0x1e3, 0x200, 0x21e, 0x23e, 0x261, 0x285, 0x2ab,
68*4882a593Smuzhiyun 0x2d3, 0x2fe, 0x32b, 0x35c, 0x38e, 0x3c4, 0x3fe
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
rtw8821c_get_swing_index(struct rtw_dev * rtwdev)71*4882a593Smuzhiyun static u8 rtw8821c_get_swing_index(struct rtw_dev *rtwdev)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun u8 i = 0;
74*4882a593Smuzhiyun u32 swing, table_value;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun swing = rtw_read32_mask(rtwdev, REG_TXSCALE_A, 0xffe00000);
77*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtw8821c_txscale_tbl); i++) {
78*4882a593Smuzhiyun table_value = rtw8821c_txscale_tbl[i];
79*4882a593Smuzhiyun if (swing == table_value)
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return i;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
rtw8821c_pwrtrack_init(struct rtw_dev * rtwdev)86*4882a593Smuzhiyun static void rtw8821c_pwrtrack_init(struct rtw_dev *rtwdev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
89*4882a593Smuzhiyun u8 swing_idx = rtw8821c_get_swing_index(rtwdev);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (swing_idx >= ARRAY_SIZE(rtw8821c_txscale_tbl))
92*4882a593Smuzhiyun dm_info->default_ofdm_index = 24;
93*4882a593Smuzhiyun else
94*4882a593Smuzhiyun dm_info->default_ofdm_index = swing_idx;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun ewma_thermal_init(&dm_info->avg_thermal[RF_PATH_A]);
97*4882a593Smuzhiyun dm_info->delta_power_index[RF_PATH_A] = 0;
98*4882a593Smuzhiyun dm_info->delta_power_index_last[RF_PATH_A] = 0;
99*4882a593Smuzhiyun dm_info->pwr_trk_triggered = false;
100*4882a593Smuzhiyun dm_info->pwr_trk_init_trigger = true;
101*4882a593Smuzhiyun dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
rtw8821c_phy_bf_init(struct rtw_dev * rtwdev)104*4882a593Smuzhiyun static void rtw8821c_phy_bf_init(struct rtw_dev *rtwdev)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun rtw_bf_phy_init(rtwdev);
107*4882a593Smuzhiyun /* Grouping bitmap parameters */
108*4882a593Smuzhiyun rtw_write32(rtwdev, 0x1C94, 0xAFFFAFFF);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
rtw8821c_phy_set_param(struct rtw_dev * rtwdev)111*4882a593Smuzhiyun static void rtw8821c_phy_set_param(struct rtw_dev *rtwdev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u8 crystal_cap, val;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* power on BB/RF domain */
116*4882a593Smuzhiyun val = rtw_read8(rtwdev, REG_SYS_FUNC_EN);
117*4882a593Smuzhiyun val |= BIT_FEN_PCIEA;
118*4882a593Smuzhiyun rtw_write8(rtwdev, REG_SYS_FUNC_EN, val);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* toggle BB reset */
121*4882a593Smuzhiyun val |= BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST;
122*4882a593Smuzhiyun rtw_write8(rtwdev, REG_SYS_FUNC_EN, val);
123*4882a593Smuzhiyun val &= ~(BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST);
124*4882a593Smuzhiyun rtw_write8(rtwdev, REG_SYS_FUNC_EN, val);
125*4882a593Smuzhiyun val |= BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST;
126*4882a593Smuzhiyun rtw_write8(rtwdev, REG_SYS_FUNC_EN, val);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun rtw_write8(rtwdev, REG_RF_CTRL,
129*4882a593Smuzhiyun BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
130*4882a593Smuzhiyun usleep_range(10, 11);
131*4882a593Smuzhiyun rtw_write8(rtwdev, REG_WLRF1 + 3,
132*4882a593Smuzhiyun BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
133*4882a593Smuzhiyun usleep_range(10, 11);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* pre init before header files config */
136*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun rtw_phy_load_tables(rtwdev);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun crystal_cap = rtwdev->efuse.crystal_cap & 0x3F;
141*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_AFE_XTAL_CTRL, 0x7e000000, crystal_cap);
142*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_AFE_PLL_CTRL, 0x7e, crystal_cap);
143*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CCK0_FAREPORT, BIT(18) | BIT(22), 0);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* post init after header files config */
146*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
147*4882a593Smuzhiyun rtwdev->chip->ch_param[0] = rtw_read32_mask(rtwdev, REG_TXSF2, MASKDWORD);
148*4882a593Smuzhiyun rtwdev->chip->ch_param[1] = rtw_read32_mask(rtwdev, REG_TXSF6, MASKDWORD);
149*4882a593Smuzhiyun rtwdev->chip->ch_param[2] = rtw_read32_mask(rtwdev, REG_TXFILTER, MASKDWORD);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun rtw_phy_init(rtwdev);
152*4882a593Smuzhiyun rtwdev->dm_info.cck_pd_default = rtw_read8(rtwdev, REG_CSRATIO) & 0x1f;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun rtw8821c_pwrtrack_init(rtwdev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun rtw8821c_phy_bf_init(rtwdev);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
rtw8821c_mac_init(struct rtw_dev * rtwdev)159*4882a593Smuzhiyun static int rtw8821c_mac_init(struct rtw_dev *rtwdev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u32 value32;
162*4882a593Smuzhiyun u16 pre_txcnt;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* protocol configuration */
165*4882a593Smuzhiyun rtw_write8(rtwdev, REG_AMPDU_MAX_TIME_V1, WLAN_AMPDU_MAX_TIME);
166*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_TX_HANG_CTRL, BIT_EN_EOF_V1);
167*4882a593Smuzhiyun pre_txcnt = WLAN_PRE_TXCNT_TIME_TH | BIT_EN_PRECNT;
168*4882a593Smuzhiyun rtw_write8(rtwdev, REG_PRECNT_CTRL, (u8)(pre_txcnt & 0xFF));
169*4882a593Smuzhiyun rtw_write8(rtwdev, REG_PRECNT_CTRL + 1, (u8)(pre_txcnt >> 8));
170*4882a593Smuzhiyun value32 = WLAN_RTS_LEN_TH | (WLAN_RTS_TX_TIME_TH << 8) |
171*4882a593Smuzhiyun (WLAN_MAX_AGG_PKT_LIMIT << 16) |
172*4882a593Smuzhiyun (WLAN_RTS_MAX_AGG_PKT_LIMIT << 24);
173*4882a593Smuzhiyun rtw_write32(rtwdev, REG_PROT_MODE_CTRL, value32);
174*4882a593Smuzhiyun rtw_write16(rtwdev, REG_BAR_MODE_CTRL + 2,
175*4882a593Smuzhiyun WLAN_BAR_RETRY_LIMIT | WLAN_RA_TRY_RATE_AGG_LIMIT << 8);
176*4882a593Smuzhiyun rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING, FAST_EDCA_VO_TH);
177*4882a593Smuzhiyun rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING + 2, FAST_EDCA_VI_TH);
178*4882a593Smuzhiyun rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING, FAST_EDCA_BE_TH);
179*4882a593Smuzhiyun rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING + 2, FAST_EDCA_BK_TH);
180*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_INIRTS_RATE_SEL, BIT(5));
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* EDCA configuration */
183*4882a593Smuzhiyun rtw_write8_clr(rtwdev, REG_TIMER0_SRC_SEL, BIT_TSFT_SEL_TIMER0);
184*4882a593Smuzhiyun rtw_write16(rtwdev, REG_TXPAUSE, 0);
185*4882a593Smuzhiyun rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME);
186*4882a593Smuzhiyun rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_TIME);
187*4882a593Smuzhiyun rtw_write32(rtwdev, REG_SIFS, WLAN_SIFS_CFG);
188*4882a593Smuzhiyun rtw_write16(rtwdev, REG_EDCA_VO_PARAM + 2, WLAN_VO_TXOP_LIMIT);
189*4882a593Smuzhiyun rtw_write16(rtwdev, REG_EDCA_VI_PARAM + 2, WLAN_VI_TXOP_LIMIT);
190*4882a593Smuzhiyun rtw_write32(rtwdev, REG_RD_NAV_NXT, WLAN_NAV_CFG);
191*4882a593Smuzhiyun rtw_write16(rtwdev, REG_RXTSF_OFFSET_CCK, WLAN_RX_TSF_CFG);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Set beacon cotnrol - enable TSF and other related functions */
194*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Set send beacon related registers */
197*4882a593Smuzhiyun rtw_write32(rtwdev, REG_TBTT_PROHIBIT, WLAN_TBTT_TIME);
198*4882a593Smuzhiyun rtw_write8(rtwdev, REG_DRVERLYINT, WLAN_DRV_EARLY_INT);
199*4882a593Smuzhiyun rtw_write8(rtwdev, REG_BCNDMATIM, WLAN_BCN_DMA_TIME);
200*4882a593Smuzhiyun rtw_write8_clr(rtwdev, REG_TX_PTCL_CTRL + 1, BIT_SIFS_BK_EN >> 8);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* WMAC configuration */
203*4882a593Smuzhiyun rtw_write32(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0);
204*4882a593Smuzhiyun rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2);
205*4882a593Smuzhiyun rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG);
206*4882a593Smuzhiyun rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RXPKT_MAX_SZ_512);
207*4882a593Smuzhiyun rtw_write8(rtwdev, REG_TCR + 2, WLAN_TX_FUNC_CFG2);
208*4882a593Smuzhiyun rtw_write8(rtwdev, REG_TCR + 1, WLAN_TX_FUNC_CFG1);
209*4882a593Smuzhiyun rtw_write8(rtwdev, REG_ACKTO_CCK, 0x40);
210*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_WMAC_TRXPTCL_CTL_H, BIT(1));
211*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_SND_PTCL_CTRL, BIT(6));
212*4882a593Smuzhiyun rtw_write32(rtwdev, REG_WMAC_OPTION_FUNCTION + 8, WLAN_MAC_OPT_FUNC2);
213*4882a593Smuzhiyun rtw_write8(rtwdev, REG_WMAC_OPTION_FUNCTION + 4, WLAN_MAC_OPT_NORM_FUNC1);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
rtw8821c_cfg_ldo25(struct rtw_dev * rtwdev,bool enable)218*4882a593Smuzhiyun static void rtw8821c_cfg_ldo25(struct rtw_dev *rtwdev, bool enable)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun u8 ldo_pwr;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3);
223*4882a593Smuzhiyun ldo_pwr = enable ? ldo_pwr | BIT(7) : ldo_pwr & ~BIT(7);
224*4882a593Smuzhiyun rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
rtw8821c_set_channel_rf(struct rtw_dev * rtwdev,u8 channel,u8 bw)227*4882a593Smuzhiyun static void rtw8821c_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun u32 rf_reg18;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun rf_reg18 = rtw_read_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun rf_reg18 &= ~(RF18_BAND_MASK | RF18_CHANNEL_MASK | RF18_RFSI_MASK |
234*4882a593Smuzhiyun RF18_BW_MASK);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun rf_reg18 |= (channel <= 14 ? RF18_BAND_2G : RF18_BAND_5G);
237*4882a593Smuzhiyun rf_reg18 |= (channel & RF18_CHANNEL_MASK);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (channel >= 100 && channel <= 140)
240*4882a593Smuzhiyun rf_reg18 |= RF18_RFSI_GE;
241*4882a593Smuzhiyun else if (channel > 140)
242*4882a593Smuzhiyun rf_reg18 |= RF18_RFSI_GT;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun switch (bw) {
245*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_5:
246*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_10:
247*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_20:
248*4882a593Smuzhiyun default:
249*4882a593Smuzhiyun rf_reg18 |= RF18_BW_20M;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_40:
252*4882a593Smuzhiyun rf_reg18 |= RF18_BW_40M;
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_80:
255*4882a593Smuzhiyun rf_reg18 |= RF18_BW_80M;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (channel <= 14) {
260*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x1);
261*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, 0x64, 0xf, 0xf);
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(6), 0x0);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK, rf_reg18);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0);
269*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
rtw8821c_set_channel_rxdfir(struct rtw_dev * rtwdev,u8 bw)272*4882a593Smuzhiyun static void rtw8821c_set_channel_rxdfir(struct rtw_dev *rtwdev, u8 bw)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun if (bw == RTW_CHANNEL_WIDTH_40) {
275*4882a593Smuzhiyun /* RX DFIR for BW40 */
276*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
277*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2);
278*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
279*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x0);
280*4882a593Smuzhiyun } else if (bw == RTW_CHANNEL_WIDTH_80) {
281*4882a593Smuzhiyun /* RX DFIR for BW80 */
282*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
283*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x1);
284*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
285*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x1);
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun /* RX DFIR for BW20, BW10 and BW5 */
288*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
289*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2);
290*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXDFIR, BIT(31), 0x1);
291*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CHFIR, BIT(31), 0x0);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
rtw8821c_set_channel_bb(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_ch_idx)295*4882a593Smuzhiyun static void rtw8821c_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw,
296*4882a593Smuzhiyun u8 primary_ch_idx)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun u32 val32;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (channel <= 14) {
301*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x1);
302*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x0);
303*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x0);
304*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x0);
307*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x96a);
308*4882a593Smuzhiyun if (channel == 14) {
309*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x0000b81c);
310*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x0000);
311*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXFILTER, MASKDWORD, 0x00003667);
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD,
314*4882a593Smuzhiyun rtwdev->chip->ch_param[0]);
315*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD,
316*4882a593Smuzhiyun rtwdev->chip->ch_param[1] & MASKLWORD);
317*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXFILTER, MASKDWORD,
318*4882a593Smuzhiyun rtwdev->chip->ch_param[2]);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun } else if (channel > 35) {
321*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x1);
322*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x1);
323*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x0);
324*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (channel >= 36 && channel <= 64)
327*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x1);
328*4882a593Smuzhiyun else if (channel >= 100 && channel <= 144)
329*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x2);
330*4882a593Smuzhiyun else if (channel >= 149)
331*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, 0xf00, 0x3);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (channel >= 36 && channel <= 48)
334*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x494);
335*4882a593Smuzhiyun else if (channel >= 52 && channel <= 64)
336*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x453);
337*4882a593Smuzhiyun else if (channel >= 100 && channel <= 116)
338*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x452);
339*4882a593Smuzhiyun else if (channel >= 118 && channel <= 177)
340*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x412);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun switch (bw) {
344*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_20:
345*4882a593Smuzhiyun default:
346*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
347*4882a593Smuzhiyun val32 &= 0xffcffc00;
348*4882a593Smuzhiyun val32 |= 0x10010000;
349*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_40:
354*4882a593Smuzhiyun if (primary_ch_idx == 1)
355*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_RXSB, BIT(4));
356*4882a593Smuzhiyun else
357*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_RXSB, BIT(4));
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
360*4882a593Smuzhiyun val32 &= 0xff3ff300;
361*4882a593Smuzhiyun val32 |= 0x20020000 | ((primary_ch_idx & 0xf) << 2) |
362*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_40;
363*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_80:
368*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
369*4882a593Smuzhiyun val32 &= 0xfcffcf00;
370*4882a593Smuzhiyun val32 |= 0x40040000 | ((primary_ch_idx & 0xf) << 2) |
371*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_80;
372*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_5:
377*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
378*4882a593Smuzhiyun val32 &= 0xefcefc00;
379*4882a593Smuzhiyun val32 |= 0x200240;
380*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
383*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_10:
386*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
387*4882a593Smuzhiyun val32 &= 0xefcefc00;
388*4882a593Smuzhiyun val32 |= 0x300380;
389*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
392*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
393*4882a593Smuzhiyun break;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
rtw8821c_get_bb_swing(struct rtw_dev * rtwdev,u8 channel)397*4882a593Smuzhiyun static u32 rtw8821c_get_bb_swing(struct rtw_dev *rtwdev, u8 channel)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct rtw_efuse efuse = rtwdev->efuse;
400*4882a593Smuzhiyun u8 tx_bb_swing;
401*4882a593Smuzhiyun u32 swing2setting[4] = {0x200, 0x16a, 0x101, 0x0b6};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun tx_bb_swing = channel <= 14 ? efuse.tx_bb_swing_setting_2g :
404*4882a593Smuzhiyun efuse.tx_bb_swing_setting_5g;
405*4882a593Smuzhiyun if (tx_bb_swing > 9)
406*4882a593Smuzhiyun tx_bb_swing = 0;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return swing2setting[(tx_bb_swing / 3)];
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
rtw8821c_set_channel_bb_swing(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_ch_idx)411*4882a593Smuzhiyun static void rtw8821c_set_channel_bb_swing(struct rtw_dev *rtwdev, u8 channel,
412*4882a593Smuzhiyun u8 bw, u8 primary_ch_idx)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, GENMASK(31, 21),
415*4882a593Smuzhiyun rtw8821c_get_bb_swing(rtwdev, channel));
416*4882a593Smuzhiyun rtw8821c_pwrtrack_init(rtwdev);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
rtw8821c_set_channel(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_chan_idx)419*4882a593Smuzhiyun static void rtw8821c_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw,
420*4882a593Smuzhiyun u8 primary_chan_idx)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun rtw8821c_set_channel_bb(rtwdev, channel, bw, primary_chan_idx);
423*4882a593Smuzhiyun rtw8821c_set_channel_bb_swing(rtwdev, channel, bw, primary_chan_idx);
424*4882a593Smuzhiyun rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx);
425*4882a593Smuzhiyun rtw8821c_set_channel_rf(rtwdev, channel, bw);
426*4882a593Smuzhiyun rtw8821c_set_channel_rxdfir(rtwdev, bw);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
query_phy_status_page0(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)429*4882a593Smuzhiyun static void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status,
430*4882a593Smuzhiyun struct rtw_rx_pkt_stat *pkt_stat)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun s8 min_rx_power = -120;
433*4882a593Smuzhiyun u8 pwdb = GET_PHY_STAT_P0_PWDB(phy_status);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun pkt_stat->rx_power[RF_PATH_A] = pwdb - 100;
436*4882a593Smuzhiyun pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
437*4882a593Smuzhiyun pkt_stat->bw = RTW_CHANNEL_WIDTH_20;
438*4882a593Smuzhiyun pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
439*4882a593Smuzhiyun min_rx_power);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
query_phy_status_page1(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)442*4882a593Smuzhiyun static void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status,
443*4882a593Smuzhiyun struct rtw_rx_pkt_stat *pkt_stat)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun u8 rxsc, bw;
446*4882a593Smuzhiyun s8 min_rx_power = -120;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0)
449*4882a593Smuzhiyun rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status);
450*4882a593Smuzhiyun else
451*4882a593Smuzhiyun rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (rxsc >= 1 && rxsc <= 8)
454*4882a593Smuzhiyun bw = RTW_CHANNEL_WIDTH_20;
455*4882a593Smuzhiyun else if (rxsc >= 9 && rxsc <= 12)
456*4882a593Smuzhiyun bw = RTW_CHANNEL_WIDTH_40;
457*4882a593Smuzhiyun else if (rxsc >= 13)
458*4882a593Smuzhiyun bw = RTW_CHANNEL_WIDTH_80;
459*4882a593Smuzhiyun else
460*4882a593Smuzhiyun bw = GET_PHY_STAT_P1_RF_MODE(phy_status);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110;
463*4882a593Smuzhiyun pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
464*4882a593Smuzhiyun pkt_stat->bw = bw;
465*4882a593Smuzhiyun pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
466*4882a593Smuzhiyun min_rx_power);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
query_phy_status(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)469*4882a593Smuzhiyun static void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status,
470*4882a593Smuzhiyun struct rtw_rx_pkt_stat *pkt_stat)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun u8 page;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun page = *phy_status & 0xf;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun switch (page) {
477*4882a593Smuzhiyun case 0:
478*4882a593Smuzhiyun query_phy_status_page0(rtwdev, phy_status, pkt_stat);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun case 1:
481*4882a593Smuzhiyun query_phy_status_page1(rtwdev, phy_status, pkt_stat);
482*4882a593Smuzhiyun break;
483*4882a593Smuzhiyun default:
484*4882a593Smuzhiyun rtw_warn(rtwdev, "unused phy status page (%d)\n", page);
485*4882a593Smuzhiyun return;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
rtw8821c_query_rx_desc(struct rtw_dev * rtwdev,u8 * rx_desc,struct rtw_rx_pkt_stat * pkt_stat,struct ieee80211_rx_status * rx_status)489*4882a593Smuzhiyun static void rtw8821c_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc,
490*4882a593Smuzhiyun struct rtw_rx_pkt_stat *pkt_stat,
491*4882a593Smuzhiyun struct ieee80211_rx_status *rx_status)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct ieee80211_hdr *hdr;
494*4882a593Smuzhiyun u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz;
495*4882a593Smuzhiyun u8 *phy_status = NULL;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun memset(pkt_stat, 0, sizeof(*pkt_stat));
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc);
500*4882a593Smuzhiyun pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc);
501*4882a593Smuzhiyun pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc);
502*4882a593Smuzhiyun pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc);
503*4882a593Smuzhiyun pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc);
504*4882a593Smuzhiyun pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc);
505*4882a593Smuzhiyun pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc);
506*4882a593Smuzhiyun pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc);
507*4882a593Smuzhiyun pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc);
508*4882a593Smuzhiyun pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc);
509*4882a593Smuzhiyun pkt_stat->ppdu_cnt = GET_RX_DESC_PPDU_CNT(rx_desc);
510*4882a593Smuzhiyun pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* drv_info_sz is in unit of 8-bytes */
513*4882a593Smuzhiyun pkt_stat->drv_info_sz *= 8;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* c2h cmd pkt's rx/phy status is not interested */
516*4882a593Smuzhiyun if (pkt_stat->is_c2h)
517*4882a593Smuzhiyun return;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift +
520*4882a593Smuzhiyun pkt_stat->drv_info_sz);
521*4882a593Smuzhiyun if (pkt_stat->phy_status) {
522*4882a593Smuzhiyun phy_status = rx_desc + desc_sz + pkt_stat->shift;
523*4882a593Smuzhiyun query_phy_status(rtwdev, phy_status, pkt_stat);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static void
rtw8821c_set_tx_power_index_by_rate(struct rtw_dev * rtwdev,u8 path,u8 rs)530*4882a593Smuzhiyun rtw8821c_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
533*4882a593Smuzhiyun static const u32 offset_txagc[2] = {0x1d00, 0x1d80};
534*4882a593Smuzhiyun static u32 phy_pwr_idx;
535*4882a593Smuzhiyun u8 rate, rate_idx, pwr_index, shift;
536*4882a593Smuzhiyun int j;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun for (j = 0; j < rtw_rate_size[rs]; j++) {
539*4882a593Smuzhiyun rate = rtw_rate_section[rs][j];
540*4882a593Smuzhiyun pwr_index = hal->tx_pwr_tbl[path][rate];
541*4882a593Smuzhiyun shift = rate & 0x3;
542*4882a593Smuzhiyun phy_pwr_idx |= ((u32)pwr_index << (shift * 8));
543*4882a593Smuzhiyun if (shift == 0x3 || rate == DESC_RATEVHT1SS_MCS9) {
544*4882a593Smuzhiyun rate_idx = rate & 0xfc;
545*4882a593Smuzhiyun rtw_write32(rtwdev, offset_txagc[path] + rate_idx,
546*4882a593Smuzhiyun phy_pwr_idx);
547*4882a593Smuzhiyun phy_pwr_idx = 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
rtw8821c_set_tx_power_index(struct rtw_dev * rtwdev)552*4882a593Smuzhiyun static void rtw8821c_set_tx_power_index(struct rtw_dev *rtwdev)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
555*4882a593Smuzhiyun int rs, path;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun for (path = 0; path < hal->rf_path_num; path++) {
558*4882a593Smuzhiyun for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) {
559*4882a593Smuzhiyun if (rs == RTW_RATE_SECTION_HT_2S ||
560*4882a593Smuzhiyun rs == RTW_RATE_SECTION_VHT_2S)
561*4882a593Smuzhiyun continue;
562*4882a593Smuzhiyun rtw8821c_set_tx_power_index_by_rate(rtwdev, path, rs);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
rtw8821c_false_alarm_statistics(struct rtw_dev * rtwdev)567*4882a593Smuzhiyun static void rtw8821c_false_alarm_statistics(struct rtw_dev *rtwdev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
570*4882a593Smuzhiyun u32 cck_enable;
571*4882a593Smuzhiyun u32 cck_fa_cnt;
572*4882a593Smuzhiyun u32 ofdm_fa_cnt;
573*4882a593Smuzhiyun u32 crc32_cnt;
574*4882a593Smuzhiyun u32 cca32_cnt;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun cck_enable = rtw_read32(rtwdev, REG_RXPSEL) & BIT(28);
577*4882a593Smuzhiyun cck_fa_cnt = rtw_read16(rtwdev, REG_FA_CCK);
578*4882a593Smuzhiyun ofdm_fa_cnt = rtw_read16(rtwdev, REG_FA_OFDM);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun dm_info->cck_fa_cnt = cck_fa_cnt;
581*4882a593Smuzhiyun dm_info->ofdm_fa_cnt = ofdm_fa_cnt;
582*4882a593Smuzhiyun if (cck_enable)
583*4882a593Smuzhiyun dm_info->total_fa_cnt += cck_fa_cnt;
584*4882a593Smuzhiyun dm_info->total_fa_cnt = ofdm_fa_cnt;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun crc32_cnt = rtw_read32(rtwdev, REG_CRC_CCK);
587*4882a593Smuzhiyun dm_info->cck_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt);
588*4882a593Smuzhiyun dm_info->cck_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun crc32_cnt = rtw_read32(rtwdev, REG_CRC_OFDM);
591*4882a593Smuzhiyun dm_info->ofdm_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt);
592*4882a593Smuzhiyun dm_info->ofdm_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun crc32_cnt = rtw_read32(rtwdev, REG_CRC_HT);
595*4882a593Smuzhiyun dm_info->ht_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt);
596*4882a593Smuzhiyun dm_info->ht_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun crc32_cnt = rtw_read32(rtwdev, REG_CRC_VHT);
599*4882a593Smuzhiyun dm_info->vht_ok_cnt = FIELD_GET(GENMASK(15, 0), crc32_cnt);
600*4882a593Smuzhiyun dm_info->vht_err_cnt = FIELD_GET(GENMASK(31, 16), crc32_cnt);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun cca32_cnt = rtw_read32(rtwdev, REG_CCA_OFDM);
603*4882a593Smuzhiyun dm_info->ofdm_cca_cnt = FIELD_GET(GENMASK(31, 16), cca32_cnt);
604*4882a593Smuzhiyun dm_info->total_cca_cnt = dm_info->ofdm_cca_cnt;
605*4882a593Smuzhiyun if (cck_enable) {
606*4882a593Smuzhiyun cca32_cnt = rtw_read32(rtwdev, REG_CCA_CCK);
607*4882a593Smuzhiyun dm_info->cck_cca_cnt = FIELD_GET(GENMASK(15, 0), cca32_cnt);
608*4882a593Smuzhiyun dm_info->total_cca_cnt += dm_info->cck_cca_cnt;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_FAS, BIT(17));
612*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_FAS, BIT(17));
613*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_RXDESC, BIT(15));
614*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_RXDESC, BIT(15));
615*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_CNTRST, BIT(0));
616*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_CNTRST, BIT(0));
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
rtw8821c_do_iqk(struct rtw_dev * rtwdev)619*4882a593Smuzhiyun static void rtw8821c_do_iqk(struct rtw_dev *rtwdev)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun static int do_iqk_cnt;
622*4882a593Smuzhiyun struct rtw_iqk_para para = {.clear = 0, .segment_iqk = 0};
623*4882a593Smuzhiyun u32 rf_reg, iqk_fail_mask;
624*4882a593Smuzhiyun int counter;
625*4882a593Smuzhiyun bool reload;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (rtw_is_assoc(rtwdev))
628*4882a593Smuzhiyun para.segment_iqk = 1;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun rtw_fw_do_iqk(rtwdev, ¶);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun for (counter = 0; counter < 300; counter++) {
633*4882a593Smuzhiyun rf_reg = rtw_read_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK);
634*4882a593Smuzhiyun if (rf_reg == 0xabcde)
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun msleep(20);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK, 0x0);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun reload = !!rtw_read32_mask(rtwdev, REG_IQKFAILMSK, BIT(16));
641*4882a593Smuzhiyun iqk_fail_mask = rtw_read32_mask(rtwdev, REG_IQKFAILMSK, GENMASK(7, 0));
642*4882a593Smuzhiyun rtw_dbg(rtwdev, RTW_DBG_PHY,
643*4882a593Smuzhiyun "iqk counter=%d reload=%d do_iqk_cnt=%d n_iqk_fail(mask)=0x%02x\n",
644*4882a593Smuzhiyun counter, reload, ++do_iqk_cnt, iqk_fail_mask);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
rtw8821c_phy_calibration(struct rtw_dev * rtwdev)647*4882a593Smuzhiyun static void rtw8821c_phy_calibration(struct rtw_dev *rtwdev)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun rtw8821c_do_iqk(rtwdev);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* for coex */
rtw8821c_coex_cfg_init(struct rtw_dev * rtwdev)653*4882a593Smuzhiyun static void rtw8821c_coex_cfg_init(struct rtw_dev *rtwdev)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun /* enable TBTT nterrupt */
656*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /* BT report packet sample rate */
659*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_BT_TDMA_TIME, SAMPLE_RATE_MASK,
660*4882a593Smuzhiyun SAMPLE_RATE);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* enable BT counter statistics */
663*4882a593Smuzhiyun rtw_write8(rtwdev, REG_BT_STAT_CTRL, BT_CNT_ENABLE);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* enable PTA (3-wire function form BT side) */
666*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN);
667*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_PO_BT_PTA_PINS);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* enable PTA (tx/rx signal form WiFi side) */
670*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN);
671*4882a593Smuzhiyun /* wl tx signal to PTA not case EDCCA */
672*4882a593Smuzhiyun rtw_write8_clr(rtwdev, REG_QUEUE_CTRL, BIT_PTA_EDCCA_EN);
673*4882a593Smuzhiyun /* GNT_BT=1 while select both */
674*4882a593Smuzhiyun rtw_write16_set(rtwdev, REG_BT_COEX_V2, BIT_GNT_BT_POLARITY);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* beacon queue always hi-pri */
677*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_BT_COEX_TABLE_H + 3, BIT_BCN_QUEUE,
678*4882a593Smuzhiyun BCN_PRI_EN);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
rtw8821c_coex_cfg_ant_switch(struct rtw_dev * rtwdev,u8 ctrl_type,u8 pos_type)681*4882a593Smuzhiyun static void rtw8821c_coex_cfg_ant_switch(struct rtw_dev *rtwdev, u8 ctrl_type,
682*4882a593Smuzhiyun u8 pos_type)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun struct rtw_coex *coex = &rtwdev->coex;
685*4882a593Smuzhiyun struct rtw_coex_dm *coex_dm = &coex->dm;
686*4882a593Smuzhiyun struct rtw_coex_rfe *coex_rfe = &coex->rfe;
687*4882a593Smuzhiyun u32 switch_status = FIELD_PREP(CTRL_TYPE_MASK, ctrl_type) | pos_type;
688*4882a593Smuzhiyun bool polarity_inverse;
689*4882a593Smuzhiyun u8 regval = 0;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if (switch_status == coex_dm->cur_switch_status)
692*4882a593Smuzhiyun return;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun coex_dm->cur_switch_status = switch_status;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (coex_rfe->ant_switch_diversity &&
697*4882a593Smuzhiyun ctrl_type == COEX_SWITCH_CTRL_BY_BBSW)
698*4882a593Smuzhiyun ctrl_type = COEX_SWITCH_CTRL_BY_ANTDIV;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun polarity_inverse = (coex_rfe->ant_switch_polarity == 1);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun switch (ctrl_type) {
703*4882a593Smuzhiyun default:
704*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_BBSW:
705*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
706*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL);
707*4882a593Smuzhiyun /* BB SW, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
708*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89,
709*4882a593Smuzhiyun DPDT_CTRL_PIN);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (pos_type == COEX_SWITCH_TO_WLG_BT) {
712*4882a593Smuzhiyun if (coex_rfe->rfe_module_type != 0x4 &&
713*4882a593Smuzhiyun coex_rfe->rfe_module_type != 0x2)
714*4882a593Smuzhiyun regval = 0x3;
715*4882a593Smuzhiyun else
716*4882a593Smuzhiyun regval = (!polarity_inverse ? 0x2 : 0x1);
717*4882a593Smuzhiyun } else if (pos_type == COEX_SWITCH_TO_WLG) {
718*4882a593Smuzhiyun regval = (!polarity_inverse ? 0x2 : 0x1);
719*4882a593Smuzhiyun } else {
720*4882a593Smuzhiyun regval = (!polarity_inverse ? 0x1 : 0x2);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_R_RFE_SEL_15,
724*4882a593Smuzhiyun regval);
725*4882a593Smuzhiyun break;
726*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_PTA:
727*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
728*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL);
729*4882a593Smuzhiyun /* PTA, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
730*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89,
731*4882a593Smuzhiyun PTA_CTRL_PIN);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun regval = (!polarity_inverse ? 0x2 : 0x1);
734*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_R_RFE_SEL_15,
735*4882a593Smuzhiyun regval);
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_ANTDIV:
738*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
739*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL);
740*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89,
741*4882a593Smuzhiyun ANTDIC_CTRL_PIN);
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_MAC:
744*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun regval = (!polarity_inverse ? 0x0 : 0x1);
747*4882a593Smuzhiyun rtw_write8_mask(rtwdev, REG_PAD_CTRL1, BIT_SW_DPDT_SEL_DATA,
748*4882a593Smuzhiyun regval);
749*4882a593Smuzhiyun break;
750*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_FW:
751*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
752*4882a593Smuzhiyun rtw_write32_set(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL);
753*4882a593Smuzhiyun break;
754*4882a593Smuzhiyun case COEX_SWITCH_CTRL_BY_BT:
755*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_SEL_EN);
756*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_LED_CFG, BIT_DPDT_WL_SEL);
757*4882a593Smuzhiyun break;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (ctrl_type == COEX_SWITCH_CTRL_BY_BT) {
761*4882a593Smuzhiyun rtw_write8_clr(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE1);
762*4882a593Smuzhiyun rtw_write8_clr(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE2);
763*4882a593Smuzhiyun } else {
764*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE1);
765*4882a593Smuzhiyun rtw_write8_set(rtwdev, REG_CTRL_TYPE, BIT_CTRL_TYPE2);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
rtw8821c_coex_cfg_gnt_fix(struct rtw_dev * rtwdev)769*4882a593Smuzhiyun static void rtw8821c_coex_cfg_gnt_fix(struct rtw_dev *rtwdev)
770*4882a593Smuzhiyun {}
771*4882a593Smuzhiyun
rtw8821c_coex_cfg_gnt_debug(struct rtw_dev * rtwdev)772*4882a593Smuzhiyun static void rtw8821c_coex_cfg_gnt_debug(struct rtw_dev *rtwdev)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_BTGP_SPI_EN);
775*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_BTGP_JTAG_EN);
776*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_GPIO_MUXCFG, BIT_FSPI_EN);
777*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_PAD_CTRL1, BIT_LED1DIS);
778*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_SYS_SDIO_CTRL, BIT_SDIO_INT);
779*4882a593Smuzhiyun rtw_write32_clr(rtwdev, REG_SYS_SDIO_CTRL, BIT_DBG_GNT_WL_BT);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
rtw8821c_coex_cfg_rfe_type(struct rtw_dev * rtwdev)782*4882a593Smuzhiyun static void rtw8821c_coex_cfg_rfe_type(struct rtw_dev *rtwdev)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct rtw_coex *coex = &rtwdev->coex;
785*4882a593Smuzhiyun struct rtw_coex_rfe *coex_rfe = &coex->rfe;
786*4882a593Smuzhiyun struct rtw_efuse *efuse = &rtwdev->efuse;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun coex_rfe->rfe_module_type = efuse->rfe_option;
789*4882a593Smuzhiyun coex_rfe->ant_switch_polarity = 0;
790*4882a593Smuzhiyun coex_rfe->ant_switch_exist = true;
791*4882a593Smuzhiyun coex_rfe->wlg_at_btg = false;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun switch (coex_rfe->rfe_module_type) {
794*4882a593Smuzhiyun case 0:
795*4882a593Smuzhiyun case 8:
796*4882a593Smuzhiyun case 1:
797*4882a593Smuzhiyun case 9: /* 1-Ant, Main, WLG */
798*4882a593Smuzhiyun default: /* 2-Ant, DPDT, WLG */
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun case 2:
801*4882a593Smuzhiyun case 10: /* 1-Ant, Main, BTG */
802*4882a593Smuzhiyun case 7:
803*4882a593Smuzhiyun case 15: /* 2-Ant, DPDT, BTG */
804*4882a593Smuzhiyun coex_rfe->wlg_at_btg = true;
805*4882a593Smuzhiyun break;
806*4882a593Smuzhiyun case 3:
807*4882a593Smuzhiyun case 11: /* 1-Ant, Aux, WLG */
808*4882a593Smuzhiyun coex_rfe->ant_switch_polarity = 1;
809*4882a593Smuzhiyun break;
810*4882a593Smuzhiyun case 4:
811*4882a593Smuzhiyun case 12: /* 1-Ant, Aux, BTG */
812*4882a593Smuzhiyun coex_rfe->wlg_at_btg = true;
813*4882a593Smuzhiyun coex_rfe->ant_switch_polarity = 1;
814*4882a593Smuzhiyun break;
815*4882a593Smuzhiyun case 5:
816*4882a593Smuzhiyun case 13: /* 2-Ant, no switch, WLG */
817*4882a593Smuzhiyun case 6:
818*4882a593Smuzhiyun case 14: /* 2-Ant, no antenna switch, WLG */
819*4882a593Smuzhiyun coex_rfe->ant_switch_exist = false;
820*4882a593Smuzhiyun break;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
rtw8821c_coex_cfg_wl_tx_power(struct rtw_dev * rtwdev,u8 wl_pwr)824*4882a593Smuzhiyun static void rtw8821c_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct rtw_coex *coex = &rtwdev->coex;
827*4882a593Smuzhiyun struct rtw_coex_dm *coex_dm = &coex->dm;
828*4882a593Smuzhiyun struct rtw_efuse *efuse = &rtwdev->efuse;
829*4882a593Smuzhiyun bool share_ant = efuse->share_ant;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (share_ant)
832*4882a593Smuzhiyun return;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (wl_pwr == coex_dm->cur_wl_pwr_lvl)
835*4882a593Smuzhiyun return;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun coex_dm->cur_wl_pwr_lvl = wl_pwr;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
rtw8821c_coex_cfg_wl_rx_gain(struct rtw_dev * rtwdev,bool low_gain)840*4882a593Smuzhiyun static void rtw8821c_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
841*4882a593Smuzhiyun {}
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static void
rtw8821c_txagc_swing_offset(struct rtw_dev * rtwdev,u8 pwr_idx_offset,s8 pwr_idx_offset_lower,s8 * txagc_idx,u8 * swing_idx)844*4882a593Smuzhiyun rtw8821c_txagc_swing_offset(struct rtw_dev *rtwdev, u8 pwr_idx_offset,
845*4882a593Smuzhiyun s8 pwr_idx_offset_lower,
846*4882a593Smuzhiyun s8 *txagc_idx, u8 *swing_idx)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
849*4882a593Smuzhiyun s8 delta_pwr_idx = dm_info->delta_power_index[RF_PATH_A];
850*4882a593Smuzhiyun u8 swing_upper_bound = dm_info->default_ofdm_index + 10;
851*4882a593Smuzhiyun u8 swing_lower_bound = 0;
852*4882a593Smuzhiyun u8 max_pwr_idx_offset = 0xf;
853*4882a593Smuzhiyun s8 agc_index = 0;
854*4882a593Smuzhiyun u8 swing_index = dm_info->default_ofdm_index;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun pwr_idx_offset = min_t(u8, pwr_idx_offset, max_pwr_idx_offset);
857*4882a593Smuzhiyun pwr_idx_offset_lower = max_t(s8, pwr_idx_offset_lower, -15);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (delta_pwr_idx >= 0) {
860*4882a593Smuzhiyun if (delta_pwr_idx <= pwr_idx_offset) {
861*4882a593Smuzhiyun agc_index = delta_pwr_idx;
862*4882a593Smuzhiyun swing_index = dm_info->default_ofdm_index;
863*4882a593Smuzhiyun } else if (delta_pwr_idx > pwr_idx_offset) {
864*4882a593Smuzhiyun agc_index = pwr_idx_offset;
865*4882a593Smuzhiyun swing_index = dm_info->default_ofdm_index +
866*4882a593Smuzhiyun delta_pwr_idx - pwr_idx_offset;
867*4882a593Smuzhiyun swing_index = min_t(u8, swing_index, swing_upper_bound);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun } else if (delta_pwr_idx < 0) {
870*4882a593Smuzhiyun if (delta_pwr_idx >= pwr_idx_offset_lower) {
871*4882a593Smuzhiyun agc_index = delta_pwr_idx;
872*4882a593Smuzhiyun swing_index = dm_info->default_ofdm_index;
873*4882a593Smuzhiyun } else if (delta_pwr_idx < pwr_idx_offset_lower) {
874*4882a593Smuzhiyun if (dm_info->default_ofdm_index >
875*4882a593Smuzhiyun (pwr_idx_offset_lower - delta_pwr_idx))
876*4882a593Smuzhiyun swing_index = dm_info->default_ofdm_index +
877*4882a593Smuzhiyun delta_pwr_idx - pwr_idx_offset_lower;
878*4882a593Smuzhiyun else
879*4882a593Smuzhiyun swing_index = swing_lower_bound;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun agc_index = pwr_idx_offset_lower;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (swing_index >= ARRAY_SIZE(rtw8821c_txscale_tbl)) {
886*4882a593Smuzhiyun rtw_warn(rtwdev, "swing index overflow\n");
887*4882a593Smuzhiyun swing_index = ARRAY_SIZE(rtw8821c_txscale_tbl) - 1;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun *txagc_idx = agc_index;
891*4882a593Smuzhiyun *swing_idx = swing_index;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
rtw8821c_pwrtrack_set_pwr(struct rtw_dev * rtwdev,u8 pwr_idx_offset,s8 pwr_idx_offset_lower)894*4882a593Smuzhiyun static void rtw8821c_pwrtrack_set_pwr(struct rtw_dev *rtwdev, u8 pwr_idx_offset,
895*4882a593Smuzhiyun s8 pwr_idx_offset_lower)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun s8 txagc_idx;
898*4882a593Smuzhiyun u8 swing_idx;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun rtw8821c_txagc_swing_offset(rtwdev, pwr_idx_offset, pwr_idx_offset_lower,
901*4882a593Smuzhiyun &txagc_idx, &swing_idx);
902*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXAGCIDX, GENMASK(6, 1), txagc_idx);
903*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_TXSCALE_A, GENMASK(31, 21),
904*4882a593Smuzhiyun rtw8821c_txscale_tbl[swing_idx]);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
rtw8821c_pwrtrack_set(struct rtw_dev * rtwdev)907*4882a593Smuzhiyun static void rtw8821c_pwrtrack_set(struct rtw_dev *rtwdev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
910*4882a593Smuzhiyun u8 pwr_idx_offset, tx_pwr_idx;
911*4882a593Smuzhiyun s8 pwr_idx_offset_lower;
912*4882a593Smuzhiyun u8 channel = rtwdev->hal.current_channel;
913*4882a593Smuzhiyun u8 band_width = rtwdev->hal.current_band_width;
914*4882a593Smuzhiyun u8 regd = rtwdev->regd.txpwr_regd;
915*4882a593Smuzhiyun u8 tx_rate = dm_info->tx_rate;
916*4882a593Smuzhiyun u8 max_pwr_idx = rtwdev->chip->max_power_index;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun tx_pwr_idx = rtw_phy_get_tx_power_index(rtwdev, RF_PATH_A, tx_rate,
919*4882a593Smuzhiyun band_width, channel, regd);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun tx_pwr_idx = min_t(u8, tx_pwr_idx, max_pwr_idx);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun pwr_idx_offset = max_pwr_idx - tx_pwr_idx;
924*4882a593Smuzhiyun pwr_idx_offset_lower = 0 - tx_pwr_idx;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun rtw8821c_pwrtrack_set_pwr(rtwdev, pwr_idx_offset, pwr_idx_offset_lower);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
rtw8821c_phy_pwrtrack(struct rtw_dev * rtwdev)929*4882a593Smuzhiyun static void rtw8821c_phy_pwrtrack(struct rtw_dev *rtwdev)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
932*4882a593Smuzhiyun struct rtw_swing_table swing_table;
933*4882a593Smuzhiyun u8 thermal_value, delta;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun rtw_phy_config_swing_table(rtwdev, &swing_table);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (rtwdev->efuse.thermal_meter[0] == 0xff)
938*4882a593Smuzhiyun return;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (dm_info->pwr_trk_init_trigger)
945*4882a593Smuzhiyun dm_info->pwr_trk_init_trigger = false;
946*4882a593Smuzhiyun else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value,
947*4882a593Smuzhiyun RF_PATH_A))
948*4882a593Smuzhiyun goto iqk;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun delta = min_t(u8, delta, RTW_PWR_TRK_TBL_SZ - 1);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun dm_info->delta_power_index[RF_PATH_A] =
955*4882a593Smuzhiyun rtw_phy_pwrtrack_get_pwridx(rtwdev, &swing_table, RF_PATH_A,
956*4882a593Smuzhiyun RF_PATH_A, delta);
957*4882a593Smuzhiyun if (dm_info->delta_power_index[RF_PATH_A] ==
958*4882a593Smuzhiyun dm_info->delta_power_index_last[RF_PATH_A])
959*4882a593Smuzhiyun goto iqk;
960*4882a593Smuzhiyun else
961*4882a593Smuzhiyun dm_info->delta_power_index_last[RF_PATH_A] =
962*4882a593Smuzhiyun dm_info->delta_power_index[RF_PATH_A];
963*4882a593Smuzhiyun rtw8821c_pwrtrack_set(rtwdev);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun iqk:
966*4882a593Smuzhiyun if (rtw_phy_pwrtrack_need_iqk(rtwdev))
967*4882a593Smuzhiyun rtw8821c_do_iqk(rtwdev);
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
rtw8821c_pwr_track(struct rtw_dev * rtwdev)970*4882a593Smuzhiyun static void rtw8821c_pwr_track(struct rtw_dev *rtwdev)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct rtw_efuse *efuse = &rtwdev->efuse;
973*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (efuse->power_track_type != 0)
976*4882a593Smuzhiyun return;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (!dm_info->pwr_trk_triggered) {
979*4882a593Smuzhiyun rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER,
980*4882a593Smuzhiyun GENMASK(17, 16), 0x03);
981*4882a593Smuzhiyun dm_info->pwr_trk_triggered = true;
982*4882a593Smuzhiyun return;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun rtw8821c_phy_pwrtrack(rtwdev);
986*4882a593Smuzhiyun dm_info->pwr_trk_triggered = false;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
rtw8821c_bf_config_bfee_su(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)989*4882a593Smuzhiyun static void rtw8821c_bf_config_bfee_su(struct rtw_dev *rtwdev,
990*4882a593Smuzhiyun struct rtw_vif *vif,
991*4882a593Smuzhiyun struct rtw_bfee *bfee, bool enable)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun if (enable)
994*4882a593Smuzhiyun rtw_bf_enable_bfee_su(rtwdev, vif, bfee);
995*4882a593Smuzhiyun else
996*4882a593Smuzhiyun rtw_bf_remove_bfee_su(rtwdev, bfee);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
rtw8821c_bf_config_bfee_mu(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)999*4882a593Smuzhiyun static void rtw8821c_bf_config_bfee_mu(struct rtw_dev *rtwdev,
1000*4882a593Smuzhiyun struct rtw_vif *vif,
1001*4882a593Smuzhiyun struct rtw_bfee *bfee, bool enable)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun if (enable)
1004*4882a593Smuzhiyun rtw_bf_enable_bfee_mu(rtwdev, vif, bfee);
1005*4882a593Smuzhiyun else
1006*4882a593Smuzhiyun rtw_bf_remove_bfee_mu(rtwdev, bfee);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
rtw8821c_bf_config_bfee(struct rtw_dev * rtwdev,struct rtw_vif * vif,struct rtw_bfee * bfee,bool enable)1009*4882a593Smuzhiyun static void rtw8821c_bf_config_bfee(struct rtw_dev *rtwdev, struct rtw_vif *vif,
1010*4882a593Smuzhiyun struct rtw_bfee *bfee, bool enable)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun if (bfee->role == RTW_BFEE_SU)
1013*4882a593Smuzhiyun rtw8821c_bf_config_bfee_su(rtwdev, vif, bfee, enable);
1014*4882a593Smuzhiyun else if (bfee->role == RTW_BFEE_MU)
1015*4882a593Smuzhiyun rtw8821c_bf_config_bfee_mu(rtwdev, vif, bfee, enable);
1016*4882a593Smuzhiyun else
1017*4882a593Smuzhiyun rtw_warn(rtwdev, "wrong bfee role\n");
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun
rtw8821c_phy_cck_pd_set(struct rtw_dev * rtwdev,u8 new_lvl)1020*4882a593Smuzhiyun static void rtw8821c_phy_cck_pd_set(struct rtw_dev *rtwdev, u8 new_lvl)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1023*4882a593Smuzhiyun u8 pd[CCK_PD_LV_MAX] = {3, 7, 13, 13, 13};
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (dm_info->min_rssi > 60) {
1026*4882a593Smuzhiyun new_lvl = 4;
1027*4882a593Smuzhiyun pd[4] = 0x1d;
1028*4882a593Smuzhiyun goto set_cck_pd;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (dm_info->cck_pd_lv[RTW_CHANNEL_WIDTH_20][RF_PATH_A] == new_lvl)
1032*4882a593Smuzhiyun return;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun set_cck_pd:
1037*4882a593Smuzhiyun dm_info->cck_pd_lv[RTW_CHANNEL_WIDTH_20][RF_PATH_A] = new_lvl;
1038*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_PWRTH, 0x3f0000, pd[new_lvl]);
1039*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_PWRTH2, 0x1f0000,
1040*4882a593Smuzhiyun dm_info->cck_pd_default + new_lvl * 2);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun static struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8821c[] = {
1044*4882a593Smuzhiyun {0x0086,
1045*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1046*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1047*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1048*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1049*4882a593Smuzhiyun {0x0086,
1050*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1051*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1052*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1053*4882a593Smuzhiyun RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1054*4882a593Smuzhiyun {0x004A,
1055*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1056*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK,
1057*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1058*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1059*4882a593Smuzhiyun {0x0005,
1060*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1061*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1062*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1063*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(3) | BIT(4) | BIT(7), 0},
1064*4882a593Smuzhiyun {0x0300,
1065*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1066*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1067*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1068*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0},
1069*4882a593Smuzhiyun {0x0301,
1070*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1071*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1072*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1073*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0},
1074*4882a593Smuzhiyun {0xFFFF,
1075*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1076*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1077*4882a593Smuzhiyun 0,
1078*4882a593Smuzhiyun RTW_PWR_CMD_END, 0, 0},
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static struct rtw_pwr_seq_cmd trans_cardemu_to_act_8821c[] = {
1082*4882a593Smuzhiyun {0x0020,
1083*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1084*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1085*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1086*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1087*4882a593Smuzhiyun {0x0001,
1088*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1089*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1090*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1091*4882a593Smuzhiyun RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS},
1092*4882a593Smuzhiyun {0x0000,
1093*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1094*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1095*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1096*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(5), 0},
1097*4882a593Smuzhiyun {0x0005,
1098*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1099*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1100*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1101*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0},
1102*4882a593Smuzhiyun {0x0075,
1103*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1104*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1105*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1106*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1107*4882a593Smuzhiyun {0x0006,
1108*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1109*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1110*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1111*4882a593Smuzhiyun RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
1112*4882a593Smuzhiyun {0x0075,
1113*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1114*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1115*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1116*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1117*4882a593Smuzhiyun {0x0006,
1118*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1119*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1120*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1121*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1122*4882a593Smuzhiyun {0x0005,
1123*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1124*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1125*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1126*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(7), 0},
1127*4882a593Smuzhiyun {0x0005,
1128*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1129*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1130*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1131*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0},
1132*4882a593Smuzhiyun {0x10C3,
1133*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1134*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK,
1135*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1136*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1137*4882a593Smuzhiyun {0x0005,
1138*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1139*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1140*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1141*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1142*4882a593Smuzhiyun {0x0005,
1143*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1144*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1145*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1146*4882a593Smuzhiyun RTW_PWR_CMD_POLLING, BIT(0), 0},
1147*4882a593Smuzhiyun {0x0020,
1148*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1149*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1150*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1151*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(3), BIT(3)},
1152*4882a593Smuzhiyun {0x0074,
1153*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1154*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1155*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1156*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1157*4882a593Smuzhiyun {0x0022,
1158*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1159*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1160*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1161*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1162*4882a593Smuzhiyun {0x0062,
1163*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1164*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1165*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1166*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, (BIT(7) | BIT(6) | BIT(5)),
1167*4882a593Smuzhiyun (BIT(7) | BIT(6) | BIT(5))},
1168*4882a593Smuzhiyun {0x0061,
1169*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1170*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1171*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1172*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, (BIT(7) | BIT(6) | BIT(5)), 0},
1173*4882a593Smuzhiyun {0x007C,
1174*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1175*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1176*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1177*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1178*4882a593Smuzhiyun {0xFFFF,
1179*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1180*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1181*4882a593Smuzhiyun 0,
1182*4882a593Smuzhiyun RTW_PWR_CMD_END, 0, 0},
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static struct rtw_pwr_seq_cmd trans_act_to_cardemu_8821c[] = {
1186*4882a593Smuzhiyun {0x0093,
1187*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1188*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1189*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1190*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(3), 0},
1191*4882a593Smuzhiyun {0x001F,
1192*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1193*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1194*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1195*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0},
1196*4882a593Smuzhiyun {0x0049,
1197*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1198*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1199*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1200*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1201*4882a593Smuzhiyun {0x0006,
1202*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1203*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1204*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1205*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1206*4882a593Smuzhiyun {0x0002,
1207*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1208*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1209*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1210*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1211*4882a593Smuzhiyun {0x10C3,
1212*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1213*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK,
1214*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1215*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1216*4882a593Smuzhiyun {0x0005,
1217*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1218*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1219*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1220*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
1221*4882a593Smuzhiyun {0x0005,
1222*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1223*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1224*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1225*4882a593Smuzhiyun RTW_PWR_CMD_POLLING, BIT(1), 0},
1226*4882a593Smuzhiyun {0x0020,
1227*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1228*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1229*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1230*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(3), 0},
1231*4882a593Smuzhiyun {0x0000,
1232*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1233*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1234*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1235*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
1236*4882a593Smuzhiyun {0xFFFF,
1237*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1238*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1239*4882a593Smuzhiyun 0,
1240*4882a593Smuzhiyun RTW_PWR_CMD_END, 0, 0},
1241*4882a593Smuzhiyun };
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun static struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8821c[] = {
1244*4882a593Smuzhiyun {0x0007,
1245*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1246*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1247*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1248*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0x20},
1249*4882a593Smuzhiyun {0x0067,
1250*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1251*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1252*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1253*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(5), 0},
1254*4882a593Smuzhiyun {0x0005,
1255*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1256*4882a593Smuzhiyun RTW_PWR_INTF_PCI_MSK,
1257*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1258*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(2), BIT(2)},
1259*4882a593Smuzhiyun {0x004A,
1260*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1261*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK,
1262*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1263*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1264*4882a593Smuzhiyun {0x0067,
1265*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1266*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1267*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1268*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(5), 0},
1269*4882a593Smuzhiyun {0x0067,
1270*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1271*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1272*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1273*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(4), 0},
1274*4882a593Smuzhiyun {0x004F,
1275*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1276*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1277*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1278*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), 0},
1279*4882a593Smuzhiyun {0x0067,
1280*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1281*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1282*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1283*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1284*4882a593Smuzhiyun {0x0046,
1285*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1286*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1287*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1288*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
1289*4882a593Smuzhiyun {0x0067,
1290*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1291*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1292*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1293*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(2), 0},
1294*4882a593Smuzhiyun {0x0046,
1295*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1296*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1297*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1298*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
1299*4882a593Smuzhiyun {0x0062,
1300*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1301*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1302*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1303*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
1304*4882a593Smuzhiyun {0x0081,
1305*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1306*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1307*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1308*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
1309*4882a593Smuzhiyun {0x0005,
1310*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1311*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
1312*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1313*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)},
1314*4882a593Smuzhiyun {0x0086,
1315*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1316*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1317*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1318*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
1319*4882a593Smuzhiyun {0x0086,
1320*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1321*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1322*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1323*4882a593Smuzhiyun RTW_PWR_CMD_POLLING, BIT(1), 0},
1324*4882a593Smuzhiyun {0x0090,
1325*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1326*4882a593Smuzhiyun RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_PCI_MSK,
1327*4882a593Smuzhiyun RTW_PWR_ADDR_MAC,
1328*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, BIT(1), 0},
1329*4882a593Smuzhiyun {0x0044,
1330*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1331*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1332*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1333*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0},
1334*4882a593Smuzhiyun {0x0040,
1335*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1336*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1337*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1338*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0x90},
1339*4882a593Smuzhiyun {0x0041,
1340*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1341*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1342*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1343*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0x00},
1344*4882a593Smuzhiyun {0x0042,
1345*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1346*4882a593Smuzhiyun RTW_PWR_INTF_SDIO_MSK,
1347*4882a593Smuzhiyun RTW_PWR_ADDR_SDIO,
1348*4882a593Smuzhiyun RTW_PWR_CMD_WRITE, 0xFF, 0x04},
1349*4882a593Smuzhiyun {0xFFFF,
1350*4882a593Smuzhiyun RTW_PWR_CUT_ALL_MSK,
1351*4882a593Smuzhiyun RTW_PWR_INTF_ALL_MSK,
1352*4882a593Smuzhiyun 0,
1353*4882a593Smuzhiyun RTW_PWR_CMD_END, 0, 0},
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_enable_flow_8821c[] = {
1357*4882a593Smuzhiyun trans_carddis_to_cardemu_8821c,
1358*4882a593Smuzhiyun trans_cardemu_to_act_8821c,
1359*4882a593Smuzhiyun NULL
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_disable_flow_8821c[] = {
1363*4882a593Smuzhiyun trans_act_to_cardemu_8821c,
1364*4882a593Smuzhiyun trans_cardemu_to_carddis_8821c,
1365*4882a593Smuzhiyun NULL
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static const struct rtw_intf_phy_para usb2_param_8821c[] = {
1369*4882a593Smuzhiyun {0xFFFF, 0x00,
1370*4882a593Smuzhiyun RTW_IP_SEL_PHY,
1371*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL,
1372*4882a593Smuzhiyun RTW_INTF_PHY_PLATFORM_ALL},
1373*4882a593Smuzhiyun };
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun static const struct rtw_intf_phy_para usb3_param_8821c[] = {
1376*4882a593Smuzhiyun {0xFFFF, 0x0000,
1377*4882a593Smuzhiyun RTW_IP_SEL_PHY,
1378*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL,
1379*4882a593Smuzhiyun RTW_INTF_PHY_PLATFORM_ALL},
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun static const struct rtw_intf_phy_para pcie_gen1_param_8821c[] = {
1383*4882a593Smuzhiyun {0x0009, 0x6380,
1384*4882a593Smuzhiyun RTW_IP_SEL_PHY,
1385*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL,
1386*4882a593Smuzhiyun RTW_INTF_PHY_PLATFORM_ALL},
1387*4882a593Smuzhiyun {0xFFFF, 0x0000,
1388*4882a593Smuzhiyun RTW_IP_SEL_PHY,
1389*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL,
1390*4882a593Smuzhiyun RTW_INTF_PHY_PLATFORM_ALL},
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun static const struct rtw_intf_phy_para pcie_gen2_param_8821c[] = {
1394*4882a593Smuzhiyun {0xFFFF, 0x0000,
1395*4882a593Smuzhiyun RTW_IP_SEL_PHY,
1396*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL,
1397*4882a593Smuzhiyun RTW_INTF_PHY_PLATFORM_ALL},
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun static const struct rtw_intf_phy_para_table phy_para_table_8821c = {
1401*4882a593Smuzhiyun .usb2_para = usb2_param_8821c,
1402*4882a593Smuzhiyun .usb3_para = usb3_param_8821c,
1403*4882a593Smuzhiyun .gen1_para = pcie_gen1_param_8821c,
1404*4882a593Smuzhiyun .gen2_para = pcie_gen2_param_8821c,
1405*4882a593Smuzhiyun .n_usb2_para = ARRAY_SIZE(usb2_param_8821c),
1406*4882a593Smuzhiyun .n_usb3_para = ARRAY_SIZE(usb2_param_8821c),
1407*4882a593Smuzhiyun .n_gen1_para = ARRAY_SIZE(pcie_gen1_param_8821c),
1408*4882a593Smuzhiyun .n_gen2_para = ARRAY_SIZE(pcie_gen2_param_8821c),
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun static const struct rtw_rfe_def rtw8821c_rfe_defs[] = {
1412*4882a593Smuzhiyun [0] = RTW_DEF_RFE(8821c, 0, 0),
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun static struct rtw_hw_reg rtw8821c_dig[] = {
1416*4882a593Smuzhiyun [0] = { .addr = 0xc50, .mask = 0x7f },
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun static const struct rtw_ltecoex_addr rtw8821c_ltecoex_addr = {
1420*4882a593Smuzhiyun .ctrl = LTECOEX_ACCESS_CTRL,
1421*4882a593Smuzhiyun .wdata = LTECOEX_WRITE_DATA,
1422*4882a593Smuzhiyun .rdata = LTECOEX_READ_DATA,
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun static struct rtw_page_table page_table_8821c[] = {
1426*4882a593Smuzhiyun /* not sure what [0] stands for */
1427*4882a593Smuzhiyun {16, 16, 16, 14, 1},
1428*4882a593Smuzhiyun {16, 16, 16, 14, 1},
1429*4882a593Smuzhiyun {16, 16, 0, 0, 1},
1430*4882a593Smuzhiyun {16, 16, 16, 0, 1},
1431*4882a593Smuzhiyun {16, 16, 16, 14, 1},
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun static struct rtw_rqpn rqpn_table_8821c[] = {
1435*4882a593Smuzhiyun /* not sure what [0] stands for */
1436*4882a593Smuzhiyun {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
1437*4882a593Smuzhiyun RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
1438*4882a593Smuzhiyun RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
1439*4882a593Smuzhiyun {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
1440*4882a593Smuzhiyun RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
1441*4882a593Smuzhiyun RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
1442*4882a593Smuzhiyun {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
1443*4882a593Smuzhiyun RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH,
1444*4882a593Smuzhiyun RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
1445*4882a593Smuzhiyun {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
1446*4882a593Smuzhiyun RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
1447*4882a593Smuzhiyun RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
1448*4882a593Smuzhiyun {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
1449*4882a593Smuzhiyun RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
1450*4882a593Smuzhiyun RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun static struct rtw_prioq_addrs prioq_addrs_8821c = {
1454*4882a593Smuzhiyun .prio[RTW_DMA_MAPPING_EXTRA] = {
1455*4882a593Smuzhiyun .rsvd = REG_FIFOPAGE_INFO_4, .avail = REG_FIFOPAGE_INFO_4 + 2,
1456*4882a593Smuzhiyun },
1457*4882a593Smuzhiyun .prio[RTW_DMA_MAPPING_LOW] = {
1458*4882a593Smuzhiyun .rsvd = REG_FIFOPAGE_INFO_2, .avail = REG_FIFOPAGE_INFO_2 + 2,
1459*4882a593Smuzhiyun },
1460*4882a593Smuzhiyun .prio[RTW_DMA_MAPPING_NORMAL] = {
1461*4882a593Smuzhiyun .rsvd = REG_FIFOPAGE_INFO_3, .avail = REG_FIFOPAGE_INFO_3 + 2,
1462*4882a593Smuzhiyun },
1463*4882a593Smuzhiyun .prio[RTW_DMA_MAPPING_HIGH] = {
1464*4882a593Smuzhiyun .rsvd = REG_FIFOPAGE_INFO_1, .avail = REG_FIFOPAGE_INFO_1 + 2,
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun .wsize = true,
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun static struct rtw_chip_ops rtw8821c_ops = {
1470*4882a593Smuzhiyun .phy_set_param = rtw8821c_phy_set_param,
1471*4882a593Smuzhiyun .read_efuse = rtw8821c_read_efuse,
1472*4882a593Smuzhiyun .query_rx_desc = rtw8821c_query_rx_desc,
1473*4882a593Smuzhiyun .set_channel = rtw8821c_set_channel,
1474*4882a593Smuzhiyun .mac_init = rtw8821c_mac_init,
1475*4882a593Smuzhiyun .read_rf = rtw_phy_read_rf,
1476*4882a593Smuzhiyun .write_rf = rtw_phy_write_rf_reg_sipi,
1477*4882a593Smuzhiyun .set_antenna = NULL,
1478*4882a593Smuzhiyun .set_tx_power_index = rtw8821c_set_tx_power_index,
1479*4882a593Smuzhiyun .cfg_ldo25 = rtw8821c_cfg_ldo25,
1480*4882a593Smuzhiyun .false_alarm_statistics = rtw8821c_false_alarm_statistics,
1481*4882a593Smuzhiyun .phy_calibration = rtw8821c_phy_calibration,
1482*4882a593Smuzhiyun .cck_pd_set = rtw8821c_phy_cck_pd_set,
1483*4882a593Smuzhiyun .pwr_track = rtw8821c_pwr_track,
1484*4882a593Smuzhiyun .config_bfee = rtw8821c_bf_config_bfee,
1485*4882a593Smuzhiyun .set_gid_table = rtw_bf_set_gid_table,
1486*4882a593Smuzhiyun .cfg_csi_rate = rtw_bf_cfg_csi_rate,
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun .coex_set_init = rtw8821c_coex_cfg_init,
1489*4882a593Smuzhiyun .coex_set_ant_switch = rtw8821c_coex_cfg_ant_switch,
1490*4882a593Smuzhiyun .coex_set_gnt_fix = rtw8821c_coex_cfg_gnt_fix,
1491*4882a593Smuzhiyun .coex_set_gnt_debug = rtw8821c_coex_cfg_gnt_debug,
1492*4882a593Smuzhiyun .coex_set_rfe_type = rtw8821c_coex_cfg_rfe_type,
1493*4882a593Smuzhiyun .coex_set_wl_tx_power = rtw8821c_coex_cfg_wl_tx_power,
1494*4882a593Smuzhiyun .coex_set_wl_rx_gain = rtw8821c_coex_cfg_wl_rx_gain,
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /* rssi in percentage % (dbm = % - 100) */
1498*4882a593Smuzhiyun static const u8 wl_rssi_step_8821c[] = {101, 45, 101, 40};
1499*4882a593Smuzhiyun static const u8 bt_rssi_step_8821c[] = {101, 101, 101, 101};
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Shared-Antenna Coex Table */
1502*4882a593Smuzhiyun static const struct coex_table_para table_sant_8821c[] = {
1503*4882a593Smuzhiyun {0x55555555, 0x55555555}, /* case-0 */
1504*4882a593Smuzhiyun {0x55555555, 0x55555555},
1505*4882a593Smuzhiyun {0x66555555, 0x66555555},
1506*4882a593Smuzhiyun {0xaaaaaaaa, 0xaaaaaaaa},
1507*4882a593Smuzhiyun {0x5a5a5a5a, 0x5a5a5a5a},
1508*4882a593Smuzhiyun {0xfafafafa, 0xfafafafa}, /* case-5 */
1509*4882a593Smuzhiyun {0x6a5a5555, 0xaaaaaaaa},
1510*4882a593Smuzhiyun {0x6a5a56aa, 0x6a5a56aa},
1511*4882a593Smuzhiyun {0x6a5a5a5a, 0x6a5a5a5a},
1512*4882a593Smuzhiyun {0x66555555, 0x5a5a5a5a},
1513*4882a593Smuzhiyun {0x66555555, 0x6a5a5a5a}, /* case-10 */
1514*4882a593Smuzhiyun {0x66555555, 0xaaaaaaaa},
1515*4882a593Smuzhiyun {0x66555555, 0x6a5a5aaa},
1516*4882a593Smuzhiyun {0x66555555, 0x6aaa6aaa},
1517*4882a593Smuzhiyun {0x66555555, 0x6a5a5aaa},
1518*4882a593Smuzhiyun {0x66555555, 0xaaaaaaaa}, /* case-15 */
1519*4882a593Smuzhiyun {0xffff55ff, 0xfafafafa},
1520*4882a593Smuzhiyun {0xffff55ff, 0x6afa5afa},
1521*4882a593Smuzhiyun {0xaaffffaa, 0xfafafafa},
1522*4882a593Smuzhiyun {0xaa5555aa, 0x5a5a5a5a},
1523*4882a593Smuzhiyun {0xaa5555aa, 0x6a5a5a5a}, /* case-20 */
1524*4882a593Smuzhiyun {0xaa5555aa, 0xaaaaaaaa},
1525*4882a593Smuzhiyun {0xffffffff, 0x55555555},
1526*4882a593Smuzhiyun {0xffffffff, 0x5a5a5a5a},
1527*4882a593Smuzhiyun {0xffffffff, 0x5a5a5a5a},
1528*4882a593Smuzhiyun {0xffffffff, 0x5a5a5aaa}, /* case-25 */
1529*4882a593Smuzhiyun {0x55555555, 0x5a5a5a5a},
1530*4882a593Smuzhiyun {0x55555555, 0xaaaaaaaa},
1531*4882a593Smuzhiyun {0x66555555, 0x6a5a6a5a},
1532*4882a593Smuzhiyun {0x66556655, 0x66556655},
1533*4882a593Smuzhiyun {0x66556aaa, 0x6a5a6aaa}, /* case-30 */
1534*4882a593Smuzhiyun {0xffffffff, 0x5aaa5aaa},
1535*4882a593Smuzhiyun {0x56555555, 0x5a5a5aaa}
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun /* Non-Shared-Antenna Coex Table */
1539*4882a593Smuzhiyun static const struct coex_table_para table_nsant_8821c[] = {
1540*4882a593Smuzhiyun {0xffffffff, 0xffffffff}, /* case-100 */
1541*4882a593Smuzhiyun {0xffff55ff, 0xfafafafa},
1542*4882a593Smuzhiyun {0x66555555, 0x66555555},
1543*4882a593Smuzhiyun {0xaaaaaaaa, 0xaaaaaaaa},
1544*4882a593Smuzhiyun {0x5a5a5a5a, 0x5a5a5a5a},
1545*4882a593Smuzhiyun {0xffffffff, 0xffffffff}, /* case-105 */
1546*4882a593Smuzhiyun {0x5afa5afa, 0x5afa5afa},
1547*4882a593Smuzhiyun {0x55555555, 0xfafafafa},
1548*4882a593Smuzhiyun {0x66555555, 0xfafafafa},
1549*4882a593Smuzhiyun {0x66555555, 0x5a5a5a5a},
1550*4882a593Smuzhiyun {0x66555555, 0x6a5a5a5a}, /* case-110 */
1551*4882a593Smuzhiyun {0x66555555, 0xaaaaaaaa},
1552*4882a593Smuzhiyun {0xffff55ff, 0xfafafafa},
1553*4882a593Smuzhiyun {0xffff55ff, 0x5afa5afa},
1554*4882a593Smuzhiyun {0xffff55ff, 0xaaaaaaaa},
1555*4882a593Smuzhiyun {0xffff55ff, 0xffff55ff}, /* case-115 */
1556*4882a593Smuzhiyun {0xaaffffaa, 0x5afa5afa},
1557*4882a593Smuzhiyun {0xaaffffaa, 0xaaaaaaaa},
1558*4882a593Smuzhiyun {0xffffffff, 0xfafafafa},
1559*4882a593Smuzhiyun {0xffff55ff, 0xfafafafa},
1560*4882a593Smuzhiyun {0xffffffff, 0xaaaaaaaa}, /* case-120 */
1561*4882a593Smuzhiyun {0xffff55ff, 0x5afa5afa},
1562*4882a593Smuzhiyun {0xffff55ff, 0x5afa5afa},
1563*4882a593Smuzhiyun {0x55ff55ff, 0x55ff55ff}
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* Shared-Antenna TDMA */
1567*4882a593Smuzhiyun static const struct coex_tdma_para tdma_sant_8821c[] = {
1568*4882a593Smuzhiyun { {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */
1569*4882a593Smuzhiyun { {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-1 */
1570*4882a593Smuzhiyun { {0x61, 0x3a, 0x03, 0x11, 0x11} },
1571*4882a593Smuzhiyun { {0x61, 0x35, 0x03, 0x11, 0x11} },
1572*4882a593Smuzhiyun { {0x61, 0x20, 0x03, 0x11, 0x11} },
1573*4882a593Smuzhiyun { {0x61, 0x3a, 0x03, 0x11, 0x11} }, /* case-5 */
1574*4882a593Smuzhiyun { {0x61, 0x45, 0x03, 0x11, 0x10} },
1575*4882a593Smuzhiyun { {0x61, 0x35, 0x03, 0x11, 0x10} },
1576*4882a593Smuzhiyun { {0x61, 0x30, 0x03, 0x11, 0x10} },
1577*4882a593Smuzhiyun { {0x61, 0x20, 0x03, 0x11, 0x10} },
1578*4882a593Smuzhiyun { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */
1579*4882a593Smuzhiyun { {0x61, 0x08, 0x03, 0x11, 0x15} },
1580*4882a593Smuzhiyun { {0x61, 0x08, 0x03, 0x10, 0x14} },
1581*4882a593Smuzhiyun { {0x51, 0x08, 0x03, 0x10, 0x54} },
1582*4882a593Smuzhiyun { {0x51, 0x08, 0x03, 0x10, 0x55} },
1583*4882a593Smuzhiyun { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-15 */
1584*4882a593Smuzhiyun { {0x51, 0x45, 0x03, 0x10, 0x50} },
1585*4882a593Smuzhiyun { {0x51, 0x3a, 0x03, 0x11, 0x50} },
1586*4882a593Smuzhiyun { {0x51, 0x30, 0x03, 0x10, 0x50} },
1587*4882a593Smuzhiyun { {0x51, 0x21, 0x03, 0x10, 0x50} },
1588*4882a593Smuzhiyun { {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-20 */
1589*4882a593Smuzhiyun { {0x51, 0x4a, 0x03, 0x10, 0x50} },
1590*4882a593Smuzhiyun { {0x51, 0x08, 0x03, 0x30, 0x54} },
1591*4882a593Smuzhiyun { {0x55, 0x08, 0x03, 0x10, 0x54} },
1592*4882a593Smuzhiyun { {0x65, 0x10, 0x03, 0x11, 0x10} },
1593*4882a593Smuzhiyun { {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */
1594*4882a593Smuzhiyun { {0x51, 0x21, 0x03, 0x10, 0x50} },
1595*4882a593Smuzhiyun { {0x61, 0x08, 0x03, 0x11, 0x11} }
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* Non-Shared-Antenna TDMA */
1599*4882a593Smuzhiyun static const struct coex_tdma_para tdma_nsant_8821c[] = {
1600*4882a593Smuzhiyun { {0x00, 0x00, 0x00, 0x40, 0x00} }, /* case-100 */
1601*4882a593Smuzhiyun { {0x61, 0x45, 0x03, 0x11, 0x11} },
1602*4882a593Smuzhiyun { {0x61, 0x25, 0x03, 0x11, 0x11} },
1603*4882a593Smuzhiyun { {0x61, 0x35, 0x03, 0x11, 0x11} },
1604*4882a593Smuzhiyun { {0x61, 0x20, 0x03, 0x11, 0x11} },
1605*4882a593Smuzhiyun { {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */
1606*4882a593Smuzhiyun { {0x61, 0x45, 0x03, 0x11, 0x10} },
1607*4882a593Smuzhiyun { {0x61, 0x30, 0x03, 0x11, 0x10} },
1608*4882a593Smuzhiyun { {0x61, 0x30, 0x03, 0x11, 0x10} },
1609*4882a593Smuzhiyun { {0x61, 0x20, 0x03, 0x11, 0x10} },
1610*4882a593Smuzhiyun { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */
1611*4882a593Smuzhiyun { {0x61, 0x10, 0x03, 0x11, 0x11} },
1612*4882a593Smuzhiyun { {0x61, 0x08, 0x03, 0x10, 0x14} },
1613*4882a593Smuzhiyun { {0x51, 0x08, 0x03, 0x10, 0x54} },
1614*4882a593Smuzhiyun { {0x51, 0x08, 0x03, 0x10, 0x55} },
1615*4882a593Smuzhiyun { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */
1616*4882a593Smuzhiyun { {0x51, 0x45, 0x03, 0x10, 0x50} },
1617*4882a593Smuzhiyun { {0x51, 0x3a, 0x03, 0x10, 0x50} },
1618*4882a593Smuzhiyun { {0x51, 0x30, 0x03, 0x10, 0x50} },
1619*4882a593Smuzhiyun { {0x51, 0x21, 0x03, 0x10, 0x50} },
1620*4882a593Smuzhiyun { {0x51, 0x21, 0x03, 0x10, 0x50} }, /* case-120 */
1621*4882a593Smuzhiyun { {0x51, 0x10, 0x03, 0x10, 0x50} }
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const struct coex_5g_afh_map afh_5g_8821c[] = { {0, 0, 0} };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */
1627*4882a593Smuzhiyun static const struct coex_rf_para rf_para_tx_8821c[] = {
1628*4882a593Smuzhiyun {0, 0, false, 7}, /* for normal */
1629*4882a593Smuzhiyun {0, 20, false, 7}, /* for WL-CPT */
1630*4882a593Smuzhiyun {8, 17, true, 4},
1631*4882a593Smuzhiyun {7, 18, true, 4},
1632*4882a593Smuzhiyun {6, 19, true, 4},
1633*4882a593Smuzhiyun {5, 20, true, 4}
1634*4882a593Smuzhiyun };
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun static const struct coex_rf_para rf_para_rx_8821c[] = {
1637*4882a593Smuzhiyun {0, 0, false, 7}, /* for normal */
1638*4882a593Smuzhiyun {0, 20, false, 7}, /* for WL-CPT */
1639*4882a593Smuzhiyun {3, 24, true, 5},
1640*4882a593Smuzhiyun {2, 26, true, 5},
1641*4882a593Smuzhiyun {1, 27, true, 5},
1642*4882a593Smuzhiyun {0, 28, true, 5}
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun static_assert(ARRAY_SIZE(rf_para_tx_8821c) == ARRAY_SIZE(rf_para_rx_8821c));
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_5gb_n[][RTW_PWR_TRK_TBL_SZ] = {
1648*4882a593Smuzhiyun {0, 1, 1, 2, 3, 3, 3, 4, 4, 5, 5, 6, 6, 6, 7, 8, 8, 8, 9, 9, 9, 10, 10,
1649*4882a593Smuzhiyun 11, 11, 12, 12, 12, 12, 12},
1650*4882a593Smuzhiyun {0, 1, 1, 1, 2, 3, 3, 4, 4, 5, 5, 5, 6, 6, 7, 8, 8, 9, 9, 10, 10, 11,
1651*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12, 12},
1652*4882a593Smuzhiyun {0, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10, 10, 11,
1653*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12},
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_5gb_p[][RTW_PWR_TRK_TBL_SZ] = {
1657*4882a593Smuzhiyun {0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 10, 11, 11,
1658*4882a593Smuzhiyun 12, 12, 12, 12, 12, 12, 12},
1659*4882a593Smuzhiyun {0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 5, 6, 7, 7, 8, 8, 9, 10, 10, 11, 11,
1660*4882a593Smuzhiyun 12, 12, 12, 12, 12, 12, 12, 12},
1661*4882a593Smuzhiyun {0, 1, 1, 1, 2, 3, 3, 3, 4, 4, 4, 5, 6, 6, 7, 7, 8, 8, 9, 10, 10, 11,
1662*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12, 12},
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_5ga_n[][RTW_PWR_TRK_TBL_SZ] = {
1666*4882a593Smuzhiyun {0, 1, 1, 2, 3, 3, 3, 4, 4, 5, 5, 6, 6, 6, 7, 8, 8, 8, 9, 9, 9, 10, 10,
1667*4882a593Smuzhiyun 11, 11, 12, 12, 12, 12, 12},
1668*4882a593Smuzhiyun {0, 1, 1, 1, 2, 3, 3, 4, 4, 5, 5, 5, 6, 6, 7, 8, 8, 9, 9, 10, 10, 11,
1669*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12, 12},
1670*4882a593Smuzhiyun {0, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10, 10, 11,
1671*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12},
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_5ga_p[][RTW_PWR_TRK_TBL_SZ] = {
1675*4882a593Smuzhiyun {0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 10, 11, 11,
1676*4882a593Smuzhiyun 12, 12, 12, 12, 12, 12, 12},
1677*4882a593Smuzhiyun {0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 5, 6, 7, 7, 8, 8, 9, 10, 10, 11, 11,
1678*4882a593Smuzhiyun 12, 12, 12, 12, 12, 12, 12, 12},
1679*4882a593Smuzhiyun {0, 1, 1, 1, 2, 3, 3, 3, 4, 4, 4, 5, 6, 6, 7, 7, 8, 8, 9, 10, 10, 11,
1680*4882a593Smuzhiyun 11, 12, 12, 12, 12, 12, 12, 12},
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2gb_n[] = {
1684*4882a593Smuzhiyun 0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 3, 4, 4,
1685*4882a593Smuzhiyun 4, 4, 5, 5, 5, 5, 6, 6, 6, 7, 7, 8, 8, 9
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2gb_p[] = {
1689*4882a593Smuzhiyun 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 4, 4, 5, 5,
1690*4882a593Smuzhiyun 5, 5, 6, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2ga_n[] = {
1694*4882a593Smuzhiyun 0, 0, 0, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 3, 4, 4,
1695*4882a593Smuzhiyun 4, 4, 5, 5, 5, 5, 6, 6, 6, 7, 7, 8, 8, 9
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2ga_p[] = {
1699*4882a593Smuzhiyun 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 3, 4, 4, 5, 5,
1700*4882a593Smuzhiyun 5, 5, 6, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2g_cck_b_n[] = {
1704*4882a593Smuzhiyun 0, 0, 1, 1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 3, 4, 4,
1705*4882a593Smuzhiyun 4, 5, 5, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2g_cck_b_p[] = {
1709*4882a593Smuzhiyun 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4, 5, 5,
1710*4882a593Smuzhiyun 5, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9, 9, 9
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2g_cck_a_n[] = {
1714*4882a593Smuzhiyun 0, 0, 1, 1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 3, 4, 4,
1715*4882a593Smuzhiyun 4, 5, 5, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9, 9
1716*4882a593Smuzhiyun };
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun static const u8 rtw8821c_pwrtrk_2g_cck_a_p[] = {
1719*4882a593Smuzhiyun 0, 1, 1, 1, 1, 2, 2, 2, 3, 3, 3, 4, 4, 4, 5, 5,
1720*4882a593Smuzhiyun 5, 6, 6, 7, 7, 7, 8, 8, 9, 9, 9, 9, 9, 9
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static const struct rtw_pwr_track_tbl rtw8821c_rtw_pwr_track_tbl = {
1724*4882a593Smuzhiyun .pwrtrk_5gb_n[0] = rtw8821c_pwrtrk_5gb_n[0],
1725*4882a593Smuzhiyun .pwrtrk_5gb_n[1] = rtw8821c_pwrtrk_5gb_n[1],
1726*4882a593Smuzhiyun .pwrtrk_5gb_n[2] = rtw8821c_pwrtrk_5gb_n[2],
1727*4882a593Smuzhiyun .pwrtrk_5gb_p[0] = rtw8821c_pwrtrk_5gb_p[0],
1728*4882a593Smuzhiyun .pwrtrk_5gb_p[1] = rtw8821c_pwrtrk_5gb_p[1],
1729*4882a593Smuzhiyun .pwrtrk_5gb_p[2] = rtw8821c_pwrtrk_5gb_p[2],
1730*4882a593Smuzhiyun .pwrtrk_5ga_n[0] = rtw8821c_pwrtrk_5ga_n[0],
1731*4882a593Smuzhiyun .pwrtrk_5ga_n[1] = rtw8821c_pwrtrk_5ga_n[1],
1732*4882a593Smuzhiyun .pwrtrk_5ga_n[2] = rtw8821c_pwrtrk_5ga_n[2],
1733*4882a593Smuzhiyun .pwrtrk_5ga_p[0] = rtw8821c_pwrtrk_5ga_p[0],
1734*4882a593Smuzhiyun .pwrtrk_5ga_p[1] = rtw8821c_pwrtrk_5ga_p[1],
1735*4882a593Smuzhiyun .pwrtrk_5ga_p[2] = rtw8821c_pwrtrk_5ga_p[2],
1736*4882a593Smuzhiyun .pwrtrk_2gb_n = rtw8821c_pwrtrk_2gb_n,
1737*4882a593Smuzhiyun .pwrtrk_2gb_p = rtw8821c_pwrtrk_2gb_p,
1738*4882a593Smuzhiyun .pwrtrk_2ga_n = rtw8821c_pwrtrk_2ga_n,
1739*4882a593Smuzhiyun .pwrtrk_2ga_p = rtw8821c_pwrtrk_2ga_p,
1740*4882a593Smuzhiyun .pwrtrk_2g_cckb_n = rtw8821c_pwrtrk_2g_cck_b_n,
1741*4882a593Smuzhiyun .pwrtrk_2g_cckb_p = rtw8821c_pwrtrk_2g_cck_b_p,
1742*4882a593Smuzhiyun .pwrtrk_2g_ccka_n = rtw8821c_pwrtrk_2g_cck_a_n,
1743*4882a593Smuzhiyun .pwrtrk_2g_ccka_p = rtw8821c_pwrtrk_2g_cck_a_p,
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun static const struct rtw_reg_domain coex_info_hw_regs_8821c[] = {
1747*4882a593Smuzhiyun {0xCB0, MASKDWORD, RTW_REG_DOMAIN_MAC32},
1748*4882a593Smuzhiyun {0xCB4, MASKDWORD, RTW_REG_DOMAIN_MAC32},
1749*4882a593Smuzhiyun {0xCBA, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
1750*4882a593Smuzhiyun {0, 0, RTW_REG_DOMAIN_NL},
1751*4882a593Smuzhiyun {0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32},
1752*4882a593Smuzhiyun {0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32},
1753*4882a593Smuzhiyun {0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16},
1754*4882a593Smuzhiyun {0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
1755*4882a593Smuzhiyun {0x45e, BIT(3), RTW_REG_DOMAIN_MAC8},
1756*4882a593Smuzhiyun {0x454, MASKLWORD, RTW_REG_DOMAIN_MAC16},
1757*4882a593Smuzhiyun {0, 0, RTW_REG_DOMAIN_NL},
1758*4882a593Smuzhiyun {0x4c, BIT(24) | BIT(23), RTW_REG_DOMAIN_MAC32},
1759*4882a593Smuzhiyun {0x64, BIT(0), RTW_REG_DOMAIN_MAC8},
1760*4882a593Smuzhiyun {0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8},
1761*4882a593Smuzhiyun {0x40, BIT(5), RTW_REG_DOMAIN_MAC8},
1762*4882a593Smuzhiyun {0x1, RFREG_MASK, RTW_REG_DOMAIN_RF_A},
1763*4882a593Smuzhiyun {0, 0, RTW_REG_DOMAIN_NL},
1764*4882a593Smuzhiyun {0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32},
1765*4882a593Smuzhiyun {0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
1766*4882a593Smuzhiyun {0x953, BIT(1), RTW_REG_DOMAIN_MAC8},
1767*4882a593Smuzhiyun {0xc50, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
1768*4882a593Smuzhiyun {0x60A, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun struct rtw_chip_info rtw8821c_hw_spec = {
1772*4882a593Smuzhiyun .ops = &rtw8821c_ops,
1773*4882a593Smuzhiyun .id = RTW_CHIP_TYPE_8821C,
1774*4882a593Smuzhiyun .fw_name = "rtw88/rtw8821c_fw.bin",
1775*4882a593Smuzhiyun .wlan_cpu = RTW_WCPU_11AC,
1776*4882a593Smuzhiyun .tx_pkt_desc_sz = 48,
1777*4882a593Smuzhiyun .tx_buf_desc_sz = 16,
1778*4882a593Smuzhiyun .rx_pkt_desc_sz = 24,
1779*4882a593Smuzhiyun .rx_buf_desc_sz = 8,
1780*4882a593Smuzhiyun .phy_efuse_size = 512,
1781*4882a593Smuzhiyun .log_efuse_size = 512,
1782*4882a593Smuzhiyun .ptct_efuse_size = 96,
1783*4882a593Smuzhiyun .txff_size = 65536,
1784*4882a593Smuzhiyun .rxff_size = 16384,
1785*4882a593Smuzhiyun .txgi_factor = 1,
1786*4882a593Smuzhiyun .is_pwr_by_rate_dec = true,
1787*4882a593Smuzhiyun .max_power_index = 0x3f,
1788*4882a593Smuzhiyun .csi_buf_pg_num = 0,
1789*4882a593Smuzhiyun .band = RTW_BAND_2G | RTW_BAND_5G,
1790*4882a593Smuzhiyun .page_size = 128,
1791*4882a593Smuzhiyun .dig_min = 0x1c,
1792*4882a593Smuzhiyun .ht_supported = true,
1793*4882a593Smuzhiyun .vht_supported = true,
1794*4882a593Smuzhiyun .lps_deep_mode_supported = BIT(LPS_DEEP_MODE_LCLK),
1795*4882a593Smuzhiyun .sys_func_en = 0xD8,
1796*4882a593Smuzhiyun .pwr_on_seq = card_enable_flow_8821c,
1797*4882a593Smuzhiyun .pwr_off_seq = card_disable_flow_8821c,
1798*4882a593Smuzhiyun .page_table = page_table_8821c,
1799*4882a593Smuzhiyun .rqpn_table = rqpn_table_8821c,
1800*4882a593Smuzhiyun .prioq_addrs = &prioq_addrs_8821c,
1801*4882a593Smuzhiyun .intf_table = &phy_para_table_8821c,
1802*4882a593Smuzhiyun .dig = rtw8821c_dig,
1803*4882a593Smuzhiyun .rf_base_addr = {0x2800, 0x2c00},
1804*4882a593Smuzhiyun .rf_sipi_addr = {0xc90, 0xe90},
1805*4882a593Smuzhiyun .ltecoex_addr = &rtw8821c_ltecoex_addr,
1806*4882a593Smuzhiyun .mac_tbl = &rtw8821c_mac_tbl,
1807*4882a593Smuzhiyun .agc_tbl = &rtw8821c_agc_tbl,
1808*4882a593Smuzhiyun .bb_tbl = &rtw8821c_bb_tbl,
1809*4882a593Smuzhiyun .rf_tbl = {&rtw8821c_rf_a_tbl},
1810*4882a593Smuzhiyun .rfe_defs = rtw8821c_rfe_defs,
1811*4882a593Smuzhiyun .rfe_defs_size = ARRAY_SIZE(rtw8821c_rfe_defs),
1812*4882a593Smuzhiyun .rx_ldpc = false,
1813*4882a593Smuzhiyun .pwr_track_tbl = &rtw8821c_rtw_pwr_track_tbl,
1814*4882a593Smuzhiyun .iqk_threshold = 8,
1815*4882a593Smuzhiyun .bfer_su_max_num = 2,
1816*4882a593Smuzhiyun .bfer_mu_max_num = 1,
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun .coex_para_ver = 0x19092746,
1819*4882a593Smuzhiyun .bt_desired_ver = 0x46,
1820*4882a593Smuzhiyun .scbd_support = true,
1821*4882a593Smuzhiyun .new_scbd10_def = false,
1822*4882a593Smuzhiyun .pstdma_type = COEX_PSTDMA_FORCE_LPSOFF,
1823*4882a593Smuzhiyun .bt_rssi_type = COEX_BTRSSI_RATIO,
1824*4882a593Smuzhiyun .ant_isolation = 15,
1825*4882a593Smuzhiyun .rssi_tolerance = 2,
1826*4882a593Smuzhiyun .wl_rssi_step = wl_rssi_step_8821c,
1827*4882a593Smuzhiyun .bt_rssi_step = bt_rssi_step_8821c,
1828*4882a593Smuzhiyun .table_sant_num = ARRAY_SIZE(table_sant_8821c),
1829*4882a593Smuzhiyun .table_sant = table_sant_8821c,
1830*4882a593Smuzhiyun .table_nsant_num = ARRAY_SIZE(table_nsant_8821c),
1831*4882a593Smuzhiyun .table_nsant = table_nsant_8821c,
1832*4882a593Smuzhiyun .tdma_sant_num = ARRAY_SIZE(tdma_sant_8821c),
1833*4882a593Smuzhiyun .tdma_sant = tdma_sant_8821c,
1834*4882a593Smuzhiyun .tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8821c),
1835*4882a593Smuzhiyun .tdma_nsant = tdma_nsant_8821c,
1836*4882a593Smuzhiyun .wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8821c),
1837*4882a593Smuzhiyun .wl_rf_para_tx = rf_para_tx_8821c,
1838*4882a593Smuzhiyun .wl_rf_para_rx = rf_para_rx_8821c,
1839*4882a593Smuzhiyun .bt_afh_span_bw20 = 0x24,
1840*4882a593Smuzhiyun .bt_afh_span_bw40 = 0x36,
1841*4882a593Smuzhiyun .afh_5g_num = ARRAY_SIZE(afh_5g_8821c),
1842*4882a593Smuzhiyun .afh_5g = afh_5g_8821c,
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun .coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8821c),
1845*4882a593Smuzhiyun .coex_info_hw_regs = coex_info_hw_regs_8821c,
1846*4882a593Smuzhiyun };
1847*4882a593Smuzhiyun EXPORT_SYMBOL(rtw8821c_hw_spec);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun MODULE_FIRMWARE("rtw88/rtw8821c_fw.bin");
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun MODULE_AUTHOR("Realtek Corporation");
1852*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 802.11ac wireless 8821c driver");
1853*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1854