xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/rtw8723d.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #ifndef __RTW8723D_H__
6*4882a593Smuzhiyun #define __RTW8723D_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun enum rtw8723d_path {
9*4882a593Smuzhiyun 	PATH_S1,
10*4882a593Smuzhiyun 	PATH_S0,
11*4882a593Smuzhiyun 	PATH_NR,
12*4882a593Smuzhiyun };
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun enum rtw8723d_iqk_round {
15*4882a593Smuzhiyun 	IQK_ROUND_0,
16*4882a593Smuzhiyun 	IQK_ROUND_1,
17*4882a593Smuzhiyun 	IQK_ROUND_2,
18*4882a593Smuzhiyun 	IQK_ROUND_HYBRID,
19*4882a593Smuzhiyun 	IQK_ROUND_SIZE,
20*4882a593Smuzhiyun 	IQK_ROUND_INVALID = 0xff,
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum rtw8723d_iqk_result {
24*4882a593Smuzhiyun 	IQK_S1_TX_X,
25*4882a593Smuzhiyun 	IQK_S1_TX_Y,
26*4882a593Smuzhiyun 	IQK_S1_RX_X,
27*4882a593Smuzhiyun 	IQK_S1_RX_Y,
28*4882a593Smuzhiyun 	IQK_S0_TX_X,
29*4882a593Smuzhiyun 	IQK_S0_TX_Y,
30*4882a593Smuzhiyun 	IQK_S0_RX_X,
31*4882a593Smuzhiyun 	IQK_S0_RX_Y,
32*4882a593Smuzhiyun 	IQK_NR,
33*4882a593Smuzhiyun 	IQK_SX_NR = IQK_NR / PATH_NR,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct rtw8723de_efuse {
37*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0xd0 */
38*4882a593Smuzhiyun 	u8 vender_id[2];
39*4882a593Smuzhiyun 	u8 device_id[2];
40*4882a593Smuzhiyun 	u8 sub_vender_id[2];
41*4882a593Smuzhiyun 	u8 sub_device_id[2];
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct rtw8723d_efuse {
45*4882a593Smuzhiyun 	__le16 rtl_id;
46*4882a593Smuzhiyun 	u8 rsvd[2];
47*4882a593Smuzhiyun 	u8 afe;
48*4882a593Smuzhiyun 	u8 rsvd1[11];
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* power index for four RF paths */
51*4882a593Smuzhiyun 	struct rtw_txpwr_idx txpwr_idx_table[4];
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	u8 channel_plan;		/* 0xb8 */
54*4882a593Smuzhiyun 	u8 xtal_k;
55*4882a593Smuzhiyun 	u8 thermal_meter;
56*4882a593Smuzhiyun 	u8 iqk_lck;
57*4882a593Smuzhiyun 	u8 pa_type;			/* 0xbc */
58*4882a593Smuzhiyun 	u8 lna_type_2g[2];		/* 0xbd */
59*4882a593Smuzhiyun 	u8 lna_type_5g[2];
60*4882a593Smuzhiyun 	u8 rf_board_option;
61*4882a593Smuzhiyun 	u8 rf_feature_option;
62*4882a593Smuzhiyun 	u8 rf_bt_setting;
63*4882a593Smuzhiyun 	u8 eeprom_version;
64*4882a593Smuzhiyun 	u8 eeprom_customer_id;
65*4882a593Smuzhiyun 	u8 tx_bb_swing_setting_2g;
66*4882a593Smuzhiyun 	u8 res_c7;
67*4882a593Smuzhiyun 	u8 tx_pwr_calibrate_rate;
68*4882a593Smuzhiyun 	u8 rf_antenna_option;		/* 0xc9 */
69*4882a593Smuzhiyun 	u8 rfe_option;
70*4882a593Smuzhiyun 	u8 country_code[2];
71*4882a593Smuzhiyun 	u8 res[3];
72*4882a593Smuzhiyun 	struct rtw8723de_efuse e;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* phy status page0 */
76*4882a593Smuzhiyun #define GET_PHY_STAT_P0_PWDB(phy_stat)                                         \
77*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* phy status page1 */
80*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_A(phy_stat)                                       \
81*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
82*4882a593Smuzhiyun #define GET_PHY_STAT_P1_PWDB_B(phy_stat)                                       \
83*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
84*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RF_MODE(phy_stat)                                      \
85*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28))
86*4882a593Smuzhiyun #define GET_PHY_STAT_P1_L_RXSC(phy_stat)                                       \
87*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
88*4882a593Smuzhiyun #define GET_PHY_STAT_P1_HT_RXSC(phy_stat)                                      \
89*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
90*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXEVM_A(phy_stat)                                      \
91*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
92*4882a593Smuzhiyun #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat)                                   \
93*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
94*4882a593Smuzhiyun #define GET_PHY_STAT_P1_RXSNR_A(phy_stat)                                      \
95*4882a593Smuzhiyun 	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
96*4882a593Smuzhiyun 
iqkxy_to_s32(s32 val)97*4882a593Smuzhiyun static inline s32 iqkxy_to_s32(s32 val)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	/* val is Q10.8 */
100*4882a593Smuzhiyun 	return sign_extend32(val, 9);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
iqk_mult(s32 x,s32 y,s32 * ext)103*4882a593Smuzhiyun static inline s32 iqk_mult(s32 x, s32 y, s32 *ext)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	/* x, y and return value are Q10.8 */
106*4882a593Smuzhiyun 	s32 t;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	t = x * y;
109*4882a593Smuzhiyun 	if (ext)
110*4882a593Smuzhiyun 		*ext = (t >> 7) & 0x1;	/* Q.16 --> Q.9; get LSB of Q.9 */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return (t >> 8);	/* Q.16 --> Q.8 */
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define OFDM_SWING_A(swing)		FIELD_GET(GENMASK(9, 0), swing)
116*4882a593Smuzhiyun #define OFDM_SWING_B(swing)		FIELD_GET(GENMASK(15, 10), swing)
117*4882a593Smuzhiyun #define OFDM_SWING_C(swing)		FIELD_GET(GENMASK(21, 16), swing)
118*4882a593Smuzhiyun #define OFDM_SWING_D(swing)		FIELD_GET(GENMASK(31, 22), swing)
119*4882a593Smuzhiyun #define RTW_DEF_OFDM_SWING_INDEX	28
120*4882a593Smuzhiyun #define RTW_DEF_CCK_SWING_INDEX		28
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define MAX_TOLERANCE	5
123*4882a593Smuzhiyun #define IQK_TX_X_ERR	0x142
124*4882a593Smuzhiyun #define IQK_TX_Y_ERR	0x42
125*4882a593Smuzhiyun #define IQK_RX_X_UPPER	0x11a
126*4882a593Smuzhiyun #define IQK_RX_X_LOWER	0xe6
127*4882a593Smuzhiyun #define IQK_RX_Y_LMT	0x1a
128*4882a593Smuzhiyun #define IQK_TX_OK	BIT(0)
129*4882a593Smuzhiyun #define IQK_RX_OK	BIT(1)
130*4882a593Smuzhiyun #define PATH_IQK_RETRY	2
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SPUR_THRES		0x16
133*4882a593Smuzhiyun #define CCK_DFIR_NR		3
134*4882a593Smuzhiyun #define DIS_3WIRE		0xccf000c0
135*4882a593Smuzhiyun #define EN_3WIRE		0xccc000c0
136*4882a593Smuzhiyun #define START_PSD		0x400000
137*4882a593Smuzhiyun #define FREQ_CH13		0xfccd
138*4882a593Smuzhiyun #define FREQ_CH14		0xff9a
139*4882a593Smuzhiyun #define RFCFGCH_CHANNEL_MASK	GENMASK(7, 0)
140*4882a593Smuzhiyun #define RFCFGCH_BW_MASK		(BIT(11) | BIT(10))
141*4882a593Smuzhiyun #define RFCFGCH_BW_20M		(BIT(11) | BIT(10))
142*4882a593Smuzhiyun #define RFCFGCH_BW_40M		BIT(10)
143*4882a593Smuzhiyun #define BIT_MASK_RFMOD		BIT(0)
144*4882a593Smuzhiyun #define BIT_LCK			BIT(15)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define REG_GPIO_INTM		0x0048
147*4882a593Smuzhiyun #define REG_BTG_SEL		0x0067
148*4882a593Smuzhiyun #define BIT_MASK_BTG_WL		BIT(7)
149*4882a593Smuzhiyun #define REG_LTECOEX_PATH_CONTROL	0x0070
150*4882a593Smuzhiyun #define REG_LTECOEX_CTRL	0x07c0
151*4882a593Smuzhiyun #define REG_LTECOEX_WRITE_DATA	0x07c4
152*4882a593Smuzhiyun #define REG_LTECOEX_READ_DATA	0x07c8
153*4882a593Smuzhiyun #define REG_PSDFN		0x0808
154*4882a593Smuzhiyun #define REG_BB_PWR_SAV1_11N	0x0874
155*4882a593Smuzhiyun #define REG_ANA_PARAM1		0x0880
156*4882a593Smuzhiyun #define REG_ANALOG_P4		0x088c
157*4882a593Smuzhiyun #define REG_PSDRPT		0x08b4
158*4882a593Smuzhiyun #define REG_FPGA1_RFMOD		0x0900
159*4882a593Smuzhiyun #define REG_BB_SEL_BTG		0x0948
160*4882a593Smuzhiyun #define REG_BBRX_DFIR		0x0954
161*4882a593Smuzhiyun #define BIT_MASK_RXBB_DFIR	GENMASK(27, 24)
162*4882a593Smuzhiyun #define BIT_RXBB_DFIR_EN	BIT(19)
163*4882a593Smuzhiyun #define REG_CCK0_SYS		0x0a00
164*4882a593Smuzhiyun #define BIT_CCK_SIDE_BAND	BIT(4)
165*4882a593Smuzhiyun #define REG_CCK_ANT_SEL_11N	0x0a04
166*4882a593Smuzhiyun #define REG_CCK_FA_RST_11N	0x0a2c
167*4882a593Smuzhiyun #define BIT_MASK_CCK_CNT_KEEP	BIT(12)
168*4882a593Smuzhiyun #define BIT_MASK_CCK_CNT_EN	BIT(13)
169*4882a593Smuzhiyun #define BIT_MASK_CCK_CNT_KPEN	(BIT_MASK_CCK_CNT_KEEP | BIT_MASK_CCK_CNT_EN)
170*4882a593Smuzhiyun #define BIT_MASK_CCK_FA_KEEP	BIT(14)
171*4882a593Smuzhiyun #define BIT_MASK_CCK_FA_EN	BIT(15)
172*4882a593Smuzhiyun #define BIT_MASK_CCK_FA_KPEN	(BIT_MASK_CCK_FA_KEEP | BIT_MASK_CCK_FA_EN)
173*4882a593Smuzhiyun #define REG_CCK_FA_LSB_11N	0x0a5c
174*4882a593Smuzhiyun #define REG_CCK_FA_MSB_11N	0x0a58
175*4882a593Smuzhiyun #define REG_CCK_CCA_CNT_11N	0x0a60
176*4882a593Smuzhiyun #define BIT_MASK_CCK_FA_MSB	GENMASK(7, 0)
177*4882a593Smuzhiyun #define BIT_MASK_CCK_FA_LSB	GENMASK(15, 8)
178*4882a593Smuzhiyun #define REG_OFDM_FA_HOLDC_11N	0x0c00
179*4882a593Smuzhiyun #define BIT_MASK_OFDM_FA_KEEP	BIT(31)
180*4882a593Smuzhiyun #define REG_BB_RX_PATH_11N	0x0c04
181*4882a593Smuzhiyun #define REG_TRMUX_11N		0x0c08
182*4882a593Smuzhiyun #define REG_OFDM_FA_RSTC_11N	0x0c0c
183*4882a593Smuzhiyun #define BIT_MASK_OFDM_FA_RST	BIT(31)
184*4882a593Smuzhiyun #define REG_A_RXIQI		0x0c14
185*4882a593Smuzhiyun #define BIT_MASK_RXIQ_S1_X	0x000003FF
186*4882a593Smuzhiyun #define BIT_MASK_RXIQ_S1_Y1	0x0000FC00
187*4882a593Smuzhiyun #define BIT_SET_RXIQ_S1_Y1(y)	((y) & 0x3F)
188*4882a593Smuzhiyun #define REG_OFDM0_RXDSP		0x0c40
189*4882a593Smuzhiyun #define BIT_MASK_RXDSP		GENMASK(28, 24)
190*4882a593Smuzhiyun #define BIT_EN_RXDSP		BIT(9)
191*4882a593Smuzhiyun #define REG_OFDM_0_ECCA_THRESHOLD	0x0c4c
192*4882a593Smuzhiyun #define BIT_MASK_OFDM0_EXT_A	BIT(31)
193*4882a593Smuzhiyun #define BIT_MASK_OFDM0_EXT_C	BIT(29)
194*4882a593Smuzhiyun #define BIT_MASK_OFDM0_EXTS	(BIT(31) | BIT(29) | BIT(28))
195*4882a593Smuzhiyun #define BIT_SET_OFDM0_EXTS(a, c, d) (((a) << 31) | ((c) << 29) | ((d) << 28))
196*4882a593Smuzhiyun #define REG_OFDM0_XAAGC1	0x0c50
197*4882a593Smuzhiyun #define REG_OFDM0_XBAGC1	0x0c58
198*4882a593Smuzhiyun #define REG_AGCRSSI		0x0c78
199*4882a593Smuzhiyun #define REG_OFDM_0_XA_TX_IQ_IMBALANCE	0x0c80
200*4882a593Smuzhiyun #define BIT_MASK_TXIQ_ELM_A	0x03ff
201*4882a593Smuzhiyun #define BIT_SET_TXIQ_ELM_ACD(a, c, d) (((d) << 22) | (((c) & 0x3F) << 16) |    \
202*4882a593Smuzhiyun 				       ((a) & 0x03ff))
203*4882a593Smuzhiyun #define BIT_MASK_TXIQ_ELM_C	GENMASK(21, 16)
204*4882a593Smuzhiyun #define BIT_SET_TXIQ_ELM_C2(c)	((c) & 0x3F)
205*4882a593Smuzhiyun #define BIT_MASK_TXIQ_ELM_D	GENMASK(31, 22)
206*4882a593Smuzhiyun #define REG_TXIQK_MATRIXA_LSB2_11N	0x0c94
207*4882a593Smuzhiyun #define BIT_SET_TXIQ_ELM_C1(c)	(((c) & 0x000003C0) >> 6)
208*4882a593Smuzhiyun #define REG_RXIQK_MATRIX_LSB_11N	0x0ca0
209*4882a593Smuzhiyun #define BIT_MASK_RXIQ_S1_Y2	0xF0000000
210*4882a593Smuzhiyun #define BIT_SET_RXIQ_S1_Y2(y)	(((y) >> 6) & 0xF)
211*4882a593Smuzhiyun #define REG_TXIQ_AB_S0		0x0cd0
212*4882a593Smuzhiyun #define BIT_MASK_TXIQ_A_S0	0x000007FE
213*4882a593Smuzhiyun #define BIT_MASK_TXIQ_A_EXT_S0	BIT(0)
214*4882a593Smuzhiyun #define BIT_MASK_TXIQ_B_S0	0x0007E000
215*4882a593Smuzhiyun #define REG_TXIQ_CD_S0		0x0cd4
216*4882a593Smuzhiyun #define BIT_MASK_TXIQ_C_S0	0x000007FE
217*4882a593Smuzhiyun #define BIT_MASK_TXIQ_C_EXT_S0	BIT(0)
218*4882a593Smuzhiyun #define BIT_MASK_TXIQ_D_S0	GENMASK(22, 13)
219*4882a593Smuzhiyun #define BIT_MASK_TXIQ_D_EXT_S0	BIT(12)
220*4882a593Smuzhiyun #define REG_RXIQ_AB_S0		0x0cd8
221*4882a593Smuzhiyun #define BIT_MASK_RXIQ_X_S0	0x000003FF
222*4882a593Smuzhiyun #define BIT_MASK_RXIQ_Y_S0	0x003FF000
223*4882a593Smuzhiyun #define REG_OFDM_FA_TYPE1_11N	0x0cf0
224*4882a593Smuzhiyun #define BIT_MASK_OFDM_FF_CNT	GENMASK(15, 0)
225*4882a593Smuzhiyun #define BIT_MASK_OFDM_SF_CNT	GENMASK(31, 16)
226*4882a593Smuzhiyun #define REG_OFDM_FA_RSTD_11N	0x0d00
227*4882a593Smuzhiyun #define BIT_MASK_OFDM_FA_RST1	BIT(27)
228*4882a593Smuzhiyun #define BIT_MASK_OFDM_FA_KEEP1	BIT(31)
229*4882a593Smuzhiyun #define REG_CTX			0x0d03
230*4882a593Smuzhiyun #define BIT_MASK_CTX_TYPE	GENMASK(6, 4)
231*4882a593Smuzhiyun #define REG_OFDM1_CFOTRK	0x0d2c
232*4882a593Smuzhiyun #define BIT_EN_CFOTRK		BIT(28)
233*4882a593Smuzhiyun #define REG_OFDM1_CSI1		0x0d40
234*4882a593Smuzhiyun #define REG_OFDM1_CSI2		0x0d44
235*4882a593Smuzhiyun #define REG_OFDM1_CSI3		0x0d48
236*4882a593Smuzhiyun #define REG_OFDM1_CSI4		0x0d4c
237*4882a593Smuzhiyun #define REG_OFDM_FA_TYPE2_11N	0x0da0
238*4882a593Smuzhiyun #define BIT_MASK_OFDM_CCA_CNT	GENMASK(15, 0)
239*4882a593Smuzhiyun #define BIT_MASK_OFDM_PF_CNT	GENMASK(31, 16)
240*4882a593Smuzhiyun #define REG_OFDM_FA_TYPE3_11N	0x0da4
241*4882a593Smuzhiyun #define BIT_MASK_OFDM_RI_CNT	GENMASK(15, 0)
242*4882a593Smuzhiyun #define BIT_MASK_OFDM_CRC_CNT	GENMASK(31, 16)
243*4882a593Smuzhiyun #define REG_OFDM_FA_TYPE4_11N	0x0da8
244*4882a593Smuzhiyun #define BIT_MASK_OFDM_MNS_CNT	GENMASK(15, 0)
245*4882a593Smuzhiyun #define REG_FPGA0_IQK_11N	0x0e28
246*4882a593Smuzhiyun #define BIT_MASK_IQK_MOD	0xffffff00
247*4882a593Smuzhiyun #define EN_IQK			0x808000
248*4882a593Smuzhiyun #define RST_IQK			0x000000
249*4882a593Smuzhiyun #define REG_TXIQK_TONE_A_11N	0x0e30
250*4882a593Smuzhiyun #define REG_RXIQK_TONE_A_11N	0x0e34
251*4882a593Smuzhiyun #define REG_TXIQK_PI_A_11N	0x0e38
252*4882a593Smuzhiyun #define REG_RXIQK_PI_A_11N	0x0e3c
253*4882a593Smuzhiyun #define REG_TXIQK_11N		0x0e40
254*4882a593Smuzhiyun #define BIT_SET_TXIQK_11N(x, y)	(0x80007C00 | ((x) << 16) | (y))
255*4882a593Smuzhiyun #define REG_RXIQK_11N		0x0e44
256*4882a593Smuzhiyun #define REG_IQK_AGC_PTS_11N	0x0e48
257*4882a593Smuzhiyun #define REG_IQK_AGC_RSP_11N	0x0e4c
258*4882a593Smuzhiyun #define REG_TX_IQK_TONE_B	0x0e50
259*4882a593Smuzhiyun #define REG_RX_IQK_TONE_B	0x0e54
260*4882a593Smuzhiyun #define REG_IQK_RES_TX		0x0e94
261*4882a593Smuzhiyun #define BIT_MASK_RES_TX		GENMASK(25, 16)
262*4882a593Smuzhiyun #define REG_IQK_RES_TY		0x0e9c
263*4882a593Smuzhiyun #define BIT_MASK_RES_TY		GENMASK(25, 16)
264*4882a593Smuzhiyun #define REG_IQK_RES_RX		0x0ea4
265*4882a593Smuzhiyun #define BIT_MASK_RES_RX		GENMASK(25, 16)
266*4882a593Smuzhiyun #define REG_IQK_RES_RY		0x0eac
267*4882a593Smuzhiyun #define BIT_IQK_TX_FAIL		BIT(28)
268*4882a593Smuzhiyun #define BIT_IQK_RX_FAIL		BIT(27)
269*4882a593Smuzhiyun #define BIT_IQK_DONE		BIT(26)
270*4882a593Smuzhiyun #define BIT_MASK_RES_RY		GENMASK(25, 16)
271*4882a593Smuzhiyun #define REG_PAGE_F_RST_11N		0x0f14
272*4882a593Smuzhiyun #define BIT_MASK_F_RST_ALL		BIT(16)
273*4882a593Smuzhiyun #define REG_IGI_C_11N			0x0f84
274*4882a593Smuzhiyun #define REG_IGI_D_11N			0x0f88
275*4882a593Smuzhiyun #define REG_HT_CRC32_CNT_11N		0x0f90
276*4882a593Smuzhiyun #define BIT_MASK_HT_CRC_OK		GENMASK(15, 0)
277*4882a593Smuzhiyun #define BIT_MASK_HT_CRC_ERR		GENMASK(31, 16)
278*4882a593Smuzhiyun #define REG_OFDM_CRC32_CNT_11N		0x0f94
279*4882a593Smuzhiyun #define BIT_MASK_OFDM_LCRC_OK		GENMASK(15, 0)
280*4882a593Smuzhiyun #define BIT_MASK_OFDM_LCRC_ERR		GENMASK(31, 16)
281*4882a593Smuzhiyun #define REG_HT_CRC32_CNT_11N_AGG	0x0fb8
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #endif
284