xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/rtw8723d.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include "main.h"
7*4882a593Smuzhiyun #include "coex.h"
8*4882a593Smuzhiyun #include "fw.h"
9*4882a593Smuzhiyun #include "tx.h"
10*4882a593Smuzhiyun #include "rx.h"
11*4882a593Smuzhiyun #include "phy.h"
12*4882a593Smuzhiyun #include "rtw8723d.h"
13*4882a593Smuzhiyun #include "rtw8723d_table.h"
14*4882a593Smuzhiyun #include "mac.h"
15*4882a593Smuzhiyun #include "reg.h"
16*4882a593Smuzhiyun #include "debug.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static const struct rtw_hw_reg rtw8723d_txagc[] = {
19*4882a593Smuzhiyun 	[DESC_RATE1M]	= { .addr = 0xe08, .mask = 0x0000ff00 },
20*4882a593Smuzhiyun 	[DESC_RATE2M]	= { .addr = 0x86c, .mask = 0x0000ff00 },
21*4882a593Smuzhiyun 	[DESC_RATE5_5M]	= { .addr = 0x86c, .mask = 0x00ff0000 },
22*4882a593Smuzhiyun 	[DESC_RATE11M]	= { .addr = 0x86c, .mask = 0xff000000 },
23*4882a593Smuzhiyun 	[DESC_RATE6M]	= { .addr = 0xe00, .mask = 0x000000ff },
24*4882a593Smuzhiyun 	[DESC_RATE9M]	= { .addr = 0xe00, .mask = 0x0000ff00 },
25*4882a593Smuzhiyun 	[DESC_RATE12M]	= { .addr = 0xe00, .mask = 0x00ff0000 },
26*4882a593Smuzhiyun 	[DESC_RATE18M]	= { .addr = 0xe00, .mask = 0xff000000 },
27*4882a593Smuzhiyun 	[DESC_RATE24M]	= { .addr = 0xe04, .mask = 0x000000ff },
28*4882a593Smuzhiyun 	[DESC_RATE36M]	= { .addr = 0xe04, .mask = 0x0000ff00 },
29*4882a593Smuzhiyun 	[DESC_RATE48M]	= { .addr = 0xe04, .mask = 0x00ff0000 },
30*4882a593Smuzhiyun 	[DESC_RATE54M]	= { .addr = 0xe04, .mask = 0xff000000 },
31*4882a593Smuzhiyun 	[DESC_RATEMCS0]	= { .addr = 0xe10, .mask = 0x000000ff },
32*4882a593Smuzhiyun 	[DESC_RATEMCS1]	= { .addr = 0xe10, .mask = 0x0000ff00 },
33*4882a593Smuzhiyun 	[DESC_RATEMCS2]	= { .addr = 0xe10, .mask = 0x00ff0000 },
34*4882a593Smuzhiyun 	[DESC_RATEMCS3]	= { .addr = 0xe10, .mask = 0xff000000 },
35*4882a593Smuzhiyun 	[DESC_RATEMCS4]	= { .addr = 0xe14, .mask = 0x000000ff },
36*4882a593Smuzhiyun 	[DESC_RATEMCS5]	= { .addr = 0xe14, .mask = 0x0000ff00 },
37*4882a593Smuzhiyun 	[DESC_RATEMCS6]	= { .addr = 0xe14, .mask = 0x00ff0000 },
38*4882a593Smuzhiyun 	[DESC_RATEMCS7]	= { .addr = 0xe14, .mask = 0xff000000 },
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define WLAN_TXQ_RPT_EN		0x1F
42*4882a593Smuzhiyun #define WLAN_SLOT_TIME		0x09
43*4882a593Smuzhiyun #define WLAN_RL_VAL		0x3030
44*4882a593Smuzhiyun #define WLAN_BAR_VAL		0x0201ffff
45*4882a593Smuzhiyun #define BIT_MASK_TBTT_HOLD	0x00000fff
46*4882a593Smuzhiyun #define BIT_SHIFT_TBTT_HOLD	8
47*4882a593Smuzhiyun #define BIT_MASK_TBTT_SETUP	0x000000ff
48*4882a593Smuzhiyun #define BIT_SHIFT_TBTT_SETUP	0
49*4882a593Smuzhiyun #define BIT_MASK_TBTT_MASK	((BIT_MASK_TBTT_HOLD << BIT_SHIFT_TBTT_HOLD) | \
50*4882a593Smuzhiyun 				 (BIT_MASK_TBTT_SETUP << BIT_SHIFT_TBTT_SETUP))
51*4882a593Smuzhiyun #define TBTT_TIME(s, h)((((s) & BIT_MASK_TBTT_SETUP) << BIT_SHIFT_TBTT_SETUP) |\
52*4882a593Smuzhiyun 			(((h) & BIT_MASK_TBTT_HOLD) << BIT_SHIFT_TBTT_HOLD))
53*4882a593Smuzhiyun #define WLAN_TBTT_TIME_NORMAL	TBTT_TIME(0x04, 0x80)
54*4882a593Smuzhiyun #define WLAN_TBTT_TIME_STOP_BCN	TBTT_TIME(0x04, 0x64)
55*4882a593Smuzhiyun #define WLAN_PIFS_VAL		0
56*4882a593Smuzhiyun #define WLAN_AGG_BRK_TIME	0x16
57*4882a593Smuzhiyun #define WLAN_NAV_PROT_LEN	0x0040
58*4882a593Smuzhiyun #define WLAN_SPEC_SIFS		0x100a
59*4882a593Smuzhiyun #define WLAN_RX_PKT_LIMIT	0x17
60*4882a593Smuzhiyun #define WLAN_MAX_AGG_NR		0x0A
61*4882a593Smuzhiyun #define WLAN_AMPDU_MAX_TIME	0x1C
62*4882a593Smuzhiyun #define WLAN_ANT_SEL		0x82
63*4882a593Smuzhiyun #define WLAN_LTR_IDLE_LAT	0x883C883C
64*4882a593Smuzhiyun #define WLAN_LTR_ACT_LAT	0x880B880B
65*4882a593Smuzhiyun #define WLAN_LTR_CTRL1		0xCB004010
66*4882a593Smuzhiyun #define WLAN_LTR_CTRL2		0x01233425
67*4882a593Smuzhiyun 
rtw8723d_lck(struct rtw_dev * rtwdev)68*4882a593Smuzhiyun static void rtw8723d_lck(struct rtw_dev *rtwdev)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	u32 lc_cal;
71*4882a593Smuzhiyun 	u8 val_ctx, rf_val;
72*4882a593Smuzhiyun 	int ret;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	val_ctx = rtw_read8(rtwdev, REG_CTX);
75*4882a593Smuzhiyun 	if ((val_ctx & BIT_MASK_CTX_TYPE) != 0)
76*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_CTX, val_ctx & ~BIT_MASK_CTX_TYPE);
77*4882a593Smuzhiyun 	else
78*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_TXPAUSE, 0xFF);
79*4882a593Smuzhiyun 	lc_cal = rtw_read_rf(rtwdev, RF_PATH_A, RF_CFGCH, RFREG_MASK);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_CFGCH, RFREG_MASK, lc_cal | BIT_LCK);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ret = read_poll_timeout(rtw_read_rf, rf_val, rf_val != 0x1,
84*4882a593Smuzhiyun 				10000, 1000000, false,
85*4882a593Smuzhiyun 				rtwdev, RF_PATH_A, RF_CFGCH, BIT_LCK);
86*4882a593Smuzhiyun 	if (ret)
87*4882a593Smuzhiyun 		rtw_warn(rtwdev, "failed to poll LCK status bit\n");
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_CFGCH, RFREG_MASK, lc_cal);
90*4882a593Smuzhiyun 	if ((val_ctx & BIT_MASK_CTX_TYPE) != 0)
91*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_CTX, val_ctx);
92*4882a593Smuzhiyun 	else
93*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_TXPAUSE, 0x00);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const u32 rtw8723d_ofdm_swing_table[] = {
97*4882a593Smuzhiyun 	0x0b40002d, 0x0c000030, 0x0cc00033, 0x0d800036, 0x0e400039, 0x0f00003c,
98*4882a593Smuzhiyun 	0x10000040, 0x11000044, 0x12000048, 0x1300004c, 0x14400051, 0x15800056,
99*4882a593Smuzhiyun 	0x16c0005b, 0x18000060, 0x19800066, 0x1b00006c, 0x1c800072, 0x1e400079,
100*4882a593Smuzhiyun 	0x20000080, 0x22000088, 0x24000090, 0x26000098, 0x288000a2, 0x2ac000ab,
101*4882a593Smuzhiyun 	0x2d4000b5, 0x300000c0, 0x32c000cb, 0x35c000d7, 0x390000e4, 0x3c8000f2,
102*4882a593Smuzhiyun 	0x40000100, 0x43c0010f, 0x47c0011f, 0x4c000130, 0x50800142, 0x55400155,
103*4882a593Smuzhiyun 	0x5a400169, 0x5fc0017f, 0x65400195, 0x6b8001ae, 0x71c001c7, 0x788001e2,
104*4882a593Smuzhiyun 	0x7f8001fe,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const u32 rtw8723d_cck_swing_table[] = {
108*4882a593Smuzhiyun 	0x0CD, 0x0D9, 0x0E6, 0x0F3, 0x102, 0x111, 0x121, 0x132, 0x144, 0x158,
109*4882a593Smuzhiyun 	0x16C, 0x182, 0x198, 0x1B1, 0x1CA, 0x1E5, 0x202, 0x221, 0x241, 0x263,
110*4882a593Smuzhiyun 	0x287, 0x2AE, 0x2D6, 0x301, 0x32F, 0x35F, 0x392, 0x3C9, 0x402, 0x43F,
111*4882a593Smuzhiyun 	0x47F, 0x4C3, 0x50C, 0x558, 0x5A9, 0x5FF, 0x65A, 0x6BA, 0x720, 0x78C,
112*4882a593Smuzhiyun 	0x7FF,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define RTW_OFDM_SWING_TABLE_SIZE	ARRAY_SIZE(rtw8723d_ofdm_swing_table)
116*4882a593Smuzhiyun #define RTW_CCK_SWING_TABLE_SIZE	ARRAY_SIZE(rtw8723d_cck_swing_table)
117*4882a593Smuzhiyun 
rtw8723d_pwrtrack_init(struct rtw_dev * rtwdev)118*4882a593Smuzhiyun static void rtw8723d_pwrtrack_init(struct rtw_dev *rtwdev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
121*4882a593Smuzhiyun 	u8 path;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	dm_info->default_ofdm_index = RTW_DEF_OFDM_SWING_INDEX;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	for (path = RF_PATH_A; path < rtwdev->hal.rf_path_num; path++) {
126*4882a593Smuzhiyun 		ewma_thermal_init(&dm_info->avg_thermal[path]);
127*4882a593Smuzhiyun 		dm_info->delta_power_index[path] = 0;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 	dm_info->pwr_trk_triggered = false;
130*4882a593Smuzhiyun 	dm_info->pwr_trk_init_trigger = true;
131*4882a593Smuzhiyun 	dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k;
132*4882a593Smuzhiyun 	dm_info->txagc_remnant_cck = 0;
133*4882a593Smuzhiyun 	dm_info->txagc_remnant_ofdm = 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
rtw8723d_phy_set_param(struct rtw_dev * rtwdev)136*4882a593Smuzhiyun static void rtw8723d_phy_set_param(struct rtw_dev *rtwdev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u8 xtal_cap;
139*4882a593Smuzhiyun 	u32 val32;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* power on BB/RF domain */
142*4882a593Smuzhiyun 	rtw_write16_set(rtwdev, REG_SYS_FUNC_EN,
143*4882a593Smuzhiyun 			BIT_FEN_EN_25_1 | BIT_FEN_BB_GLB_RST | BIT_FEN_BB_RSTB);
144*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_RF_CTRL,
145*4882a593Smuzhiyun 		       BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
146*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_AFE_CTRL1 + 1, 0x80);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	rtw_phy_load_tables(rtwdev);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* post init after header files config */
151*4882a593Smuzhiyun 	rtw_write32_clr(rtwdev, REG_RCR, BIT_RCR_ADF);
152*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_HIQ_NO_LMT_EN, BIT_HIQ_NO_LMT_EN_ROOT);
153*4882a593Smuzhiyun 	rtw_write16_set(rtwdev, REG_AFE_CTRL_4, BIT_CK320M_AFE_EN | BIT_EN_SYN);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	xtal_cap = rtwdev->efuse.crystal_cap & 0x3F;
156*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_AFE_CTRL3, BIT_MASK_XTAL,
157*4882a593Smuzhiyun 			 xtal_cap | (xtal_cap << 6));
158*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_FPGA0_RFMOD, BIT_CCKEN | BIT_OFDMEN);
159*4882a593Smuzhiyun 	if ((rtwdev->efuse.afe >> 4) == 14) {
160*4882a593Smuzhiyun 		rtw_write32_set(rtwdev, REG_AFE_CTRL3, BIT_XTAL_GMP_BIT4);
161*4882a593Smuzhiyun 		rtw_write32_clr(rtwdev, REG_AFE_CTRL1, BITS_PLL);
162*4882a593Smuzhiyun 		rtw_write32_set(rtwdev, REG_LDO_SWR_CTRL, BIT_XTA1);
163*4882a593Smuzhiyun 		rtw_write32_clr(rtwdev, REG_LDO_SWR_CTRL, BIT_XTA0);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME);
167*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FWHW_TXQ_CTRL + 1, WLAN_TXQ_RPT_EN);
168*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RETRY_LIMIT, WLAN_RL_VAL);
169*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BAR_MODE_CTRL, WLAN_BAR_VAL);
170*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_ATIMWND, 0x2);
171*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_BCN_CTRL,
172*4882a593Smuzhiyun 		   BIT_DIS_TSF_UDT | BIT_EN_BCN_FUNCTION | BIT_EN_TXBCN_RPT);
173*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_TBTT_PROHIBIT);
174*4882a593Smuzhiyun 	val32 &= ~BIT_MASK_TBTT_MASK;
175*4882a593Smuzhiyun 	val32 |= WLAN_TBTT_TIME_STOP_BCN;
176*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_TBTT_PROHIBIT, val32);
177*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_VAL);
178*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_AGGR_BREAK_TIME, WLAN_AGG_BRK_TIME);
179*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_NAV_PROT_LEN, WLAN_NAV_PROT_LEN);
180*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_MAC_SPEC_SIFS, WLAN_SPEC_SIFS);
181*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_SIFS, WLAN_SPEC_SIFS);
182*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_SIFS + 2, WLAN_SPEC_SIFS);
183*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_SINGLE_AMPDU_CTRL, BIT_EN_SINGLE_APMDU);
184*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RX_PKT_LIMIT);
185*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_MAX_AGGR_NUM, WLAN_MAX_AGG_NR);
186*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_AMPDU_MAX_TIME, WLAN_AMPDU_MAX_TIME);
187*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_LEDCFG2, WLAN_ANT_SEL);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTR_IDLE_LATENCY, WLAN_LTR_IDLE_LAT);
190*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTR_ACTIVE_LATENCY, WLAN_LTR_ACT_LAT);
191*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTR_CTRL_BASIC, WLAN_LTR_CTRL1);
192*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTR_CTRL_BASIC + 4, WLAN_LTR_CTRL2);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	rtw_phy_init(rtwdev);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	rtw_write16_set(rtwdev, REG_TXDMA_OFFSET_CHK, BIT_DROP_DATA_EN);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	rtw8723d_lck(rtwdev);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XAAGC1, MASKBYTE0, 0x50);
201*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XAAGC1, MASKBYTE0, 0x20);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	rtw8723d_pwrtrack_init(rtwdev);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
rtw8723de_efuse_parsing(struct rtw_efuse * efuse,struct rtw8723d_efuse * map)206*4882a593Smuzhiyun static void rtw8723de_efuse_parsing(struct rtw_efuse *efuse,
207*4882a593Smuzhiyun 				    struct rtw8723d_efuse *map)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	ether_addr_copy(efuse->addr, map->e.mac_addr);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
rtw8723d_read_efuse(struct rtw_dev * rtwdev,u8 * log_map)212*4882a593Smuzhiyun static int rtw8723d_read_efuse(struct rtw_dev *rtwdev, u8 *log_map)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
215*4882a593Smuzhiyun 	struct rtw8723d_efuse *map;
216*4882a593Smuzhiyun 	int i;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	map = (struct rtw8723d_efuse *)log_map;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	efuse->rfe_option = 0;
221*4882a593Smuzhiyun 	efuse->rf_board_option = map->rf_board_option;
222*4882a593Smuzhiyun 	efuse->crystal_cap = map->xtal_k;
223*4882a593Smuzhiyun 	efuse->pa_type_2g = map->pa_type;
224*4882a593Smuzhiyun 	efuse->lna_type_2g = map->lna_type_2g[0];
225*4882a593Smuzhiyun 	efuse->channel_plan = map->channel_plan;
226*4882a593Smuzhiyun 	efuse->country_code[0] = map->country_code[0];
227*4882a593Smuzhiyun 	efuse->country_code[1] = map->country_code[1];
228*4882a593Smuzhiyun 	efuse->bt_setting = map->rf_bt_setting;
229*4882a593Smuzhiyun 	efuse->regd = map->rf_board_option & 0x7;
230*4882a593Smuzhiyun 	efuse->thermal_meter[0] = map->thermal_meter;
231*4882a593Smuzhiyun 	efuse->thermal_meter_k = map->thermal_meter;
232*4882a593Smuzhiyun 	efuse->afe = map->afe;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
235*4882a593Smuzhiyun 		efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i];
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	switch (rtw_hci_type(rtwdev)) {
238*4882a593Smuzhiyun 	case RTW_HCI_TYPE_PCIE:
239*4882a593Smuzhiyun 		rtw8723de_efuse_parsing(efuse, map);
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	default:
242*4882a593Smuzhiyun 		/* unsupported now */
243*4882a593Smuzhiyun 		return -ENOTSUPP;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
query_phy_status_page0(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)249*4882a593Smuzhiyun static void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status,
250*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
253*4882a593Smuzhiyun 	s8 min_rx_power = -120;
254*4882a593Smuzhiyun 	u8 pwdb = GET_PHY_STAT_P0_PWDB(phy_status);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	pkt_stat->rx_power[RF_PATH_A] = pwdb - 97;
257*4882a593Smuzhiyun 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
258*4882a593Smuzhiyun 	pkt_stat->bw = RTW_CHANNEL_WIDTH_20;
259*4882a593Smuzhiyun 	pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
260*4882a593Smuzhiyun 				     min_rx_power);
261*4882a593Smuzhiyun 	dm_info->rssi[RF_PATH_A] = pkt_stat->rssi;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
query_phy_status_page1(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)264*4882a593Smuzhiyun static void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status,
265*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
268*4882a593Smuzhiyun 	u8 rxsc, bw;
269*4882a593Smuzhiyun 	s8 min_rx_power = -120;
270*4882a593Smuzhiyun 	s8 rx_evm;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0)
273*4882a593Smuzhiyun 		rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status);
274*4882a593Smuzhiyun 	else
275*4882a593Smuzhiyun 		rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (GET_PHY_STAT_P1_RF_MODE(phy_status) == 0)
278*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_20;
279*4882a593Smuzhiyun 	else if ((rxsc == 1) || (rxsc == 2))
280*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_20;
281*4882a593Smuzhiyun 	else
282*4882a593Smuzhiyun 		bw = RTW_CHANNEL_WIDTH_40;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110;
285*4882a593Smuzhiyun 	pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
286*4882a593Smuzhiyun 	pkt_stat->bw = bw;
287*4882a593Smuzhiyun 	pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
288*4882a593Smuzhiyun 				     min_rx_power);
289*4882a593Smuzhiyun 	pkt_stat->rx_evm[RF_PATH_A] = GET_PHY_STAT_P1_RXEVM_A(phy_status);
290*4882a593Smuzhiyun 	pkt_stat->rx_snr[RF_PATH_A] = GET_PHY_STAT_P1_RXSNR_A(phy_status);
291*4882a593Smuzhiyun 	pkt_stat->cfo_tail[RF_PATH_A] = GET_PHY_STAT_P1_CFO_TAIL_A(phy_status);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	dm_info->curr_rx_rate = pkt_stat->rate;
294*4882a593Smuzhiyun 	dm_info->rssi[RF_PATH_A] = pkt_stat->rssi;
295*4882a593Smuzhiyun 	dm_info->rx_snr[RF_PATH_A] = pkt_stat->rx_snr[RF_PATH_A] >> 1;
296*4882a593Smuzhiyun 	dm_info->cfo_tail[RF_PATH_A] = (pkt_stat->cfo_tail[RF_PATH_A] * 5) >> 1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	rx_evm = clamp_t(s8, -pkt_stat->rx_evm[RF_PATH_A] >> 1, 0, 64);
299*4882a593Smuzhiyun 	rx_evm &= 0x3F;	/* 64->0: second path of 1SS rate is 64 */
300*4882a593Smuzhiyun 	dm_info->rx_evm_dbm[RF_PATH_A] = rx_evm;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
query_phy_status(struct rtw_dev * rtwdev,u8 * phy_status,struct rtw_rx_pkt_stat * pkt_stat)303*4882a593Smuzhiyun static void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status,
304*4882a593Smuzhiyun 			     struct rtw_rx_pkt_stat *pkt_stat)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u8 page;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	page = *phy_status & 0xf;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	switch (page) {
311*4882a593Smuzhiyun 	case 0:
312*4882a593Smuzhiyun 		query_phy_status_page0(rtwdev, phy_status, pkt_stat);
313*4882a593Smuzhiyun 		break;
314*4882a593Smuzhiyun 	case 1:
315*4882a593Smuzhiyun 		query_phy_status_page1(rtwdev, phy_status, pkt_stat);
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	default:
318*4882a593Smuzhiyun 		rtw_warn(rtwdev, "unused phy status page (%d)\n", page);
319*4882a593Smuzhiyun 		return;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
rtw8723d_query_rx_desc(struct rtw_dev * rtwdev,u8 * rx_desc,struct rtw_rx_pkt_stat * pkt_stat,struct ieee80211_rx_status * rx_status)323*4882a593Smuzhiyun static void rtw8723d_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc,
324*4882a593Smuzhiyun 				   struct rtw_rx_pkt_stat *pkt_stat,
325*4882a593Smuzhiyun 				   struct ieee80211_rx_status *rx_status)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr;
328*4882a593Smuzhiyun 	u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz;
329*4882a593Smuzhiyun 	u8 *phy_status = NULL;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	memset(pkt_stat, 0, sizeof(*pkt_stat));
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc);
334*4882a593Smuzhiyun 	pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc);
335*4882a593Smuzhiyun 	pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc);
336*4882a593Smuzhiyun 	pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc) &&
337*4882a593Smuzhiyun 			      GET_RX_DESC_ENC_TYPE(rx_desc) != RX_DESC_ENC_NONE;
338*4882a593Smuzhiyun 	pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc);
339*4882a593Smuzhiyun 	pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc);
340*4882a593Smuzhiyun 	pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc);
341*4882a593Smuzhiyun 	pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc);
342*4882a593Smuzhiyun 	pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc);
343*4882a593Smuzhiyun 	pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc);
344*4882a593Smuzhiyun 	pkt_stat->ppdu_cnt = 0;
345*4882a593Smuzhiyun 	pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* drv_info_sz is in unit of 8-bytes */
348*4882a593Smuzhiyun 	pkt_stat->drv_info_sz *= 8;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* c2h cmd pkt's rx/phy status is not interested */
351*4882a593Smuzhiyun 	if (pkt_stat->is_c2h)
352*4882a593Smuzhiyun 		return;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift +
355*4882a593Smuzhiyun 				       pkt_stat->drv_info_sz);
356*4882a593Smuzhiyun 	if (pkt_stat->phy_status) {
357*4882a593Smuzhiyun 		phy_status = rx_desc + desc_sz + pkt_stat->shift;
358*4882a593Smuzhiyun 		query_phy_status(rtwdev, phy_status, pkt_stat);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
rtw8723d_check_spur_ov_thres(struct rtw_dev * rtwdev,u8 channel,u32 thres)364*4882a593Smuzhiyun static bool rtw8723d_check_spur_ov_thres(struct rtw_dev *rtwdev,
365*4882a593Smuzhiyun 					 u8 channel, u32 thres)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	u32 freq;
368*4882a593Smuzhiyun 	bool ret = false;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (channel == 13)
371*4882a593Smuzhiyun 		freq = FREQ_CH13;
372*4882a593Smuzhiyun 	else if (channel == 14)
373*4882a593Smuzhiyun 		freq = FREQ_CH14;
374*4882a593Smuzhiyun 	else
375*4882a593Smuzhiyun 		return false;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_ANALOG_P4, DIS_3WIRE);
378*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_PSDFN, freq);
379*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_PSDFN, START_PSD | freq);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	msleep(30);
382*4882a593Smuzhiyun 	if (rtw_read32(rtwdev, REG_PSDRPT) >= thres)
383*4882a593Smuzhiyun 		ret = true;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_PSDFN, freq);
386*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_ANALOG_P4, EN_3WIRE);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return ret;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
rtw8723d_cfg_notch(struct rtw_dev * rtwdev,u8 channel,bool notch)391*4882a593Smuzhiyun static void rtw8723d_cfg_notch(struct rtw_dev *rtwdev, u8 channel, bool notch)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	if (!notch) {
394*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_MASK_RXDSP, 0x1f);
395*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_EN_RXDSP, 0x0);
396*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI1, 0x00000000);
397*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI2, 0x00000000);
398*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI3, 0x00000000);
399*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI4, 0x00000000);
400*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM1_CFOTRK, BIT_EN_CFOTRK, 0x0);
401*4882a593Smuzhiyun 		return;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	switch (channel) {
405*4882a593Smuzhiyun 	case 13:
406*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_MASK_RXDSP, 0xb);
407*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_EN_RXDSP, 0x1);
408*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI1, 0x04000000);
409*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI2, 0x00000000);
410*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI3, 0x00000000);
411*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI4, 0x00000000);
412*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM1_CFOTRK, BIT_EN_CFOTRK, 0x1);
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 	case 14:
415*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_MASK_RXDSP, 0x5);
416*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_EN_RXDSP, 0x1);
417*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI1, 0x00000000);
418*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI2, 0x00000000);
419*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI3, 0x00000000);
420*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM1_CSI4, 0x00080000);
421*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM1_CFOTRK, BIT_EN_CFOTRK, 0x1);
422*4882a593Smuzhiyun 		break;
423*4882a593Smuzhiyun 	default:
424*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM0_RXDSP, BIT_EN_RXDSP, 0x0);
425*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_OFDM1_CFOTRK, BIT_EN_CFOTRK, 0x0);
426*4882a593Smuzhiyun 		break;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
rtw8723d_spur_cal(struct rtw_dev * rtwdev,u8 channel)430*4882a593Smuzhiyun static void rtw8723d_spur_cal(struct rtw_dev *rtwdev, u8 channel)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	bool notch;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (channel < 13) {
435*4882a593Smuzhiyun 		rtw8723d_cfg_notch(rtwdev, channel, false);
436*4882a593Smuzhiyun 		return;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	notch = rtw8723d_check_spur_ov_thres(rtwdev, channel, SPUR_THRES);
440*4882a593Smuzhiyun 	rtw8723d_cfg_notch(rtwdev, channel, notch);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
rtw8723d_set_channel_rf(struct rtw_dev * rtwdev,u8 channel,u8 bw)443*4882a593Smuzhiyun static void rtw8723d_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	u32 rf_cfgch_a, rf_cfgch_b;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	rf_cfgch_a = rtw_read_rf(rtwdev, RF_PATH_A, RF_CFGCH, RFREG_MASK);
448*4882a593Smuzhiyun 	rf_cfgch_b = rtw_read_rf(rtwdev, RF_PATH_B, RF_CFGCH, RFREG_MASK);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	rf_cfgch_a &= ~RFCFGCH_CHANNEL_MASK;
451*4882a593Smuzhiyun 	rf_cfgch_b &= ~RFCFGCH_CHANNEL_MASK;
452*4882a593Smuzhiyun 	rf_cfgch_a |= (channel & RFCFGCH_CHANNEL_MASK);
453*4882a593Smuzhiyun 	rf_cfgch_b |= (channel & RFCFGCH_CHANNEL_MASK);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	rf_cfgch_a &= ~RFCFGCH_BW_MASK;
456*4882a593Smuzhiyun 	switch (bw) {
457*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_20:
458*4882a593Smuzhiyun 		rf_cfgch_a |= RFCFGCH_BW_20M;
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_40:
461*4882a593Smuzhiyun 		rf_cfgch_a |= RFCFGCH_BW_40M;
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	default:
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_CFGCH, RFREG_MASK, rf_cfgch_a);
468*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_B, RF_CFGCH, RFREG_MASK, rf_cfgch_b);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	rtw8723d_spur_cal(rtwdev, channel);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const struct rtw_backup_info cck_dfir_cfg[][CCK_DFIR_NR] = {
474*4882a593Smuzhiyun 	[0] = {
475*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xA24, .val = 0x64B80C1C },
476*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xA28, .val = 0x00008810 },
477*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xAAC, .val = 0x01235667 },
478*4882a593Smuzhiyun 	},
479*4882a593Smuzhiyun 	[1] = {
480*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xA24, .val = 0x0000B81C },
481*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xA28, .val = 0x00000000 },
482*4882a593Smuzhiyun 		{ .len = 4, .reg = 0xAAC, .val = 0x00003667 },
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
rtw8723d_set_channel_bb(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_ch_idx)486*4882a593Smuzhiyun static void rtw8723d_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw,
487*4882a593Smuzhiyun 				    u8 primary_ch_idx)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	const struct rtw_backup_info *cck_dfir;
490*4882a593Smuzhiyun 	int i;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	cck_dfir = channel <= 13 ? cck_dfir_cfg[0] : cck_dfir_cfg[1];
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	for (i = 0; i < CCK_DFIR_NR; i++, cck_dfir++)
495*4882a593Smuzhiyun 		rtw_write32(rtwdev, cck_dfir->reg, cck_dfir->val);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	switch (bw) {
498*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_20:
499*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_FPGA0_RFMOD, BIT_MASK_RFMOD, 0x0);
500*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_FPGA1_RFMOD, BIT_MASK_RFMOD, 0x0);
501*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_BBRX_DFIR, BIT_RXBB_DFIR_EN, 1);
502*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_BBRX_DFIR, BIT_MASK_RXBB_DFIR, 0xa);
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 	case RTW_CHANNEL_WIDTH_40:
505*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_FPGA0_RFMOD, BIT_MASK_RFMOD, 0x1);
506*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_FPGA1_RFMOD, BIT_MASK_RFMOD, 0x1);
507*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_BBRX_DFIR, BIT_RXBB_DFIR_EN, 0);
508*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_CCK0_SYS, BIT_CCK_SIDE_BAND,
509*4882a593Smuzhiyun 				 (primary_ch_idx == RTW_SC_20_UPPER ? 1 : 0));
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	default:
512*4882a593Smuzhiyun 		break;
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
rtw8723d_set_channel(struct rtw_dev * rtwdev,u8 channel,u8 bw,u8 primary_chan_idx)516*4882a593Smuzhiyun static void rtw8723d_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw,
517*4882a593Smuzhiyun 				 u8 primary_chan_idx)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	rtw8723d_set_channel_rf(rtwdev, channel, bw);
520*4882a593Smuzhiyun 	rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx);
521*4882a593Smuzhiyun 	rtw8723d_set_channel_bb(rtwdev, channel, bw, primary_chan_idx);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun #define BIT_CFENDFORM		BIT(9)
525*4882a593Smuzhiyun #define BIT_WMAC_TCR_ERR0	BIT(12)
526*4882a593Smuzhiyun #define BIT_WMAC_TCR_ERR1	BIT(13)
527*4882a593Smuzhiyun #define BIT_TCR_CFG		(BIT_CFENDFORM | BIT_WMAC_TCR_ERR0 |	       \
528*4882a593Smuzhiyun 				 BIT_WMAC_TCR_ERR1)
529*4882a593Smuzhiyun #define WLAN_RX_FILTER0		0xFFFF
530*4882a593Smuzhiyun #define WLAN_RX_FILTER1		0x400
531*4882a593Smuzhiyun #define WLAN_RX_FILTER2		0xFFFF
532*4882a593Smuzhiyun #define WLAN_RCR_CFG		0x700060CE
533*4882a593Smuzhiyun 
rtw8723d_mac_init(struct rtw_dev * rtwdev)534*4882a593Smuzhiyun static int rtw8723d_mac_init(struct rtw_dev *rtwdev)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_FWHW_TXQ_CTRL + 1, WLAN_TXQ_RPT_EN);
537*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TCR, BIT_TCR_CFG);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0);
540*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RXFLTMAP1, WLAN_RX_FILTER1);
541*4882a593Smuzhiyun 	rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2);
542*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_INT_MIG, 0);
545*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_MCUTST_1, 0x0);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_MISC_CTRL, BIT_DIS_SECOND_CCA);
548*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_2ND_CCA_CTRL, 0);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
rtw8723d_shutdown(struct rtw_dev * rtwdev)553*4882a593Smuzhiyun static void rtw8723d_shutdown(struct rtw_dev *rtwdev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	rtw_write16_set(rtwdev, REG_HCI_OPT_CTRL, BIT_USB_SUS_DIS);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
rtw8723d_cfg_ldo25(struct rtw_dev * rtwdev,bool enable)558*4882a593Smuzhiyun static void rtw8723d_cfg_ldo25(struct rtw_dev *rtwdev, bool enable)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	u8 ldo_pwr;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3);
563*4882a593Smuzhiyun 	if (enable) {
564*4882a593Smuzhiyun 		ldo_pwr &= ~BIT_MASK_LDO25_VOLTAGE;
565*4882a593Smuzhiyun 		ldo_pwr |= (BIT_LDO25_VOLTAGE_V25 << 4) | BIT_LDO25_EN;
566*4882a593Smuzhiyun 	} else {
567*4882a593Smuzhiyun 		ldo_pwr &= ~BIT_LDO25_EN;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static void
rtw8723d_set_tx_power_index_by_rate(struct rtw_dev * rtwdev,u8 path,u8 rs)573*4882a593Smuzhiyun rtw8723d_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
576*4882a593Smuzhiyun 	const struct rtw_hw_reg *txagc;
577*4882a593Smuzhiyun 	u8 rate, pwr_index;
578*4882a593Smuzhiyun 	int j;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	for (j = 0; j < rtw_rate_size[rs]; j++) {
581*4882a593Smuzhiyun 		rate = rtw_rate_section[rs][j];
582*4882a593Smuzhiyun 		pwr_index = hal->tx_pwr_tbl[path][rate];
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		if (rate >= ARRAY_SIZE(rtw8723d_txagc)) {
585*4882a593Smuzhiyun 			rtw_warn(rtwdev, "rate 0x%x isn't supported\n", rate);
586*4882a593Smuzhiyun 			continue;
587*4882a593Smuzhiyun 		}
588*4882a593Smuzhiyun 		txagc = &rtw8723d_txagc[rate];
589*4882a593Smuzhiyun 		if (!txagc->addr) {
590*4882a593Smuzhiyun 			rtw_warn(rtwdev, "rate 0x%x isn't defined\n", rate);
591*4882a593Smuzhiyun 			continue;
592*4882a593Smuzhiyun 		}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, txagc->addr, txagc->mask, pwr_index);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
rtw8723d_set_tx_power_index(struct rtw_dev * rtwdev)598*4882a593Smuzhiyun static void rtw8723d_set_tx_power_index(struct rtw_dev *rtwdev)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
601*4882a593Smuzhiyun 	int rs, path;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	for (path = 0; path < hal->rf_path_num; path++) {
604*4882a593Smuzhiyun 		for (rs = 0; rs <= RTW_RATE_SECTION_HT_1S; rs++)
605*4882a593Smuzhiyun 			rtw8723d_set_tx_power_index_by_rate(rtwdev, path, rs);
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
rtw8723d_efuse_grant(struct rtw_dev * rtwdev,bool on)609*4882a593Smuzhiyun static void rtw8723d_efuse_grant(struct rtw_dev *rtwdev, bool on)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	if (on) {
612*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_EFUSE_ACCESS, EFUSE_ACCESS_ON);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		rtw_write16_set(rtwdev, REG_SYS_FUNC_EN, BIT_FEN_ELDR);
615*4882a593Smuzhiyun 		rtw_write16_set(rtwdev, REG_SYS_CLKR, BIT_LOADER_CLK_EN | BIT_ANA8M);
616*4882a593Smuzhiyun 	} else {
617*4882a593Smuzhiyun 		rtw_write8(rtwdev, REG_EFUSE_ACCESS, EFUSE_ACCESS_OFF);
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
rtw8723d_false_alarm_statistics(struct rtw_dev * rtwdev)621*4882a593Smuzhiyun static void rtw8723d_false_alarm_statistics(struct rtw_dev *rtwdev)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
624*4882a593Smuzhiyun 	u32 cck_fa_cnt;
625*4882a593Smuzhiyun 	u32 ofdm_fa_cnt;
626*4882a593Smuzhiyun 	u32 crc32_cnt;
627*4882a593Smuzhiyun 	u32 val32;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* hold counter */
630*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_HOLDC_11N, BIT_MASK_OFDM_FA_KEEP, 1);
631*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTD_11N, BIT_MASK_OFDM_FA_KEEP1, 1);
632*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_CNT_KEEP, 1);
633*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_FA_KEEP, 1);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	cck_fa_cnt = rtw_read32_mask(rtwdev, REG_CCK_FA_LSB_11N, MASKBYTE0);
636*4882a593Smuzhiyun 	cck_fa_cnt += rtw_read32_mask(rtwdev, REG_CCK_FA_MSB_11N, MASKBYTE3) << 8;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_OFDM_FA_TYPE1_11N);
639*4882a593Smuzhiyun 	ofdm_fa_cnt = u32_get_bits(val32, BIT_MASK_OFDM_FF_CNT);
640*4882a593Smuzhiyun 	ofdm_fa_cnt += u32_get_bits(val32, BIT_MASK_OFDM_SF_CNT);
641*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_OFDM_FA_TYPE2_11N);
642*4882a593Smuzhiyun 	dm_info->ofdm_cca_cnt = u32_get_bits(val32, BIT_MASK_OFDM_CCA_CNT);
643*4882a593Smuzhiyun 	ofdm_fa_cnt += u32_get_bits(val32, BIT_MASK_OFDM_PF_CNT);
644*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_OFDM_FA_TYPE3_11N);
645*4882a593Smuzhiyun 	ofdm_fa_cnt += u32_get_bits(val32, BIT_MASK_OFDM_RI_CNT);
646*4882a593Smuzhiyun 	ofdm_fa_cnt += u32_get_bits(val32, BIT_MASK_OFDM_CRC_CNT);
647*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_OFDM_FA_TYPE4_11N);
648*4882a593Smuzhiyun 	ofdm_fa_cnt += u32_get_bits(val32, BIT_MASK_OFDM_MNS_CNT);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	dm_info->cck_fa_cnt = cck_fa_cnt;
651*4882a593Smuzhiyun 	dm_info->ofdm_fa_cnt = ofdm_fa_cnt;
652*4882a593Smuzhiyun 	dm_info->total_fa_cnt = cck_fa_cnt + ofdm_fa_cnt;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	dm_info->cck_err_cnt = rtw_read32(rtwdev, REG_IGI_C_11N);
655*4882a593Smuzhiyun 	dm_info->cck_ok_cnt = rtw_read32(rtwdev, REG_IGI_D_11N);
656*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, REG_OFDM_CRC32_CNT_11N);
657*4882a593Smuzhiyun 	dm_info->ofdm_err_cnt = u32_get_bits(crc32_cnt, BIT_MASK_OFDM_LCRC_ERR);
658*4882a593Smuzhiyun 	dm_info->ofdm_ok_cnt = u32_get_bits(crc32_cnt, BIT_MASK_OFDM_LCRC_OK);
659*4882a593Smuzhiyun 	crc32_cnt = rtw_read32(rtwdev, REG_HT_CRC32_CNT_11N);
660*4882a593Smuzhiyun 	dm_info->ht_err_cnt = u32_get_bits(crc32_cnt, BIT_MASK_HT_CRC_ERR);
661*4882a593Smuzhiyun 	dm_info->ht_ok_cnt = u32_get_bits(crc32_cnt, BIT_MASK_HT_CRC_OK);
662*4882a593Smuzhiyun 	dm_info->vht_err_cnt = 0;
663*4882a593Smuzhiyun 	dm_info->vht_ok_cnt = 0;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	val32 = rtw_read32(rtwdev, REG_CCK_CCA_CNT_11N);
666*4882a593Smuzhiyun 	dm_info->cck_cca_cnt = (u32_get_bits(val32, BIT_MASK_CCK_FA_MSB) << 8) |
667*4882a593Smuzhiyun 			       u32_get_bits(val32, BIT_MASK_CCK_FA_LSB);
668*4882a593Smuzhiyun 	dm_info->total_cca_cnt = dm_info->cck_cca_cnt + dm_info->ofdm_cca_cnt;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* reset counter */
671*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTC_11N, BIT_MASK_OFDM_FA_RST, 1);
672*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTC_11N, BIT_MASK_OFDM_FA_RST, 0);
673*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTD_11N, BIT_MASK_OFDM_FA_RST1, 1);
674*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTD_11N, BIT_MASK_OFDM_FA_RST1, 0);
675*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_HOLDC_11N, BIT_MASK_OFDM_FA_KEEP, 0);
676*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_FA_RSTD_11N, BIT_MASK_OFDM_FA_KEEP1, 0);
677*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_CNT_KPEN, 0);
678*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_CNT_KPEN, 2);
679*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_FA_KPEN, 0);
680*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_FA_RST_11N, BIT_MASK_CCK_FA_KPEN, 2);
681*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_PAGE_F_RST_11N, BIT_MASK_F_RST_ALL, 1);
682*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_PAGE_F_RST_11N, BIT_MASK_F_RST_ALL, 0);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const u32 iqk_adda_regs[] = {
686*4882a593Smuzhiyun 	0x85c, 0xe6c, 0xe70, 0xe74, 0xe78, 0xe7c, 0xe80, 0xe84, 0xe88, 0xe8c,
687*4882a593Smuzhiyun 	0xed0, 0xed4, 0xed8, 0xedc, 0xee0, 0xeec
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static const u32 iqk_mac8_regs[] = {0x522, 0x550, 0x551};
691*4882a593Smuzhiyun static const u32 iqk_mac32_regs[] = {0x40};
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const u32 iqk_bb_regs[] = {
694*4882a593Smuzhiyun 	0xc04, 0xc08, 0x874, 0xb68, 0xb6c, 0x870, 0x860, 0x864, 0xa04
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define IQK_ADDA_REG_NUM	ARRAY_SIZE(iqk_adda_regs)
698*4882a593Smuzhiyun #define IQK_MAC8_REG_NUM	ARRAY_SIZE(iqk_mac8_regs)
699*4882a593Smuzhiyun #define IQK_MAC32_REG_NUM	ARRAY_SIZE(iqk_mac32_regs)
700*4882a593Smuzhiyun #define IQK_BB_REG_NUM		ARRAY_SIZE(iqk_bb_regs)
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun struct iqk_backup_regs {
703*4882a593Smuzhiyun 	u32 adda[IQK_ADDA_REG_NUM];
704*4882a593Smuzhiyun 	u8 mac8[IQK_MAC8_REG_NUM];
705*4882a593Smuzhiyun 	u32 mac32[IQK_MAC32_REG_NUM];
706*4882a593Smuzhiyun 	u32 bb[IQK_BB_REG_NUM];
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	u32 lte_path;
709*4882a593Smuzhiyun 	u32 lte_gnt;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	u32 bb_sel_btg;
712*4882a593Smuzhiyun 	u8 btg_sel;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	u8 igia;
715*4882a593Smuzhiyun 	u8 igib;
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
rtw8723d_iqk_backup_regs(struct rtw_dev * rtwdev,struct iqk_backup_regs * backup)718*4882a593Smuzhiyun static void rtw8723d_iqk_backup_regs(struct rtw_dev *rtwdev,
719*4882a593Smuzhiyun 				     struct iqk_backup_regs *backup)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	int i;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	for (i = 0; i < IQK_ADDA_REG_NUM; i++)
724*4882a593Smuzhiyun 		backup->adda[i] = rtw_read32(rtwdev, iqk_adda_regs[i]);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	for (i = 0; i < IQK_MAC8_REG_NUM; i++)
727*4882a593Smuzhiyun 		backup->mac8[i] = rtw_read8(rtwdev, iqk_mac8_regs[i]);
728*4882a593Smuzhiyun 	for (i = 0; i < IQK_MAC32_REG_NUM; i++)
729*4882a593Smuzhiyun 		backup->mac32[i] = rtw_read32(rtwdev, iqk_mac32_regs[i]);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	for (i = 0; i < IQK_BB_REG_NUM; i++)
732*4882a593Smuzhiyun 		backup->bb[i] = rtw_read32(rtwdev, iqk_bb_regs[i]);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	backup->igia = rtw_read32_mask(rtwdev, REG_OFDM0_XAAGC1, MASKBYTE0);
735*4882a593Smuzhiyun 	backup->igib = rtw_read32_mask(rtwdev, REG_OFDM0_XBAGC1, MASKBYTE0);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	backup->bb_sel_btg = rtw_read32(rtwdev, REG_BB_SEL_BTG);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
rtw8723d_iqk_restore_regs(struct rtw_dev * rtwdev,const struct iqk_backup_regs * backup)740*4882a593Smuzhiyun static void rtw8723d_iqk_restore_regs(struct rtw_dev *rtwdev,
741*4882a593Smuzhiyun 				      const struct iqk_backup_regs *backup)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	int i;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	for (i = 0; i < IQK_ADDA_REG_NUM; i++)
746*4882a593Smuzhiyun 		rtw_write32(rtwdev, iqk_adda_regs[i], backup->adda[i]);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	for (i = 0; i < IQK_MAC8_REG_NUM; i++)
749*4882a593Smuzhiyun 		rtw_write8(rtwdev, iqk_mac8_regs[i], backup->mac8[i]);
750*4882a593Smuzhiyun 	for (i = 0; i < IQK_MAC32_REG_NUM; i++)
751*4882a593Smuzhiyun 		rtw_write32(rtwdev, iqk_mac32_regs[i], backup->mac32[i]);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	for (i = 0; i < IQK_BB_REG_NUM; i++)
754*4882a593Smuzhiyun 		rtw_write32(rtwdev, iqk_bb_regs[i], backup->bb[i]);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XAAGC1, MASKBYTE0, 0x50);
757*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XAAGC1, MASKBYTE0, backup->igia);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XBAGC1, MASKBYTE0, 0x50);
760*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM0_XBAGC1, MASKBYTE0, backup->igib);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_TONE_A_11N, 0x01008c00);
763*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_TONE_A_11N, 0x01008c00);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
rtw8723d_iqk_backup_path_ctrl(struct rtw_dev * rtwdev,struct iqk_backup_regs * backup)766*4882a593Smuzhiyun static void rtw8723d_iqk_backup_path_ctrl(struct rtw_dev *rtwdev,
767*4882a593Smuzhiyun 					  struct iqk_backup_regs *backup)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	backup->btg_sel = rtw_read8(rtwdev, REG_BTG_SEL);
770*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] original 0x67 = 0x%x\n",
771*4882a593Smuzhiyun 		backup->btg_sel);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
rtw8723d_iqk_config_path_ctrl(struct rtw_dev * rtwdev)774*4882a593Smuzhiyun static void rtw8723d_iqk_config_path_ctrl(struct rtw_dev *rtwdev)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_PAD_CTRL1, BIT_BT_BTG_SEL, 0x1);
777*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] set 0x67 = 0x%x\n",
778*4882a593Smuzhiyun 		rtw_read32_mask(rtwdev, REG_PAD_CTRL1, MASKBYTE3));
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
rtw8723d_iqk_restore_path_ctrl(struct rtw_dev * rtwdev,const struct iqk_backup_regs * backup)781*4882a593Smuzhiyun static void rtw8723d_iqk_restore_path_ctrl(struct rtw_dev *rtwdev,
782*4882a593Smuzhiyun 					   const struct iqk_backup_regs *backup)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_BTG_SEL, backup->btg_sel);
785*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] restore 0x67 = 0x%x\n",
786*4882a593Smuzhiyun 		rtw_read32_mask(rtwdev, REG_PAD_CTRL1, MASKBYTE3));
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
rtw8723d_iqk_backup_lte_path_gnt(struct rtw_dev * rtwdev,struct iqk_backup_regs * backup)789*4882a593Smuzhiyun static void rtw8723d_iqk_backup_lte_path_gnt(struct rtw_dev *rtwdev,
790*4882a593Smuzhiyun 					     struct iqk_backup_regs *backup)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	backup->lte_path = rtw_read32(rtwdev, REG_LTECOEX_PATH_CONTROL);
793*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_CTRL, 0x800f0038);
794*4882a593Smuzhiyun 	mdelay(1);
795*4882a593Smuzhiyun 	backup->lte_gnt = rtw_read32(rtwdev, REG_LTECOEX_READ_DATA);
796*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] OriginalGNT = 0x%x\n",
797*4882a593Smuzhiyun 		backup->lte_gnt);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
rtw8723d_iqk_config_lte_path_gnt(struct rtw_dev * rtwdev)800*4882a593Smuzhiyun static void rtw8723d_iqk_config_lte_path_gnt(struct rtw_dev *rtwdev)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_WRITE_DATA, 0x0000ff00);
803*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_CTRL, 0xc0020038);
804*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_LTECOEX_PATH_CONTROL, BIT_LTE_MUX_CTRL_PATH, 0x1);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
rtw8723d_iqk_restore_lte_path_gnt(struct rtw_dev * rtwdev,const struct iqk_backup_regs * bak)807*4882a593Smuzhiyun static void rtw8723d_iqk_restore_lte_path_gnt(struct rtw_dev *rtwdev,
808*4882a593Smuzhiyun 					      const struct iqk_backup_regs *bak)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_WRITE_DATA, bak->lte_gnt);
811*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_CTRL, 0xc00f0038);
812*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_PATH_CONTROL, bak->lte_path);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun struct rtw_8723d_iqk_cfg {
816*4882a593Smuzhiyun 	const char *name;
817*4882a593Smuzhiyun 	u32 val_bb_sel_btg;
818*4882a593Smuzhiyun 	u32 reg_lutwe;
819*4882a593Smuzhiyun 	u32 val_txiqk_pi;
820*4882a593Smuzhiyun 	u32 reg_padlut;
821*4882a593Smuzhiyun 	u32 reg_gaintx;
822*4882a593Smuzhiyun 	u32 reg_bspad;
823*4882a593Smuzhiyun 	u32 val_wlint;
824*4882a593Smuzhiyun 	u32 val_wlsel;
825*4882a593Smuzhiyun 	u32 val_iqkpts;
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static const struct rtw_8723d_iqk_cfg iqk_tx_cfg[PATH_NR] = {
829*4882a593Smuzhiyun 	[PATH_S1] = {
830*4882a593Smuzhiyun 		.name = "S1",
831*4882a593Smuzhiyun 		.val_bb_sel_btg = 0x99000000,
832*4882a593Smuzhiyun 		.reg_lutwe = RF_LUTWE,
833*4882a593Smuzhiyun 		.val_txiqk_pi = 0x8214019f,
834*4882a593Smuzhiyun 		.reg_padlut = RF_LUTDBG,
835*4882a593Smuzhiyun 		.reg_gaintx = RF_GAINTX,
836*4882a593Smuzhiyun 		.reg_bspad = RF_BSPAD,
837*4882a593Smuzhiyun 		.val_wlint = 0xe0d,
838*4882a593Smuzhiyun 		.val_wlsel = 0x60d,
839*4882a593Smuzhiyun 		.val_iqkpts = 0xfa000000,
840*4882a593Smuzhiyun 	},
841*4882a593Smuzhiyun 	[PATH_S0] = {
842*4882a593Smuzhiyun 		.name = "S0",
843*4882a593Smuzhiyun 		.val_bb_sel_btg = 0x99000280,
844*4882a593Smuzhiyun 		.reg_lutwe = RF_LUTWE2,
845*4882a593Smuzhiyun 		.val_txiqk_pi = 0x8214018a,
846*4882a593Smuzhiyun 		.reg_padlut = RF_TXADBG,
847*4882a593Smuzhiyun 		.reg_gaintx = RF_TRXIQ,
848*4882a593Smuzhiyun 		.reg_bspad = RF_TXATANK,
849*4882a593Smuzhiyun 		.val_wlint = 0xe6d,
850*4882a593Smuzhiyun 		.val_wlsel = 0x66d,
851*4882a593Smuzhiyun 		.val_iqkpts = 0xf9000000,
852*4882a593Smuzhiyun 	},
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
rtw8723d_iqk_check_tx_failed(struct rtw_dev * rtwdev,const struct rtw_8723d_iqk_cfg * iqk_cfg)855*4882a593Smuzhiyun static u8 rtw8723d_iqk_check_tx_failed(struct rtw_dev *rtwdev,
856*4882a593Smuzhiyun 				       const struct rtw_8723d_iqk_cfg *iqk_cfg)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	s32 tx_x, tx_y;
859*4882a593Smuzhiyun 	u32 tx_fail;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0xeac = 0x%x\n",
862*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_IQK_RES_RY));
863*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0xe94 = 0x%x, 0xe9c = 0x%x\n",
864*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_IQK_RES_TX),
865*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_IQK_RES_TY));
866*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
867*4882a593Smuzhiyun 		"[IQK] 0xe90(before IQK)= 0x%x, 0xe98(afer IQK) = 0x%x\n",
868*4882a593Smuzhiyun 		rtw_read32(rtwdev, 0xe90),
869*4882a593Smuzhiyun 		rtw_read32(rtwdev, 0xe98));
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	tx_fail = rtw_read32_mask(rtwdev, REG_IQK_RES_RY, BIT_IQK_TX_FAIL);
872*4882a593Smuzhiyun 	tx_x = rtw_read32_mask(rtwdev, REG_IQK_RES_TX, BIT_MASK_RES_TX);
873*4882a593Smuzhiyun 	tx_y = rtw_read32_mask(rtwdev, REG_IQK_RES_TY, BIT_MASK_RES_TY);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	if (!tx_fail && tx_x != IQK_TX_X_ERR && tx_y != IQK_TX_Y_ERR)
876*4882a593Smuzhiyun 		return IQK_TX_OK;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] %s TXIQK is failed\n",
879*4882a593Smuzhiyun 		iqk_cfg->name);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return 0;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
rtw8723d_iqk_check_rx_failed(struct rtw_dev * rtwdev,const struct rtw_8723d_iqk_cfg * iqk_cfg)884*4882a593Smuzhiyun static u8 rtw8723d_iqk_check_rx_failed(struct rtw_dev *rtwdev,
885*4882a593Smuzhiyun 				       const struct rtw_8723d_iqk_cfg *iqk_cfg)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	s32 rx_x, rx_y;
888*4882a593Smuzhiyun 	u32 rx_fail;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0xea4 = 0x%x, 0xeac = 0x%x\n",
891*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_IQK_RES_RX),
892*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_IQK_RES_RY));
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
895*4882a593Smuzhiyun 		"[IQK] 0xea0(before IQK)= 0x%x, 0xea8(afer IQK) = 0x%x\n",
896*4882a593Smuzhiyun 		rtw_read32(rtwdev, 0xea0),
897*4882a593Smuzhiyun 		rtw_read32(rtwdev, 0xea8));
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	rx_fail = rtw_read32_mask(rtwdev, REG_IQK_RES_RY, BIT_IQK_RX_FAIL);
900*4882a593Smuzhiyun 	rx_x = rtw_read32_mask(rtwdev, REG_IQK_RES_RX, BIT_MASK_RES_RX);
901*4882a593Smuzhiyun 	rx_y = rtw_read32_mask(rtwdev, REG_IQK_RES_RY, BIT_MASK_RES_RY);
902*4882a593Smuzhiyun 	rx_y = abs(iqkxy_to_s32(rx_y));
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (!rx_fail && rx_x < IQK_RX_X_UPPER && rx_x > IQK_RX_X_LOWER &&
905*4882a593Smuzhiyun 	    rx_y < IQK_RX_Y_LMT)
906*4882a593Smuzhiyun 		return IQK_RX_OK;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] %s RXIQK STEP2 is failed\n",
909*4882a593Smuzhiyun 		iqk_cfg->name);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
rtw8723d_iqk_one_shot(struct rtw_dev * rtwdev,bool tx,const struct rtw_8723d_iqk_cfg * iqk_cfg)914*4882a593Smuzhiyun static void rtw8723d_iqk_one_shot(struct rtw_dev *rtwdev, bool tx,
915*4882a593Smuzhiyun 				  const struct rtw_8723d_iqk_cfg *iqk_cfg)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	u32 pts = (tx ? iqk_cfg->val_iqkpts : 0xf9000000);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* enter IQK mode */
920*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, EN_IQK);
921*4882a593Smuzhiyun 	rtw8723d_iqk_config_lte_path_gnt(rtwdev);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_LTECOEX_CTRL, 0x800f0054);
924*4882a593Smuzhiyun 	mdelay(1);
925*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] GNT_BT @%s %sIQK1 = 0x%x\n",
926*4882a593Smuzhiyun 		iqk_cfg->name, tx ? "TX" : "RX",
927*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_LTECOEX_READ_DATA));
928*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0x948 @%s %sIQK1 = 0x%x\n",
929*4882a593Smuzhiyun 		iqk_cfg->name, tx ? "TX" : "RX",
930*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_BB_SEL_BTG));
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* One shot, LOK & IQK */
933*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_IQK_AGC_PTS_11N, pts);
934*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_IQK_AGC_PTS_11N, 0xf8000000);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (!check_hw_ready(rtwdev, REG_IQK_RES_RY, BIT_IQK_DONE, 1))
937*4882a593Smuzhiyun 		rtw_warn(rtwdev, "%s %s IQK isn't done\n", iqk_cfg->name,
938*4882a593Smuzhiyun 			 tx ? "TX" : "RX");
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
rtw8723d_iqk_txrx_path_post(struct rtw_dev * rtwdev,const struct rtw_8723d_iqk_cfg * iqk_cfg,const struct iqk_backup_regs * backup)941*4882a593Smuzhiyun static void rtw8723d_iqk_txrx_path_post(struct rtw_dev *rtwdev,
942*4882a593Smuzhiyun 					const struct rtw_8723d_iqk_cfg *iqk_cfg,
943*4882a593Smuzhiyun 					const struct iqk_backup_regs *backup)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	rtw8723d_iqk_restore_lte_path_gnt(rtwdev, backup);
946*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_SEL_BTG, backup->bb_sel_btg);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* leave IQK mode */
949*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
950*4882a593Smuzhiyun 	mdelay(1);
951*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_padlut, 0x800, 0x0);
952*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLINT, BIT(0), 0x0);
953*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLSEL, BIT(0), 0x0);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
rtw8723d_iqk_tx_path(struct rtw_dev * rtwdev,const struct rtw_8723d_iqk_cfg * iqk_cfg,const struct iqk_backup_regs * backup)956*4882a593Smuzhiyun static u8 rtw8723d_iqk_tx_path(struct rtw_dev *rtwdev,
957*4882a593Smuzhiyun 			       const struct rtw_8723d_iqk_cfg *iqk_cfg,
958*4882a593Smuzhiyun 			       const struct iqk_backup_regs *backup)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	u8 status;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path %s TXIQK!!\n", iqk_cfg->name);
963*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0x67 @%s TXIQK = 0x%x\n",
964*4882a593Smuzhiyun 		iqk_cfg->name,
965*4882a593Smuzhiyun 		rtw_read32_mask(rtwdev, REG_PAD_CTRL1, MASKBYTE3));
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_SEL_BTG, iqk_cfg->val_bb_sel_btg);
968*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
969*4882a593Smuzhiyun 	mdelay(1);
970*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, RFREG_MASK, 0x80000);
971*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00004);
972*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x0005d);
973*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0xBFFE0);
974*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, RFREG_MASK, 0x00000);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* IQK setting */
977*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_TONE_A_11N, 0x08008c0c);
978*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_TONE_A_11N, 0x38008c1c);
979*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_PI_A_11N, iqk_cfg->val_txiqk_pi);
980*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_PI_A_11N, 0x28160200);
981*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_11N, 0x01007c00);
982*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_11N, 0x01004800);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* LOK setting */
985*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_IQK_AGC_RSP_11N, 0x00462911);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* PA, PAD setting */
988*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_padlut, 0x800, 0x1);
989*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_gaintx, 0x600, 0x0);
990*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_gaintx, 0x1E0, 0x3);
991*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_RXIQGEN, 0x1F, 0xf);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* LOK setting for 8723D */
994*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, 0x10, 0x1);
995*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_bspad, 0x1, 0x1);
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLINT, RFREG_MASK, iqk_cfg->val_wlint);
998*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLSEL, RFREG_MASK, iqk_cfg->val_wlsel);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x1 @%s TXIQK = 0x%x\n",
1001*4882a593Smuzhiyun 		iqk_cfg->name,
1002*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLINT, RFREG_MASK));
1003*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x2 @%s TXIQK = 0x%x\n",
1004*4882a593Smuzhiyun 		iqk_cfg->name,
1005*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLSEL, RFREG_MASK));
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	rtw8723d_iqk_one_shot(rtwdev, true, iqk_cfg);
1008*4882a593Smuzhiyun 	status = rtw8723d_iqk_check_tx_failed(rtwdev, iqk_cfg);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	rtw8723d_iqk_txrx_path_post(rtwdev, iqk_cfg, backup);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return status;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
rtw8723d_iqk_rx_path(struct rtw_dev * rtwdev,const struct rtw_8723d_iqk_cfg * iqk_cfg,const struct iqk_backup_regs * backup)1015*4882a593Smuzhiyun static u8 rtw8723d_iqk_rx_path(struct rtw_dev *rtwdev,
1016*4882a593Smuzhiyun 			       const struct rtw_8723d_iqk_cfg *iqk_cfg,
1017*4882a593Smuzhiyun 			       const struct iqk_backup_regs *backup)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	u32 tx_x, tx_y;
1020*4882a593Smuzhiyun 	u8 status;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path %s RXIQK Step1!!\n",
1023*4882a593Smuzhiyun 		iqk_cfg->name);
1024*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0x67 @%s RXIQK1 = 0x%x\n",
1025*4882a593Smuzhiyun 		iqk_cfg->name,
1026*4882a593Smuzhiyun 		rtw_read32_mask(rtwdev, REG_PAD_CTRL1, MASKBYTE3));
1027*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_SEL_BTG, iqk_cfg->val_bb_sel_btg);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* IQK setting */
1032*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_11N, 0x01007c00);
1033*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_11N, 0x01004800);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	/* path IQK setting */
1036*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_TONE_A_11N, 0x18008c1c);
1037*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_TONE_A_11N, 0x38008c1c);
1038*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TX_IQK_TONE_B, 0x38008c1c);
1039*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RX_IQK_TONE_B, 0x38008c1c);
1040*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_PI_A_11N, 0x82160000);
1041*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_PI_A_11N, 0x28160000);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* LOK setting */
1044*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_IQK_AGC_RSP_11N, 0x0046a911);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	/* RXIQK mode */
1047*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, RFREG_MASK, 0x80000);
1048*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00006);
1049*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x0005f);
1050*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0xa7ffb);
1051*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, RFREG_MASK, 0x00000);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* PA/PAD=0 */
1054*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_padlut, 0x800, 0x1);
1055*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_gaintx, 0x600, 0x0);
1056*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLINT, RFREG_MASK, iqk_cfg->val_wlint);
1057*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_WLSEL, RFREG_MASK, iqk_cfg->val_wlsel);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x1@ path %s RXIQK1 = 0x%x\n",
1060*4882a593Smuzhiyun 		iqk_cfg->name,
1061*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLINT, RFREG_MASK));
1062*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x2@ path %s RXIQK1 = 0x%x\n",
1063*4882a593Smuzhiyun 		iqk_cfg->name,
1064*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLSEL, RFREG_MASK));
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	rtw8723d_iqk_one_shot(rtwdev, false, iqk_cfg);
1067*4882a593Smuzhiyun 	status = rtw8723d_iqk_check_tx_failed(rtwdev, iqk_cfg);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	if (!status)
1070*4882a593Smuzhiyun 		goto restore;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* second round */
1073*4882a593Smuzhiyun 	tx_x = rtw_read32_mask(rtwdev, REG_IQK_RES_TX, BIT_MASK_RES_TX);
1074*4882a593Smuzhiyun 	tx_y = rtw_read32_mask(rtwdev, REG_IQK_RES_TY, BIT_MASK_RES_TY);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_11N, BIT_SET_TXIQK_11N(tx_x, tx_y));
1077*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0xe40 = 0x%x u4tmp = 0x%x\n",
1078*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_TXIQK_11N),
1079*4882a593Smuzhiyun 		BIT_SET_TXIQK_11N(tx_x, tx_y));
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path %s RXIQK STEP2!!\n",
1082*4882a593Smuzhiyun 		iqk_cfg->name);
1083*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] 0x67 @%s RXIQK2 = 0x%x\n",
1084*4882a593Smuzhiyun 		iqk_cfg->name,
1085*4882a593Smuzhiyun 		rtw_read32_mask(rtwdev, REG_PAD_CTRL1, MASKBYTE3));
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_11N, 0x01004800);
1088*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_TONE_A_11N, 0x38008c1c);
1089*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_TONE_A_11N, 0x18008c1c);
1090*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TX_IQK_TONE_B, 0x38008c1c);
1091*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RX_IQK_TONE_B, 0x38008c1c);
1092*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_PI_A_11N, 0x82170000);
1093*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_PI_A_11N, 0x28171400);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* LOK setting */
1096*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_IQK_AGC_RSP_11N, 0x0046a8d1);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	/* RXIQK mode */
1099*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
1100*4882a593Smuzhiyun 	mdelay(1);
1101*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, 0x80000, 0x1);
1102*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00007);
1103*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x0005f);
1104*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0xb3fdb);
1105*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, RF_PATH_A, iqk_cfg->reg_lutwe, RFREG_MASK, 0x00000);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x1 @%s RXIQK2 = 0x%x\n",
1108*4882a593Smuzhiyun 		iqk_cfg->name,
1109*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLINT, RFREG_MASK));
1110*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] RF0x2 @%s RXIQK2 = 0x%x\n",
1111*4882a593Smuzhiyun 		iqk_cfg->name,
1112*4882a593Smuzhiyun 		rtw_read_rf(rtwdev, RF_PATH_A, RF_WLSEL, RFREG_MASK));
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	rtw8723d_iqk_one_shot(rtwdev, false, iqk_cfg);
1115*4882a593Smuzhiyun 	status |= rtw8723d_iqk_check_rx_failed(rtwdev, iqk_cfg);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun restore:
1118*4882a593Smuzhiyun 	rtw8723d_iqk_txrx_path_post(rtwdev, iqk_cfg, backup);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return status;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static
rtw8723d_iqk_fill_s1_matrix(struct rtw_dev * rtwdev,const s32 result[])1124*4882a593Smuzhiyun void rtw8723d_iqk_fill_s1_matrix(struct rtw_dev *rtwdev, const s32 result[])
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	s32 oldval_1;
1127*4882a593Smuzhiyun 	s32 x, y;
1128*4882a593Smuzhiyun 	s32 tx1_a, tx1_a_ext;
1129*4882a593Smuzhiyun 	s32 tx1_c, tx1_c_ext;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if (result[IQK_S1_TX_X] == 0)
1132*4882a593Smuzhiyun 		return;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	oldval_1 = rtw_read32_mask(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE,
1135*4882a593Smuzhiyun 				   BIT_MASK_TXIQ_ELM_D);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	x = iqkxy_to_s32(result[IQK_S1_TX_X]);
1138*4882a593Smuzhiyun 	tx1_a = iqk_mult(x, oldval_1, &tx1_a_ext);
1139*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE,
1140*4882a593Smuzhiyun 			 BIT_MASK_TXIQ_ELM_A, tx1_a);
1141*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_0_ECCA_THRESHOLD,
1142*4882a593Smuzhiyun 			 BIT_MASK_OFDM0_EXT_A, tx1_a_ext);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	y = iqkxy_to_s32(result[IQK_S1_TX_Y]);
1145*4882a593Smuzhiyun 	tx1_c = iqk_mult(y, oldval_1, &tx1_c_ext);
1146*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXIQK_MATRIXA_LSB2_11N, MASKH4BITS,
1147*4882a593Smuzhiyun 			 BIT_SET_TXIQ_ELM_C1(tx1_c));
1148*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE,
1149*4882a593Smuzhiyun 			 BIT_MASK_TXIQ_ELM_C, BIT_SET_TXIQ_ELM_C2(tx1_c));
1150*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_OFDM_0_ECCA_THRESHOLD,
1151*4882a593Smuzhiyun 			 BIT_MASK_OFDM0_EXT_C, tx1_c_ext);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1154*4882a593Smuzhiyun 		"[IQK] X = 0x%x, TX1_A = 0x%x, oldval_1 0x%x\n",
1155*4882a593Smuzhiyun 		x, tx1_a, oldval_1);
1156*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1157*4882a593Smuzhiyun 		"[IQK] Y = 0x%x, TX1_C = 0x%x\n", y, tx1_c);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	if (result[IQK_S1_RX_X] == 0)
1160*4882a593Smuzhiyun 		return;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_A_RXIQI, BIT_MASK_RXIQ_S1_X,
1163*4882a593Smuzhiyun 			 result[IQK_S1_RX_X]);
1164*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_A_RXIQI, BIT_MASK_RXIQ_S1_Y1,
1165*4882a593Smuzhiyun 			 BIT_SET_RXIQ_S1_Y1(result[IQK_S1_RX_Y]));
1166*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIQK_MATRIX_LSB_11N, BIT_MASK_RXIQ_S1_Y2,
1167*4882a593Smuzhiyun 			 BIT_SET_RXIQ_S1_Y2(result[IQK_S1_RX_Y]));
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun static
rtw8723d_iqk_fill_s0_matrix(struct rtw_dev * rtwdev,const s32 result[])1171*4882a593Smuzhiyun void rtw8723d_iqk_fill_s0_matrix(struct rtw_dev *rtwdev, const s32 result[])
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	s32 oldval_0;
1174*4882a593Smuzhiyun 	s32 x, y;
1175*4882a593Smuzhiyun 	s32 tx0_a, tx0_a_ext;
1176*4882a593Smuzhiyun 	s32 tx0_c, tx0_c_ext;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (result[IQK_S0_TX_X] == 0)
1179*4882a593Smuzhiyun 		return;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	oldval_0 = rtw_read32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_D_S0);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	x = iqkxy_to_s32(result[IQK_S0_TX_X]);
1184*4882a593Smuzhiyun 	tx0_a = iqk_mult(x, oldval_0, &tx0_a_ext);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_S0, tx0_a);
1187*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_EXT_S0, tx0_a_ext);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	y = iqkxy_to_s32(result[IQK_S0_TX_Y]);
1190*4882a593Smuzhiyun 	tx0_c = iqk_mult(y, oldval_0, &tx0_c_ext);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_S0, tx0_c);
1193*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_EXT_S0, tx0_c_ext);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (result[IQK_S0_RX_X] == 0)
1196*4882a593Smuzhiyun 		return;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIQ_AB_S0, BIT_MASK_RXIQ_X_S0,
1199*4882a593Smuzhiyun 			 result[IQK_S0_RX_X]);
1200*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_RXIQ_AB_S0, BIT_MASK_RXIQ_Y_S0,
1201*4882a593Smuzhiyun 			 result[IQK_S0_RX_Y]);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
rtw8723d_iqk_path_adda_on(struct rtw_dev * rtwdev)1204*4882a593Smuzhiyun static void rtw8723d_iqk_path_adda_on(struct rtw_dev *rtwdev)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	int i;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	for (i = 0; i < IQK_ADDA_REG_NUM; i++)
1209*4882a593Smuzhiyun 		rtw_write32(rtwdev, iqk_adda_regs[i], 0x03c00016);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
rtw8723d_iqk_config_mac(struct rtw_dev * rtwdev)1212*4882a593Smuzhiyun static void rtw8723d_iqk_config_mac(struct rtw_dev *rtwdev)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_TXPAUSE, 0xff);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun static
rtw8723d_iqk_rf_standby(struct rtw_dev * rtwdev,enum rtw_rf_path path)1218*4882a593Smuzhiyun void rtw8723d_iqk_rf_standby(struct rtw_dev *rtwdev, enum rtw_rf_path path)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path-%s standby mode!\n",
1221*4882a593Smuzhiyun 		path == RF_PATH_A ? "S1" : "S0");
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
1224*4882a593Smuzhiyun 	mdelay(1);
1225*4882a593Smuzhiyun 	rtw_write_rf(rtwdev, path, RF_MODE, RFREG_MASK, 0x10000);
1226*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, EN_IQK);
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun static
rtw8723d_iqk_similarity_cmp(struct rtw_dev * rtwdev,s32 result[][IQK_NR],u8 c1,u8 c2)1230*4882a593Smuzhiyun bool rtw8723d_iqk_similarity_cmp(struct rtw_dev *rtwdev, s32 result[][IQK_NR],
1231*4882a593Smuzhiyun 				 u8 c1, u8 c2)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	u32 i, j, diff;
1234*4882a593Smuzhiyun 	u32 bitmap = 0;
1235*4882a593Smuzhiyun 	u8 candidate[PATH_NR] = {IQK_ROUND_INVALID, IQK_ROUND_INVALID};
1236*4882a593Smuzhiyun 	bool ret = true;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	s32 tmp1, tmp2;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	for (i = 0; i < IQK_NR; i++) {
1241*4882a593Smuzhiyun 		tmp1 = iqkxy_to_s32(result[c1][i]);
1242*4882a593Smuzhiyun 		tmp2 = iqkxy_to_s32(result[c2][i]);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		diff = abs(tmp1 - tmp2);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		if (diff <= MAX_TOLERANCE)
1247*4882a593Smuzhiyun 			continue;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		if ((i == IQK_S1_RX_X || i == IQK_S0_RX_X) && !bitmap) {
1250*4882a593Smuzhiyun 			if (result[c1][i] + result[c1][i + 1] == 0)
1251*4882a593Smuzhiyun 				candidate[i / IQK_SX_NR] = c2;
1252*4882a593Smuzhiyun 			else if (result[c2][i] + result[c2][i + 1] == 0)
1253*4882a593Smuzhiyun 				candidate[i / IQK_SX_NR] = c1;
1254*4882a593Smuzhiyun 			else
1255*4882a593Smuzhiyun 				bitmap |= BIT(i);
1256*4882a593Smuzhiyun 		} else {
1257*4882a593Smuzhiyun 			bitmap |= BIT(i);
1258*4882a593Smuzhiyun 		}
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	if (bitmap != 0)
1262*4882a593Smuzhiyun 		goto check_sim;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	for (i = 0; i < PATH_NR; i++) {
1265*4882a593Smuzhiyun 		if (candidate[i] == IQK_ROUND_INVALID)
1266*4882a593Smuzhiyun 			continue;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 		for (j = i * IQK_SX_NR; j < i * IQK_SX_NR + 2; j++)
1269*4882a593Smuzhiyun 			result[IQK_ROUND_HYBRID][j] = result[candidate[i]][j];
1270*4882a593Smuzhiyun 		ret = false;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	return ret;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun check_sim:
1276*4882a593Smuzhiyun 	for (i = 0; i < IQK_NR; i++) {
1277*4882a593Smuzhiyun 		j = i & ~1;	/* 2 bits are a pair for IQ[X, Y] */
1278*4882a593Smuzhiyun 		if (bitmap & GENMASK(j + 1, j))
1279*4882a593Smuzhiyun 			continue;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		result[IQK_ROUND_HYBRID][i] = result[c1][i];
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	return false;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static
rtw8723d_iqk_precfg_path(struct rtw_dev * rtwdev,enum rtw8723d_path path)1288*4882a593Smuzhiyun void rtw8723d_iqk_precfg_path(struct rtw_dev *rtwdev, enum rtw8723d_path path)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	if (path == PATH_S0) {
1291*4882a593Smuzhiyun 		rtw8723d_iqk_rf_standby(rtwdev, RF_PATH_A);
1292*4882a593Smuzhiyun 		rtw8723d_iqk_path_adda_on(rtwdev);
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, EN_IQK);
1296*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TXIQK_11N, 0x01007c00);
1297*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_RXIQK_11N, 0x01004800);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	if (path == PATH_S1) {
1300*4882a593Smuzhiyun 		rtw8723d_iqk_rf_standby(rtwdev, RF_PATH_B);
1301*4882a593Smuzhiyun 		rtw8723d_iqk_path_adda_on(rtwdev);
1302*4882a593Smuzhiyun 	}
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun static
rtw8723d_iqk_one_round(struct rtw_dev * rtwdev,s32 result[][IQK_NR],u8 t,const struct iqk_backup_regs * backup)1306*4882a593Smuzhiyun void rtw8723d_iqk_one_round(struct rtw_dev *rtwdev, s32 result[][IQK_NR], u8 t,
1307*4882a593Smuzhiyun 			    const struct iqk_backup_regs *backup)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	u32 i;
1310*4882a593Smuzhiyun 	u8 s1_ok, s0_ok;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1313*4882a593Smuzhiyun 		"[IQK] IQ Calibration for 1T1R_S0/S1 for %d times\n", t);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	rtw8723d_iqk_path_adda_on(rtwdev);
1316*4882a593Smuzhiyun 	rtw8723d_iqk_config_mac(rtwdev);
1317*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_CCK_ANT_SEL_11N, 0x0f000000, 0xf);
1318*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_RX_PATH_11N, 0x03a05611);
1319*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_TRMUX_11N, 0x000800e4);
1320*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_PWR_SAV1_11N, 0x25204200);
1321*4882a593Smuzhiyun 	rtw8723d_iqk_precfg_path(rtwdev, PATH_S1);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	for (i = 0; i < PATH_IQK_RETRY; i++) {
1324*4882a593Smuzhiyun 		s1_ok = rtw8723d_iqk_tx_path(rtwdev, &iqk_tx_cfg[PATH_S1], backup);
1325*4882a593Smuzhiyun 		if (s1_ok == IQK_TX_OK) {
1326*4882a593Smuzhiyun 			rtw_dbg(rtwdev, RTW_DBG_RFK,
1327*4882a593Smuzhiyun 				"[IQK] path S1 Tx IQK Success!!\n");
1328*4882a593Smuzhiyun 			result[t][IQK_S1_TX_X] =
1329*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_TX, BIT_MASK_RES_TX);
1330*4882a593Smuzhiyun 			result[t][IQK_S1_TX_Y] =
1331*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_TY, BIT_MASK_RES_TY);
1332*4882a593Smuzhiyun 			break;
1333*4882a593Smuzhiyun 		}
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S1 Tx IQK Fail!!\n");
1336*4882a593Smuzhiyun 		result[t][IQK_S1_TX_X] = 0x100;
1337*4882a593Smuzhiyun 		result[t][IQK_S1_TX_Y] = 0x0;
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	for (i = 0; i < PATH_IQK_RETRY; i++) {
1341*4882a593Smuzhiyun 		s1_ok = rtw8723d_iqk_rx_path(rtwdev, &iqk_tx_cfg[PATH_S1], backup);
1342*4882a593Smuzhiyun 		if (s1_ok == (IQK_TX_OK | IQK_RX_OK)) {
1343*4882a593Smuzhiyun 			rtw_dbg(rtwdev, RTW_DBG_RFK,
1344*4882a593Smuzhiyun 				"[IQK] path S1 Rx IQK Success!!\n");
1345*4882a593Smuzhiyun 			result[t][IQK_S1_RX_X] =
1346*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_RX, BIT_MASK_RES_RX);
1347*4882a593Smuzhiyun 			result[t][IQK_S1_RX_Y] =
1348*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_RY, BIT_MASK_RES_RY);
1349*4882a593Smuzhiyun 			break;
1350*4882a593Smuzhiyun 		}
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S1 Rx IQK Fail!!\n");
1353*4882a593Smuzhiyun 		result[t][IQK_S1_RX_X] = 0x100;
1354*4882a593Smuzhiyun 		result[t][IQK_S1_RX_Y] = 0x0;
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	if (s1_ok == 0x0)
1358*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S1 IQK is failed!!\n");
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	rtw8723d_iqk_precfg_path(rtwdev, PATH_S0);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	for (i = 0; i < PATH_IQK_RETRY; i++) {
1363*4882a593Smuzhiyun 		s0_ok = rtw8723d_iqk_tx_path(rtwdev, &iqk_tx_cfg[PATH_S0], backup);
1364*4882a593Smuzhiyun 		if (s0_ok == IQK_TX_OK) {
1365*4882a593Smuzhiyun 			rtw_dbg(rtwdev, RTW_DBG_RFK,
1366*4882a593Smuzhiyun 				"[IQK] path S0 Tx IQK Success!!\n");
1367*4882a593Smuzhiyun 			result[t][IQK_S0_TX_X] =
1368*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_TX, BIT_MASK_RES_TX);
1369*4882a593Smuzhiyun 			result[t][IQK_S0_TX_Y] =
1370*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_TY, BIT_MASK_RES_TY);
1371*4882a593Smuzhiyun 			break;
1372*4882a593Smuzhiyun 		}
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S0 Tx IQK Fail!!\n");
1375*4882a593Smuzhiyun 		result[t][IQK_S0_TX_X] = 0x100;
1376*4882a593Smuzhiyun 		result[t][IQK_S0_TX_Y] = 0x0;
1377*4882a593Smuzhiyun 	}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	for (i = 0; i < PATH_IQK_RETRY; i++) {
1380*4882a593Smuzhiyun 		s0_ok = rtw8723d_iqk_rx_path(rtwdev, &iqk_tx_cfg[PATH_S0], backup);
1381*4882a593Smuzhiyun 		if (s0_ok == (IQK_TX_OK | IQK_RX_OK)) {
1382*4882a593Smuzhiyun 			rtw_dbg(rtwdev, RTW_DBG_RFK,
1383*4882a593Smuzhiyun 				"[IQK] path S0 Rx IQK Success!!\n");
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 			result[t][IQK_S0_RX_X] =
1386*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_RX, BIT_MASK_RES_RX);
1387*4882a593Smuzhiyun 			result[t][IQK_S0_RX_Y] =
1388*4882a593Smuzhiyun 			  rtw_read32_mask(rtwdev, REG_IQK_RES_RY, BIT_MASK_RES_RY);
1389*4882a593Smuzhiyun 			break;
1390*4882a593Smuzhiyun 		}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S0 Rx IQK Fail!!\n");
1393*4882a593Smuzhiyun 		result[t][IQK_S0_RX_X] = 0x100;
1394*4882a593Smuzhiyun 		result[t][IQK_S0_RX_Y] = 0x0;
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (s0_ok == 0x0)
1398*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] path S0 IQK is failed!!\n");
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_FPGA0_IQK_11N, BIT_MASK_IQK_MOD, RST_IQK);
1401*4882a593Smuzhiyun 	mdelay(1);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1404*4882a593Smuzhiyun 		"[IQK] back to BB mode, load original value!\n");
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun 
rtw8723d_phy_calibration(struct rtw_dev * rtwdev)1407*4882a593Smuzhiyun static void rtw8723d_phy_calibration(struct rtw_dev *rtwdev)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1410*4882a593Smuzhiyun 	s32 result[IQK_ROUND_SIZE][IQK_NR];
1411*4882a593Smuzhiyun 	struct iqk_backup_regs backup;
1412*4882a593Smuzhiyun 	u8 i, j;
1413*4882a593Smuzhiyun 	u8 final_candidate = IQK_ROUND_INVALID;
1414*4882a593Smuzhiyun 	bool good;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] Start!!!\n");
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	memset(result, 0, sizeof(result));
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	rtw8723d_iqk_backup_path_ctrl(rtwdev, &backup);
1421*4882a593Smuzhiyun 	rtw8723d_iqk_backup_lte_path_gnt(rtwdev, &backup);
1422*4882a593Smuzhiyun 	rtw8723d_iqk_backup_regs(rtwdev, &backup);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	for (i = IQK_ROUND_0; i <= IQK_ROUND_2; i++) {
1425*4882a593Smuzhiyun 		rtw8723d_iqk_config_path_ctrl(rtwdev);
1426*4882a593Smuzhiyun 		rtw8723d_iqk_config_lte_path_gnt(rtwdev);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 		rtw8723d_iqk_one_round(rtwdev, result, i, &backup);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 		if (i > IQK_ROUND_0)
1431*4882a593Smuzhiyun 			rtw8723d_iqk_restore_regs(rtwdev, &backup);
1432*4882a593Smuzhiyun 		rtw8723d_iqk_restore_lte_path_gnt(rtwdev, &backup);
1433*4882a593Smuzhiyun 		rtw8723d_iqk_restore_path_ctrl(rtwdev, &backup);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 		for (j = IQK_ROUND_0; j < i; j++) {
1436*4882a593Smuzhiyun 			good = rtw8723d_iqk_similarity_cmp(rtwdev, result, j, i);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 			if (good) {
1439*4882a593Smuzhiyun 				final_candidate = j;
1440*4882a593Smuzhiyun 				rtw_dbg(rtwdev, RTW_DBG_RFK,
1441*4882a593Smuzhiyun 					"[IQK] cmp %d:%d final_candidate is %x\n",
1442*4882a593Smuzhiyun 					j, i, final_candidate);
1443*4882a593Smuzhiyun 				goto iqk_done;
1444*4882a593Smuzhiyun 			}
1445*4882a593Smuzhiyun 		}
1446*4882a593Smuzhiyun 	}
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	if (final_candidate == IQK_ROUND_INVALID) {
1449*4882a593Smuzhiyun 		s32 reg_tmp = 0;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 		for (i = 0; i < IQK_NR; i++)
1452*4882a593Smuzhiyun 			reg_tmp += result[IQK_ROUND_HYBRID][i];
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		if (reg_tmp != 0) {
1455*4882a593Smuzhiyun 			final_candidate = IQK_ROUND_HYBRID;
1456*4882a593Smuzhiyun 		} else {
1457*4882a593Smuzhiyun 			WARN(1, "IQK is failed\n");
1458*4882a593Smuzhiyun 			goto out;
1459*4882a593Smuzhiyun 		}
1460*4882a593Smuzhiyun 	}
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun iqk_done:
1463*4882a593Smuzhiyun 	rtw8723d_iqk_fill_s1_matrix(rtwdev, result[final_candidate]);
1464*4882a593Smuzhiyun 	rtw8723d_iqk_fill_s0_matrix(rtwdev, result[final_candidate]);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	dm_info->iqk.result.s1_x = result[final_candidate][IQK_S1_TX_X];
1467*4882a593Smuzhiyun 	dm_info->iqk.result.s1_y = result[final_candidate][IQK_S1_TX_Y];
1468*4882a593Smuzhiyun 	dm_info->iqk.result.s0_x = result[final_candidate][IQK_S0_TX_X];
1469*4882a593Smuzhiyun 	dm_info->iqk.result.s0_y = result[final_candidate][IQK_S0_TX_Y];
1470*4882a593Smuzhiyun 	dm_info->iqk.done = true;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun out:
1473*4882a593Smuzhiyun 	rtw_write32(rtwdev, REG_BB_SEL_BTG, backup.bb_sel_btg);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] final_candidate is %x\n",
1476*4882a593Smuzhiyun 		final_candidate);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	for (i = IQK_ROUND_0; i < IQK_ROUND_SIZE; i++)
1479*4882a593Smuzhiyun 		rtw_dbg(rtwdev, RTW_DBG_RFK,
1480*4882a593Smuzhiyun 			"[IQK] Result %u: rege94_s1=%x rege9c_s1=%x regea4_s1=%x regeac_s1=%x rege94_s0=%x rege9c_s0=%x regea4_s0=%x regeac_s0=%x %s\n",
1481*4882a593Smuzhiyun 			i,
1482*4882a593Smuzhiyun 			result[i][0], result[i][1], result[i][2], result[i][3],
1483*4882a593Smuzhiyun 			result[i][4], result[i][5], result[i][6], result[i][7],
1484*4882a593Smuzhiyun 			final_candidate == i ? "(final candidate)" : "");
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1487*4882a593Smuzhiyun 		"[IQK]0xc80 = 0x%x 0xc94 = 0x%x 0xc14 = 0x%x 0xca0 = 0x%x\n",
1488*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE),
1489*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_TXIQK_MATRIXA_LSB2_11N),
1490*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_A_RXIQI),
1491*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_RXIQK_MATRIX_LSB_11N));
1492*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK,
1493*4882a593Smuzhiyun 		"[IQK]0xcd0 = 0x%x 0xcd4 = 0x%x 0xcd8 = 0x%x\n",
1494*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_TXIQ_AB_S0),
1495*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_TXIQ_CD_S0),
1496*4882a593Smuzhiyun 		rtw_read32(rtwdev, REG_RXIQ_AB_S0));
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	rtw_dbg(rtwdev, RTW_DBG_RFK, "[IQK] finished\n");
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun /* for coex */
rtw8723d_coex_cfg_init(struct rtw_dev * rtwdev)1502*4882a593Smuzhiyun static void rtw8723d_coex_cfg_init(struct rtw_dev *rtwdev)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun 	/* enable TBTT nterrupt */
1505*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/* BT report packet sample rate	 */
1508*4882a593Smuzhiyun 	/* 0x790[5:0]=0x5 */
1509*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_BT_TDMA_TIME, 0x05);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	/* enable BT counter statistics */
1512*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_BT_STAT_CTRL, 0x1);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	/* enable PTA (3-wire function form BT side) */
1515*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN);
1516*4882a593Smuzhiyun 	rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_AOD_GPIO3);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/* enable PTA (tx/rx signal form WiFi side) */
1519*4882a593Smuzhiyun 	rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
rtw8723d_coex_cfg_gnt_fix(struct rtw_dev * rtwdev)1522*4882a593Smuzhiyun static void rtw8723d_coex_cfg_gnt_fix(struct rtw_dev *rtwdev)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
rtw8723d_coex_cfg_gnt_debug(struct rtw_dev * rtwdev)1526*4882a593Smuzhiyun static void rtw8723d_coex_cfg_gnt_debug(struct rtw_dev *rtwdev)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_LEDCFG2, BIT(6), 0);
1529*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 3, BIT(0), 0);
1530*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_GPIO_INTM + 2, BIT(4), 0);
1531*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_GPIO_MUXCFG + 2, BIT(1), 0);
1532*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 3, BIT(1), 0);
1533*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 2, BIT(7), 0);
1534*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_SYS_CLKR + 1, BIT(1), 0);
1535*4882a593Smuzhiyun 	rtw_write8_mask(rtwdev, REG_SYS_SDIO_CTRL + 3, BIT(3), 0);
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
rtw8723d_coex_cfg_rfe_type(struct rtw_dev * rtwdev)1538*4882a593Smuzhiyun static void rtw8723d_coex_cfg_rfe_type(struct rtw_dev *rtwdev)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
1541*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1542*4882a593Smuzhiyun 	struct rtw_coex_rfe *coex_rfe = &coex->rfe;
1543*4882a593Smuzhiyun 	bool aux = efuse->bt_setting & BIT(6);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	coex_rfe->rfe_module_type = rtwdev->efuse.rfe_option;
1546*4882a593Smuzhiyun 	coex_rfe->ant_switch_polarity = 0;
1547*4882a593Smuzhiyun 	coex_rfe->ant_switch_exist = false;
1548*4882a593Smuzhiyun 	coex_rfe->ant_switch_with_bt = false;
1549*4882a593Smuzhiyun 	coex_rfe->ant_switch_diversity = false;
1550*4882a593Smuzhiyun 	coex_rfe->wlg_at_btg = true;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	/* decide antenna at main or aux */
1553*4882a593Smuzhiyun 	if (efuse->share_ant) {
1554*4882a593Smuzhiyun 		if (aux)
1555*4882a593Smuzhiyun 			rtw_write16(rtwdev, REG_BB_SEL_BTG, 0x80);
1556*4882a593Smuzhiyun 		else
1557*4882a593Smuzhiyun 			rtw_write16(rtwdev, REG_BB_SEL_BTG, 0x200);
1558*4882a593Smuzhiyun 	} else {
1559*4882a593Smuzhiyun 		if (aux)
1560*4882a593Smuzhiyun 			rtw_write16(rtwdev, REG_BB_SEL_BTG, 0x280);
1561*4882a593Smuzhiyun 		else
1562*4882a593Smuzhiyun 			rtw_write16(rtwdev, REG_BB_SEL_BTG, 0x0);
1563*4882a593Smuzhiyun 	}
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	/* disable LTE coex in wifi side */
1566*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_COEX_CTRL, BIT_LTE_COEX_EN, 0x0);
1567*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_WL_TRX_CTRL, MASKLWORD, 0xffff);
1568*4882a593Smuzhiyun 	rtw_coex_write_indirect_reg(rtwdev, LTE_BT_TRX_CTRL, MASKLWORD, 0xffff);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
rtw8723d_coex_cfg_wl_tx_power(struct rtw_dev * rtwdev,u8 wl_pwr)1571*4882a593Smuzhiyun static void rtw8723d_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1574*4882a593Smuzhiyun 	struct rtw_coex_dm *coex_dm = &coex->dm;
1575*4882a593Smuzhiyun 	static const u8	wl_tx_power[] = {0xb2, 0x90};
1576*4882a593Smuzhiyun 	u8 pwr;
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	if (wl_pwr == coex_dm->cur_wl_pwr_lvl)
1579*4882a593Smuzhiyun 		return;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	coex_dm->cur_wl_pwr_lvl = wl_pwr;
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	if (coex_dm->cur_wl_pwr_lvl >= ARRAY_SIZE(wl_tx_power))
1584*4882a593Smuzhiyun 		coex_dm->cur_wl_pwr_lvl = ARRAY_SIZE(wl_tx_power) - 1;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	pwr = wl_tx_power[coex_dm->cur_wl_pwr_lvl];
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	rtw_write8(rtwdev, REG_ANA_PARAM1 + 3, pwr);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun 
rtw8723d_coex_cfg_wl_rx_gain(struct rtw_dev * rtwdev,bool low_gain)1591*4882a593Smuzhiyun static void rtw8723d_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun 	struct rtw_coex *coex = &rtwdev->coex;
1594*4882a593Smuzhiyun 	struct rtw_coex_dm *coex_dm = &coex->dm;
1595*4882a593Smuzhiyun 	/* WL Rx Low gain on */
1596*4882a593Smuzhiyun 	static const u32 wl_rx_low_gain_on[] = {
1597*4882a593Smuzhiyun 		0xec120101, 0xeb130101, 0xce140101, 0xcd150101, 0xcc160101,
1598*4882a593Smuzhiyun 		0xcb170101, 0xca180101, 0x8d190101, 0x8c1a0101, 0x8b1b0101,
1599*4882a593Smuzhiyun 		0x4f1c0101, 0x4e1d0101, 0x4d1e0101, 0x4c1f0101, 0x0e200101,
1600*4882a593Smuzhiyun 		0x0d210101, 0x0c220101, 0x0b230101, 0xcf240001, 0xce250001,
1601*4882a593Smuzhiyun 		0xcd260001, 0xcc270001, 0x8f280001
1602*4882a593Smuzhiyun 	};
1603*4882a593Smuzhiyun 	/* WL Rx Low gain off */
1604*4882a593Smuzhiyun 	static const u32 wl_rx_low_gain_off[] = {
1605*4882a593Smuzhiyun 		0xec120101, 0xeb130101, 0xea140101, 0xe9150101, 0xe8160101,
1606*4882a593Smuzhiyun 		0xe7170101, 0xe6180101, 0xe5190101, 0xe41a0101, 0xe31b0101,
1607*4882a593Smuzhiyun 		0xe21c0101, 0xe11d0101, 0xe01e0101, 0x861f0101, 0x85200101,
1608*4882a593Smuzhiyun 		0x84210101, 0x83220101, 0x82230101, 0x81240101, 0x80250101,
1609*4882a593Smuzhiyun 		0x44260101, 0x43270101, 0x42280101
1610*4882a593Smuzhiyun 	};
1611*4882a593Smuzhiyun 	u8 i;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	if (low_gain == coex_dm->cur_wl_rx_low_gain_en)
1614*4882a593Smuzhiyun 		return;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	coex_dm->cur_wl_rx_low_gain_en = low_gain;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	if (coex_dm->cur_wl_rx_low_gain_en) {
1619*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_on); i++)
1620*4882a593Smuzhiyun 			rtw_write32(rtwdev, REG_AGCRSSI, wl_rx_low_gain_on[i]);
1621*4882a593Smuzhiyun 	} else {
1622*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_off); i++)
1623*4882a593Smuzhiyun 			rtw_write32(rtwdev, REG_AGCRSSI, wl_rx_low_gain_off[i]);
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
rtw8723d_pwrtrack_get_limit_ofdm(struct rtw_dev * rtwdev)1627*4882a593Smuzhiyun static u8 rtw8723d_pwrtrack_get_limit_ofdm(struct rtw_dev *rtwdev)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1630*4882a593Smuzhiyun 	u8 tx_rate = dm_info->tx_rate;
1631*4882a593Smuzhiyun 	u8 limit_ofdm = 30;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	switch (tx_rate) {
1634*4882a593Smuzhiyun 	case DESC_RATE1M...DESC_RATE5_5M:
1635*4882a593Smuzhiyun 	case DESC_RATE11M:
1636*4882a593Smuzhiyun 		break;
1637*4882a593Smuzhiyun 	case DESC_RATE6M...DESC_RATE48M:
1638*4882a593Smuzhiyun 		limit_ofdm = 36;
1639*4882a593Smuzhiyun 		break;
1640*4882a593Smuzhiyun 	case DESC_RATE54M:
1641*4882a593Smuzhiyun 		limit_ofdm = 34;
1642*4882a593Smuzhiyun 		break;
1643*4882a593Smuzhiyun 	case DESC_RATEMCS0...DESC_RATEMCS2:
1644*4882a593Smuzhiyun 		limit_ofdm = 38;
1645*4882a593Smuzhiyun 		break;
1646*4882a593Smuzhiyun 	case DESC_RATEMCS3...DESC_RATEMCS4:
1647*4882a593Smuzhiyun 		limit_ofdm = 36;
1648*4882a593Smuzhiyun 		break;
1649*4882a593Smuzhiyun 	case DESC_RATEMCS5...DESC_RATEMCS7:
1650*4882a593Smuzhiyun 		limit_ofdm = 34;
1651*4882a593Smuzhiyun 		break;
1652*4882a593Smuzhiyun 	default:
1653*4882a593Smuzhiyun 		rtw_warn(rtwdev, "pwrtrack unhandled tx_rate 0x%x\n", tx_rate);
1654*4882a593Smuzhiyun 		break;
1655*4882a593Smuzhiyun 	}
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	return limit_ofdm;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun 
rtw8723d_set_iqk_matrix_by_result(struct rtw_dev * rtwdev,u32 ofdm_swing,u8 rf_path)1660*4882a593Smuzhiyun static void rtw8723d_set_iqk_matrix_by_result(struct rtw_dev *rtwdev,
1661*4882a593Smuzhiyun 					      u32 ofdm_swing, u8 rf_path)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1664*4882a593Smuzhiyun 	s32 ele_A, ele_D, ele_C;
1665*4882a593Smuzhiyun 	s32 ele_A_ext, ele_C_ext, ele_D_ext;
1666*4882a593Smuzhiyun 	s32 iqk_result_x;
1667*4882a593Smuzhiyun 	s32 iqk_result_y;
1668*4882a593Smuzhiyun 	s32 value32;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	switch (rf_path) {
1671*4882a593Smuzhiyun 	default:
1672*4882a593Smuzhiyun 	case RF_PATH_A:
1673*4882a593Smuzhiyun 		iqk_result_x = dm_info->iqk.result.s1_x;
1674*4882a593Smuzhiyun 		iqk_result_y = dm_info->iqk.result.s1_y;
1675*4882a593Smuzhiyun 		break;
1676*4882a593Smuzhiyun 	case RF_PATH_B:
1677*4882a593Smuzhiyun 		iqk_result_x = dm_info->iqk.result.s0_x;
1678*4882a593Smuzhiyun 		iqk_result_y = dm_info->iqk.result.s0_y;
1679*4882a593Smuzhiyun 		break;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/* new element D */
1683*4882a593Smuzhiyun 	ele_D = OFDM_SWING_D(ofdm_swing);
1684*4882a593Smuzhiyun 	iqk_mult(iqk_result_x, ele_D, &ele_D_ext);
1685*4882a593Smuzhiyun 	/* new element A */
1686*4882a593Smuzhiyun 	iqk_result_x = iqkxy_to_s32(iqk_result_x);
1687*4882a593Smuzhiyun 	ele_A = iqk_mult(iqk_result_x, ele_D, &ele_A_ext);
1688*4882a593Smuzhiyun 	/* new element C */
1689*4882a593Smuzhiyun 	iqk_result_y = iqkxy_to_s32(iqk_result_y);
1690*4882a593Smuzhiyun 	ele_C = iqk_mult(iqk_result_y, ele_D, &ele_C_ext);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	switch (rf_path) {
1693*4882a593Smuzhiyun 	case RF_PATH_A:
1694*4882a593Smuzhiyun 	default:
1695*4882a593Smuzhiyun 		/* write new elements A, C, D, and element B is always 0 */
1696*4882a593Smuzhiyun 		value32 = BIT_SET_TXIQ_ELM_ACD(ele_A, ele_C, ele_D);
1697*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE, value32);
1698*4882a593Smuzhiyun 		value32 = BIT_SET_TXIQ_ELM_C1(ele_C);
1699*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQK_MATRIXA_LSB2_11N, MASKH4BITS,
1700*4882a593Smuzhiyun 				 value32);
1701*4882a593Smuzhiyun 		value32 = rtw_read32(rtwdev, REG_OFDM_0_ECCA_THRESHOLD);
1702*4882a593Smuzhiyun 		value32 &= ~BIT_MASK_OFDM0_EXTS;
1703*4882a593Smuzhiyun 		value32 |= BIT_SET_OFDM0_EXTS(ele_A_ext, ele_C_ext, ele_D_ext);
1704*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM_0_ECCA_THRESHOLD, value32);
1705*4882a593Smuzhiyun 		break;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	case RF_PATH_B:
1708*4882a593Smuzhiyun 		/* write new elements A, C, D, and element B is always 0 */
1709*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_D_S0, ele_D);
1710*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_S0, ele_C);
1711*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_S0, ele_A);
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_D_EXT_S0,
1714*4882a593Smuzhiyun 				 ele_D_ext);
1715*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_EXT_S0,
1716*4882a593Smuzhiyun 				 ele_A_ext);
1717*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_EXT_S0,
1718*4882a593Smuzhiyun 				 ele_C_ext);
1719*4882a593Smuzhiyun 		break;
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun 
rtw8723d_set_iqk_matrix(struct rtw_dev * rtwdev,s8 ofdm_index,u8 rf_path)1723*4882a593Smuzhiyun static void rtw8723d_set_iqk_matrix(struct rtw_dev *rtwdev, s8 ofdm_index,
1724*4882a593Smuzhiyun 				    u8 rf_path)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1727*4882a593Smuzhiyun 	s32 value32;
1728*4882a593Smuzhiyun 	u32 ofdm_swing;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (ofdm_index >= RTW_OFDM_SWING_TABLE_SIZE)
1731*4882a593Smuzhiyun 		ofdm_index = RTW_OFDM_SWING_TABLE_SIZE - 1;
1732*4882a593Smuzhiyun 	else if (ofdm_index < 0)
1733*4882a593Smuzhiyun 		ofdm_index = 0;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	ofdm_swing = rtw8723d_ofdm_swing_table[ofdm_index];
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	if (dm_info->iqk.done) {
1738*4882a593Smuzhiyun 		rtw8723d_set_iqk_matrix_by_result(rtwdev, ofdm_swing, rf_path);
1739*4882a593Smuzhiyun 		return;
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	switch (rf_path) {
1743*4882a593Smuzhiyun 	case RF_PATH_A:
1744*4882a593Smuzhiyun 	default:
1745*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM_0_XA_TX_IQ_IMBALANCE, ofdm_swing);
1746*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQK_MATRIXA_LSB2_11N, MASKH4BITS,
1747*4882a593Smuzhiyun 				 0x00);
1748*4882a593Smuzhiyun 		value32 = rtw_read32(rtwdev, REG_OFDM_0_ECCA_THRESHOLD);
1749*4882a593Smuzhiyun 		value32 &= ~BIT_MASK_OFDM0_EXTS;
1750*4882a593Smuzhiyun 		rtw_write32(rtwdev, REG_OFDM_0_ECCA_THRESHOLD, value32);
1751*4882a593Smuzhiyun 		break;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	case RF_PATH_B:
1754*4882a593Smuzhiyun 		/* image S1:c80 to S0:Cd0 and Cd4 */
1755*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_S0,
1756*4882a593Smuzhiyun 				 OFDM_SWING_A(ofdm_swing));
1757*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_B_S0,
1758*4882a593Smuzhiyun 				 OFDM_SWING_B(ofdm_swing));
1759*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_S0,
1760*4882a593Smuzhiyun 				 OFDM_SWING_C(ofdm_swing));
1761*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_D_S0,
1762*4882a593Smuzhiyun 				 OFDM_SWING_D(ofdm_swing));
1763*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_D_EXT_S0, 0x0);
1764*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_CD_S0, BIT_MASK_TXIQ_C_EXT_S0, 0x0);
1765*4882a593Smuzhiyun 		rtw_write32_mask(rtwdev, REG_TXIQ_AB_S0, BIT_MASK_TXIQ_A_EXT_S0, 0x0);
1766*4882a593Smuzhiyun 		break;
1767*4882a593Smuzhiyun 	}
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun 
rtw8723d_pwrtrack_set_ofdm_pwr(struct rtw_dev * rtwdev,s8 swing_idx,s8 txagc_idx)1770*4882a593Smuzhiyun static void rtw8723d_pwrtrack_set_ofdm_pwr(struct rtw_dev *rtwdev, s8 swing_idx,
1771*4882a593Smuzhiyun 					   s8 txagc_idx)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	dm_info->txagc_remnant_ofdm = txagc_idx;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	rtw8723d_set_iqk_matrix(rtwdev, swing_idx, RF_PATH_A);
1778*4882a593Smuzhiyun 	rtw8723d_set_iqk_matrix(rtwdev, swing_idx, RF_PATH_B);
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
rtw8723d_pwrtrack_set_cck_pwr(struct rtw_dev * rtwdev,s8 swing_idx,s8 txagc_idx)1781*4882a593Smuzhiyun static void rtw8723d_pwrtrack_set_cck_pwr(struct rtw_dev *rtwdev, s8 swing_idx,
1782*4882a593Smuzhiyun 					  s8 txagc_idx)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	dm_info->txagc_remnant_cck = txagc_idx;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, 0xab4, 0x000007FF,
1789*4882a593Smuzhiyun 			 rtw8723d_cck_swing_table[swing_idx]);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
rtw8723d_pwrtrack_set(struct rtw_dev * rtwdev,u8 path)1792*4882a593Smuzhiyun static void rtw8723d_pwrtrack_set(struct rtw_dev *rtwdev, u8 path)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1795*4882a593Smuzhiyun 	struct rtw_hal *hal = &rtwdev->hal;
1796*4882a593Smuzhiyun 	u8 limit_ofdm;
1797*4882a593Smuzhiyun 	u8 limit_cck = 40;
1798*4882a593Smuzhiyun 	s8 final_ofdm_swing_index;
1799*4882a593Smuzhiyun 	s8 final_cck_swing_index;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	limit_ofdm = rtw8723d_pwrtrack_get_limit_ofdm(rtwdev);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	final_ofdm_swing_index = RTW_DEF_OFDM_SWING_INDEX +
1804*4882a593Smuzhiyun 				 dm_info->delta_power_index[path];
1805*4882a593Smuzhiyun 	final_cck_swing_index = RTW_DEF_CCK_SWING_INDEX +
1806*4882a593Smuzhiyun 				dm_info->delta_power_index[path];
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	if (final_ofdm_swing_index > limit_ofdm)
1809*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_ofdm_pwr(rtwdev, limit_ofdm,
1810*4882a593Smuzhiyun 					       final_ofdm_swing_index - limit_ofdm);
1811*4882a593Smuzhiyun 	else if (final_ofdm_swing_index < 0)
1812*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_ofdm_pwr(rtwdev, 0,
1813*4882a593Smuzhiyun 					       final_ofdm_swing_index);
1814*4882a593Smuzhiyun 	else
1815*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_ofdm_pwr(rtwdev, final_ofdm_swing_index, 0);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	if (final_cck_swing_index > limit_cck)
1818*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_cck_pwr(rtwdev, limit_cck,
1819*4882a593Smuzhiyun 					      final_cck_swing_index - limit_cck);
1820*4882a593Smuzhiyun 	else if (final_cck_swing_index < 0)
1821*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_cck_pwr(rtwdev, 0,
1822*4882a593Smuzhiyun 					      final_cck_swing_index);
1823*4882a593Smuzhiyun 	else
1824*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set_cck_pwr(rtwdev, final_cck_swing_index, 0);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	rtw_phy_set_tx_power_level(rtwdev, hal->current_channel);
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun 
rtw8723d_pwrtrack_set_xtal(struct rtw_dev * rtwdev,u8 therm_path,u8 delta)1829*4882a593Smuzhiyun static void rtw8723d_pwrtrack_set_xtal(struct rtw_dev *rtwdev, u8 therm_path,
1830*4882a593Smuzhiyun 				       u8 delta)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1833*4882a593Smuzhiyun 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
1834*4882a593Smuzhiyun 	const s8 *pwrtrk_xtal;
1835*4882a593Smuzhiyun 	s8 xtal_cap;
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	if (dm_info->thermal_avg[therm_path] >
1838*4882a593Smuzhiyun 	    rtwdev->efuse.thermal_meter[therm_path])
1839*4882a593Smuzhiyun 		pwrtrk_xtal = tbl->pwrtrk_xtal_p;
1840*4882a593Smuzhiyun 	else
1841*4882a593Smuzhiyun 		pwrtrk_xtal = tbl->pwrtrk_xtal_n;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	xtal_cap = rtwdev->efuse.crystal_cap & 0x3F;
1844*4882a593Smuzhiyun 	xtal_cap = clamp_t(s8, xtal_cap + pwrtrk_xtal[delta], 0, 0x3F);
1845*4882a593Smuzhiyun 	rtw_write32_mask(rtwdev, REG_AFE_CTRL3, BIT_MASK_XTAL,
1846*4882a593Smuzhiyun 			 xtal_cap | (xtal_cap << 6));
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun 
rtw8723d_phy_pwrtrack(struct rtw_dev * rtwdev)1849*4882a593Smuzhiyun static void rtw8723d_phy_pwrtrack(struct rtw_dev *rtwdev)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1852*4882a593Smuzhiyun 	struct rtw_swing_table swing_table;
1853*4882a593Smuzhiyun 	u8 thermal_value, delta, path;
1854*4882a593Smuzhiyun 	bool do_iqk = false;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	rtw_phy_config_swing_table(rtwdev, &swing_table);
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	if (rtwdev->efuse.thermal_meter[0] == 0xff)
1859*4882a593Smuzhiyun 		return;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	do_iqk = rtw_phy_pwrtrack_need_iqk(rtwdev);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	if (do_iqk)
1868*4882a593Smuzhiyun 		rtw8723d_lck(rtwdev);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	if (dm_info->pwr_trk_init_trigger)
1871*4882a593Smuzhiyun 		dm_info->pwr_trk_init_trigger = false;
1872*4882a593Smuzhiyun 	else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value,
1873*4882a593Smuzhiyun 						   RF_PATH_A))
1874*4882a593Smuzhiyun 		goto iqk;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	delta = min_t(u8, delta, RTW_PWR_TRK_TBL_SZ - 1);
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	for (path = 0; path < rtwdev->hal.rf_path_num; path++) {
1881*4882a593Smuzhiyun 		s8 delta_cur, delta_last;
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 		delta_last = dm_info->delta_power_index[path];
1884*4882a593Smuzhiyun 		delta_cur = rtw_phy_pwrtrack_get_pwridx(rtwdev, &swing_table,
1885*4882a593Smuzhiyun 							path, RF_PATH_A, delta);
1886*4882a593Smuzhiyun 		if (delta_last == delta_cur)
1887*4882a593Smuzhiyun 			continue;
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 		dm_info->delta_power_index[path] = delta_cur;
1890*4882a593Smuzhiyun 		rtw8723d_pwrtrack_set(rtwdev, path);
1891*4882a593Smuzhiyun 	}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	rtw8723d_pwrtrack_set_xtal(rtwdev, RF_PATH_A, delta);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun iqk:
1896*4882a593Smuzhiyun 	if (do_iqk)
1897*4882a593Smuzhiyun 		rtw8723d_phy_calibration(rtwdev);
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun 
rtw8723d_pwr_track(struct rtw_dev * rtwdev)1900*4882a593Smuzhiyun static void rtw8723d_pwr_track(struct rtw_dev *rtwdev)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun 	struct rtw_efuse *efuse = &rtwdev->efuse;
1903*4882a593Smuzhiyun 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	if (efuse->power_track_type != 0)
1906*4882a593Smuzhiyun 		return;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	if (!dm_info->pwr_trk_triggered) {
1909*4882a593Smuzhiyun 		rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER,
1910*4882a593Smuzhiyun 			     GENMASK(17, 16), 0x03);
1911*4882a593Smuzhiyun 		dm_info->pwr_trk_triggered = true;
1912*4882a593Smuzhiyun 		return;
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	rtw8723d_phy_pwrtrack(rtwdev);
1916*4882a593Smuzhiyun 	dm_info->pwr_trk_triggered = false;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun static struct rtw_chip_ops rtw8723d_ops = {
1920*4882a593Smuzhiyun 	.phy_set_param		= rtw8723d_phy_set_param,
1921*4882a593Smuzhiyun 	.read_efuse		= rtw8723d_read_efuse,
1922*4882a593Smuzhiyun 	.query_rx_desc		= rtw8723d_query_rx_desc,
1923*4882a593Smuzhiyun 	.set_channel		= rtw8723d_set_channel,
1924*4882a593Smuzhiyun 	.mac_init		= rtw8723d_mac_init,
1925*4882a593Smuzhiyun 	.shutdown		= rtw8723d_shutdown,
1926*4882a593Smuzhiyun 	.read_rf		= rtw_phy_read_rf_sipi,
1927*4882a593Smuzhiyun 	.write_rf		= rtw_phy_write_rf_reg_sipi,
1928*4882a593Smuzhiyun 	.set_tx_power_index	= rtw8723d_set_tx_power_index,
1929*4882a593Smuzhiyun 	.set_antenna		= NULL,
1930*4882a593Smuzhiyun 	.cfg_ldo25		= rtw8723d_cfg_ldo25,
1931*4882a593Smuzhiyun 	.efuse_grant		= rtw8723d_efuse_grant,
1932*4882a593Smuzhiyun 	.false_alarm_statistics	= rtw8723d_false_alarm_statistics,
1933*4882a593Smuzhiyun 	.phy_calibration	= rtw8723d_phy_calibration,
1934*4882a593Smuzhiyun 	.pwr_track		= rtw8723d_pwr_track,
1935*4882a593Smuzhiyun 	.config_bfee		= NULL,
1936*4882a593Smuzhiyun 	.set_gid_table		= NULL,
1937*4882a593Smuzhiyun 	.cfg_csi_rate		= NULL,
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	.coex_set_init		= rtw8723d_coex_cfg_init,
1940*4882a593Smuzhiyun 	.coex_set_ant_switch	= NULL,
1941*4882a593Smuzhiyun 	.coex_set_gnt_fix	= rtw8723d_coex_cfg_gnt_fix,
1942*4882a593Smuzhiyun 	.coex_set_gnt_debug	= rtw8723d_coex_cfg_gnt_debug,
1943*4882a593Smuzhiyun 	.coex_set_rfe_type	= rtw8723d_coex_cfg_rfe_type,
1944*4882a593Smuzhiyun 	.coex_set_wl_tx_power	= rtw8723d_coex_cfg_wl_tx_power,
1945*4882a593Smuzhiyun 	.coex_set_wl_rx_gain	= rtw8723d_coex_cfg_wl_rx_gain,
1946*4882a593Smuzhiyun };
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun /* Shared-Antenna Coex Table */
1949*4882a593Smuzhiyun static const struct coex_table_para table_sant_8723d[] = {
1950*4882a593Smuzhiyun 	{0xffffffff, 0xffffffff}, /* case-0 */
1951*4882a593Smuzhiyun 	{0x55555555, 0x55555555},
1952*4882a593Smuzhiyun 	{0x65555555, 0x65555555},
1953*4882a593Smuzhiyun 	{0xaaaaaaaa, 0xaaaaaaaa},
1954*4882a593Smuzhiyun 	{0x5a5a5a5a, 0x5a5a5a5a},
1955*4882a593Smuzhiyun 	{0xfafafafa, 0xfafafafa}, /* case-5 */
1956*4882a593Smuzhiyun 	{0xa5555555, 0xaaaa5aaa},
1957*4882a593Smuzhiyun 	{0x6a5a5a5a, 0x5a5a5a5a},
1958*4882a593Smuzhiyun 	{0x6a5a5a5a, 0x6a5a5a5a},
1959*4882a593Smuzhiyun 	{0x66555555, 0x5a5a5a5a},
1960*4882a593Smuzhiyun 	{0x65555555, 0x6a5a5a5a}, /* case-10 */
1961*4882a593Smuzhiyun 	{0x65555555, 0xfafafafa},
1962*4882a593Smuzhiyun 	{0x66555555, 0x5a5a5aaa},
1963*4882a593Smuzhiyun 	{0x65555555, 0x5aaa5aaa},
1964*4882a593Smuzhiyun 	{0x65555555, 0xaaaa5aaa},
1965*4882a593Smuzhiyun 	{0x66555555, 0xaaaaaaaa}, /* case-15 */
1966*4882a593Smuzhiyun 	{0xffff55ff, 0xfafafafa},
1967*4882a593Smuzhiyun 	{0xffff55ff, 0x6afa5afa},
1968*4882a593Smuzhiyun 	{0xaaffffaa, 0xfafafafa},
1969*4882a593Smuzhiyun 	{0xaa5555aa, 0x5a5a5a5a},
1970*4882a593Smuzhiyun 	{0xaa5555aa, 0x6a5a5a5a}, /* case-20 */
1971*4882a593Smuzhiyun 	{0xaa5555aa, 0xaaaaaaaa},
1972*4882a593Smuzhiyun 	{0xffffffff, 0x5a5a5a5a},
1973*4882a593Smuzhiyun 	{0xffffffff, 0x6a5a5a5a},
1974*4882a593Smuzhiyun 	{0xffffffff, 0x55555555},
1975*4882a593Smuzhiyun 	{0xffffffff, 0x6a5a5aaa}, /* case-25 */
1976*4882a593Smuzhiyun 	{0x55555555, 0x5a5a5a5a},
1977*4882a593Smuzhiyun 	{0x55555555, 0xaaaaaaaa},
1978*4882a593Smuzhiyun 	{0x55555555, 0x6a6a6a6a},
1979*4882a593Smuzhiyun 	{0x656a656a, 0x656a656a}
1980*4882a593Smuzhiyun };
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun /* Non-Shared-Antenna Coex Table */
1983*4882a593Smuzhiyun static const struct coex_table_para table_nsant_8723d[] = {
1984*4882a593Smuzhiyun 	{0xffffffff, 0xffffffff}, /* case-100 */
1985*4882a593Smuzhiyun 	{0x55555555, 0x55555555},
1986*4882a593Smuzhiyun 	{0x65555555, 0x65555555},
1987*4882a593Smuzhiyun 	{0xaaaaaaaa, 0xaaaaaaaa},
1988*4882a593Smuzhiyun 	{0x5a5a5a5a, 0x5a5a5a5a},
1989*4882a593Smuzhiyun 	{0xfafafafa, 0xfafafafa}, /* case-105 */
1990*4882a593Smuzhiyun 	{0x5afa5afa, 0x5afa5afa},
1991*4882a593Smuzhiyun 	{0x55555555, 0xfafafafa},
1992*4882a593Smuzhiyun 	{0x65555555, 0xfafafafa},
1993*4882a593Smuzhiyun 	{0x65555555, 0x5a5a5a5a},
1994*4882a593Smuzhiyun 	{0x65555555, 0x6a5a5a5a}, /* case-110 */
1995*4882a593Smuzhiyun 	{0x65555555, 0xaaaaaaaa},
1996*4882a593Smuzhiyun 	{0xffff55ff, 0xfafafafa},
1997*4882a593Smuzhiyun 	{0xffff55ff, 0x5afa5afa},
1998*4882a593Smuzhiyun 	{0xffff55ff, 0xaaaaaaaa},
1999*4882a593Smuzhiyun 	{0xaaffffaa, 0xfafafafa}, /* case-115 */
2000*4882a593Smuzhiyun 	{0xaaffffaa, 0x5afa5afa},
2001*4882a593Smuzhiyun 	{0xaaffffaa, 0xaaaaaaaa},
2002*4882a593Smuzhiyun 	{0xffffffff, 0xfafafafa},
2003*4882a593Smuzhiyun 	{0xffffffff, 0x5afa5afa},
2004*4882a593Smuzhiyun 	{0xffffffff, 0xaaaaaaaa},/* case-120 */
2005*4882a593Smuzhiyun 	{0x55ff55ff, 0x5afa5afa},
2006*4882a593Smuzhiyun 	{0x55ff55ff, 0xaaaaaaaa},
2007*4882a593Smuzhiyun 	{0x55ff55ff, 0x55ff55ff}
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun /* Shared-Antenna TDMA */
2011*4882a593Smuzhiyun static const struct coex_tdma_para tdma_sant_8723d[] = {
2012*4882a593Smuzhiyun 	{ {0x08, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */
2013*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-1 */
2014*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
2015*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
2016*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
2017*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-5 */
2018*4882a593Smuzhiyun 	{ {0x61, 0x48, 0x03, 0x11, 0x10} },
2019*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
2020*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
2021*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
2022*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */
2023*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x14} },
2024*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
2025*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x54} },
2026*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x55} },
2027*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x07, 0x10, 0x54} }, /* case-15 */
2028*4882a593Smuzhiyun 	{ {0x51, 0x45, 0x03, 0x10, 0x50} },
2029*4882a593Smuzhiyun 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
2030*4882a593Smuzhiyun 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
2031*4882a593Smuzhiyun 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
2032*4882a593Smuzhiyun 	{ {0x51, 0x15, 0x03, 0x10, 0x50} }, /* case-20 */
2033*4882a593Smuzhiyun 	{ {0x51, 0x4a, 0x03, 0x10, 0x50} },
2034*4882a593Smuzhiyun 	{ {0x51, 0x0c, 0x03, 0x10, 0x54} },
2035*4882a593Smuzhiyun 	{ {0x55, 0x08, 0x03, 0x10, 0x54} },
2036*4882a593Smuzhiyun 	{ {0x65, 0x10, 0x03, 0x11, 0x11} },
2037*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */
2038*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x50} },
2039*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x11, 0x11} }
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun /* Non-Shared-Antenna TDMA */
2043*4882a593Smuzhiyun static const struct coex_tdma_para tdma_nsant_8723d[] = {
2044*4882a593Smuzhiyun 	{ {0x00, 0x00, 0x00, 0x40, 0x01} }, /* case-100 */
2045*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-101 */
2046*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x11} },
2047*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x11} },
2048*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x11} },
2049*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */
2050*4882a593Smuzhiyun 	{ {0x61, 0x45, 0x03, 0x11, 0x10} },
2051*4882a593Smuzhiyun 	{ {0x61, 0x3a, 0x03, 0x11, 0x10} },
2052*4882a593Smuzhiyun 	{ {0x61, 0x30, 0x03, 0x11, 0x10} },
2053*4882a593Smuzhiyun 	{ {0x61, 0x20, 0x03, 0x11, 0x10} },
2054*4882a593Smuzhiyun 	{ {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */
2055*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x11, 0x14} },
2056*4882a593Smuzhiyun 	{ {0x61, 0x08, 0x03, 0x10, 0x14} },
2057*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x54} },
2058*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x55} },
2059*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */
2060*4882a593Smuzhiyun 	{ {0x51, 0x45, 0x03, 0x10, 0x50} },
2061*4882a593Smuzhiyun 	{ {0x51, 0x3a, 0x03, 0x10, 0x50} },
2062*4882a593Smuzhiyun 	{ {0x51, 0x30, 0x03, 0x10, 0x50} },
2063*4882a593Smuzhiyun 	{ {0x51, 0x20, 0x03, 0x10, 0x50} },
2064*4882a593Smuzhiyun 	{ {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-120 */
2065*4882a593Smuzhiyun 	{ {0x51, 0x08, 0x03, 0x10, 0x50} },
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun /* rssi in percentage % (dbm = % - 100) */
2069*4882a593Smuzhiyun static const u8 wl_rssi_step_8723d[] = {60, 50, 44, 30};
2070*4882a593Smuzhiyun static const u8 bt_rssi_step_8723d[] = {30, 30, 30, 30};
2071*4882a593Smuzhiyun static const struct coex_5g_afh_map afh_5g_8723d[] = { {0, 0, 0} };
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun static const struct rtw_hw_reg btg_reg_8723d = {
2074*4882a593Smuzhiyun 	.addr = REG_BTG_SEL, .mask = BIT_MASK_BTG_WL,
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun /* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */
2078*4882a593Smuzhiyun static const struct coex_rf_para rf_para_tx_8723d[] = {
2079*4882a593Smuzhiyun 	{0, 0, false, 7},  /* for normal */
2080*4882a593Smuzhiyun 	{0, 10, false, 7}, /* for WL-CPT */
2081*4882a593Smuzhiyun 	{1, 0, true, 4},
2082*4882a593Smuzhiyun 	{1, 2, true, 4},
2083*4882a593Smuzhiyun 	{1, 10, true, 4},
2084*4882a593Smuzhiyun 	{1, 15, true, 4}
2085*4882a593Smuzhiyun };
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun static const struct coex_rf_para rf_para_rx_8723d[] = {
2088*4882a593Smuzhiyun 	{0, 0, false, 7},  /* for normal */
2089*4882a593Smuzhiyun 	{0, 10, false, 7}, /* for WL-CPT */
2090*4882a593Smuzhiyun 	{1, 0, true, 5},
2091*4882a593Smuzhiyun 	{1, 2, true, 5},
2092*4882a593Smuzhiyun 	{1, 10, true, 5},
2093*4882a593Smuzhiyun 	{1, 15, true, 5}
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8723d[] = {
2097*4882a593Smuzhiyun 	{0x0005,
2098*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2099*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2100*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2101*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(7), 0},
2102*4882a593Smuzhiyun 	{0x0086,
2103*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2104*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2105*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
2106*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2107*4882a593Smuzhiyun 	{0x0086,
2108*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2109*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2110*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
2111*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
2112*4882a593Smuzhiyun 	{0x004A,
2113*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2114*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
2115*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2116*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2117*4882a593Smuzhiyun 	{0x0005,
2118*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2119*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2120*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2121*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), 0},
2122*4882a593Smuzhiyun 	{0x0023,
2123*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2124*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2125*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2126*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(4), 0},
2127*4882a593Smuzhiyun 	{0x0301,
2128*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2129*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2130*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2131*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
2132*4882a593Smuzhiyun 	{0xFFFF,
2133*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2134*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2135*4882a593Smuzhiyun 	 0,
2136*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_cardemu_to_act_8723d[] = {
2140*4882a593Smuzhiyun 	{0x0020,
2141*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2142*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2143*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2144*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2145*4882a593Smuzhiyun 	{0x0001,
2146*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2147*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2148*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2149*4882a593Smuzhiyun 	 RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS},
2150*4882a593Smuzhiyun 	{0x0000,
2151*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2152*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2153*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2154*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), 0},
2155*4882a593Smuzhiyun 	{0x0005,
2156*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2157*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2158*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2159*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0},
2160*4882a593Smuzhiyun 	{0x0075,
2161*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2162*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2163*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2164*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2165*4882a593Smuzhiyun 	{0x0006,
2166*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2167*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2168*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2169*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
2170*4882a593Smuzhiyun 	{0x0075,
2171*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2172*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2173*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2174*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2175*4882a593Smuzhiyun 	{0x0006,
2176*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2177*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2178*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2179*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2180*4882a593Smuzhiyun 	{0x0005,
2181*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2182*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2183*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2184*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, (BIT(1) | BIT(0)), 0},
2185*4882a593Smuzhiyun 	{0x0005,
2186*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2187*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2188*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2189*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(7), 0},
2190*4882a593Smuzhiyun 	{0x0005,
2191*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2192*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2193*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2194*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0},
2195*4882a593Smuzhiyun 	{0x0005,
2196*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2197*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2198*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2199*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2200*4882a593Smuzhiyun 	{0x0005,
2201*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2202*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2203*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2204*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(0), 0},
2205*4882a593Smuzhiyun 	{0x0010,
2206*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2207*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2208*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2209*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
2210*4882a593Smuzhiyun 	{0x0049,
2211*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2212*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2213*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2214*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
2215*4882a593Smuzhiyun 	{0x0063,
2216*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2217*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2218*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2219*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
2220*4882a593Smuzhiyun 	{0x0062,
2221*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2222*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2223*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2224*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
2225*4882a593Smuzhiyun 	{0x0058,
2226*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2227*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2228*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2229*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2230*4882a593Smuzhiyun 	{0x005A,
2231*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2232*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2233*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2234*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
2235*4882a593Smuzhiyun 	{0x0068,
2236*4882a593Smuzhiyun 	 RTW_PWR_CUT_TEST_MSK,
2237*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2238*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2239*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3), BIT(3)},
2240*4882a593Smuzhiyun 	{0x0069,
2241*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2242*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2243*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2244*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
2245*4882a593Smuzhiyun 	{0x001f,
2246*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2247*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2248*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2249*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x00},
2250*4882a593Smuzhiyun 	{0x0077,
2251*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2252*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2253*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2254*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x00},
2255*4882a593Smuzhiyun 	{0x001f,
2256*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2257*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2258*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2259*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x07},
2260*4882a593Smuzhiyun 	{0x0077,
2261*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2262*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2263*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2264*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x07},
2265*4882a593Smuzhiyun 	{0xFFFF,
2266*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2267*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2268*4882a593Smuzhiyun 	 0,
2269*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_enable_flow_8723d[] = {
2273*4882a593Smuzhiyun 	trans_carddis_to_cardemu_8723d,
2274*4882a593Smuzhiyun 	trans_cardemu_to_act_8723d,
2275*4882a593Smuzhiyun 	NULL
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_act_to_lps_8723d[] = {
2279*4882a593Smuzhiyun 	{0x0301,
2280*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2281*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2282*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2283*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0xFF},
2284*4882a593Smuzhiyun 	{0x0522,
2285*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2286*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2287*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2288*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0xFF},
2289*4882a593Smuzhiyun 	{0x05F8,
2290*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2291*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2292*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2293*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, 0xFF, 0},
2294*4882a593Smuzhiyun 	{0x05F9,
2295*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2296*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2297*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2298*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, 0xFF, 0},
2299*4882a593Smuzhiyun 	{0x05FA,
2300*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2301*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2302*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2303*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, 0xFF, 0},
2304*4882a593Smuzhiyun 	{0x05FB,
2305*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2306*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2307*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2308*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, 0xFF, 0},
2309*4882a593Smuzhiyun 	{0x0002,
2310*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2311*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2312*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2313*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2314*4882a593Smuzhiyun 	{0x0002,
2315*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2316*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2317*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2318*4882a593Smuzhiyun 	 RTW_PWR_CMD_DELAY, 0, RTW_PWR_DELAY_US},
2319*4882a593Smuzhiyun 	{0x0002,
2320*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2321*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2322*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2323*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
2324*4882a593Smuzhiyun 	{0x0100,
2325*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2326*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2327*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2328*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x03},
2329*4882a593Smuzhiyun 	{0x0101,
2330*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2331*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2332*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2333*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
2334*4882a593Smuzhiyun 	{0x0093,
2335*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2336*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2337*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2338*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x00},
2339*4882a593Smuzhiyun 	{0x0553,
2340*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2341*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2342*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2343*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
2344*4882a593Smuzhiyun 	{0xFFFF,
2345*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2346*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2347*4882a593Smuzhiyun 	 0,
2348*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_act_to_pre_carddis_8723d[] = {
2352*4882a593Smuzhiyun 	{0x0003,
2353*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2354*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2355*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2356*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), 0},
2357*4882a593Smuzhiyun 	{0x0080,
2358*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2359*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2360*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2361*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0},
2362*4882a593Smuzhiyun 	{0xFFFF,
2363*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2364*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2365*4882a593Smuzhiyun 	 0,
2366*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_act_to_cardemu_8723d[] = {
2370*4882a593Smuzhiyun 	{0x0002,
2371*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2372*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2373*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2374*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2375*4882a593Smuzhiyun 	{0x0049,
2376*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2377*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2378*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2379*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), 0},
2380*4882a593Smuzhiyun 	{0x0006,
2381*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2382*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2383*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2384*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2385*4882a593Smuzhiyun 	{0x0005,
2386*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2387*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2388*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2389*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
2390*4882a593Smuzhiyun 	{0x0005,
2391*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2392*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2393*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2394*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
2395*4882a593Smuzhiyun 	{0x0010,
2396*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2397*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2398*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2399*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(6), 0},
2400*4882a593Smuzhiyun 	{0x0000,
2401*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2402*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2403*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2404*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
2405*4882a593Smuzhiyun 	{0x0020,
2406*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2407*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2408*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2409*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2410*4882a593Smuzhiyun 	{0xFFFF,
2411*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2412*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2413*4882a593Smuzhiyun 	 0,
2414*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2415*4882a593Smuzhiyun };
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8723d[] = {
2418*4882a593Smuzhiyun 	{0x0007,
2419*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2420*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2421*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2422*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x20},
2423*4882a593Smuzhiyun 	{0x0005,
2424*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2425*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
2426*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2427*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)},
2428*4882a593Smuzhiyun 	{0x0005,
2429*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2430*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2431*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2432*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(2), BIT(2)},
2433*4882a593Smuzhiyun 	{0x0005,
2434*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2435*4882a593Smuzhiyun 	 RTW_PWR_INTF_PCI_MSK,
2436*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2437*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3) | BIT(4)},
2438*4882a593Smuzhiyun 	{0x004A,
2439*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2440*4882a593Smuzhiyun 	 RTW_PWR_INTF_USB_MSK,
2441*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2442*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 1},
2443*4882a593Smuzhiyun 	{0x0023,
2444*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2445*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2446*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2447*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
2448*4882a593Smuzhiyun 	{0x0086,
2449*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2450*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2451*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
2452*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2453*4882a593Smuzhiyun 	{0x0086,
2454*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2455*4882a593Smuzhiyun 	 RTW_PWR_INTF_SDIO_MSK,
2456*4882a593Smuzhiyun 	 RTW_PWR_ADDR_SDIO,
2457*4882a593Smuzhiyun 	 RTW_PWR_CMD_POLLING, BIT(1), 0},
2458*4882a593Smuzhiyun 	{0xFFFF,
2459*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2460*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2461*4882a593Smuzhiyun 	 0,
2462*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd trans_act_to_post_carddis_8723d[] = {
2466*4882a593Smuzhiyun 	{0x001D,
2467*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2468*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2469*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2470*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), 0},
2471*4882a593Smuzhiyun 	{0x001D,
2472*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2473*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2474*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2475*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
2476*4882a593Smuzhiyun 	{0x001C,
2477*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2478*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2479*4882a593Smuzhiyun 	 RTW_PWR_ADDR_MAC,
2480*4882a593Smuzhiyun 	 RTW_PWR_CMD_WRITE, 0xFF, 0x0E},
2481*4882a593Smuzhiyun 	{0xFFFF,
2482*4882a593Smuzhiyun 	 RTW_PWR_CUT_ALL_MSK,
2483*4882a593Smuzhiyun 	 RTW_PWR_INTF_ALL_MSK,
2484*4882a593Smuzhiyun 	 0,
2485*4882a593Smuzhiyun 	 RTW_PWR_CMD_END, 0, 0},
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun static const struct rtw_pwr_seq_cmd *card_disable_flow_8723d[] = {
2489*4882a593Smuzhiyun 	trans_act_to_lps_8723d,
2490*4882a593Smuzhiyun 	trans_act_to_pre_carddis_8723d,
2491*4882a593Smuzhiyun 	trans_act_to_cardemu_8723d,
2492*4882a593Smuzhiyun 	trans_cardemu_to_carddis_8723d,
2493*4882a593Smuzhiyun 	trans_act_to_post_carddis_8723d,
2494*4882a593Smuzhiyun 	NULL
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun static const struct rtw_page_table page_table_8723d[] = {
2498*4882a593Smuzhiyun 	{12, 2, 2, 0, 1},
2499*4882a593Smuzhiyun 	{12, 2, 2, 0, 1},
2500*4882a593Smuzhiyun 	{12, 2, 2, 0, 1},
2501*4882a593Smuzhiyun 	{12, 2, 2, 0, 1},
2502*4882a593Smuzhiyun 	{12, 2, 2, 0, 1},
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun static const struct rtw_rqpn rqpn_table_8723d[] = {
2506*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2507*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2508*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2509*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2510*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2511*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2512*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2513*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH,
2514*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2515*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2516*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2517*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
2518*4882a593Smuzhiyun 	{RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
2519*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
2520*4882a593Smuzhiyun 	 RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
2521*4882a593Smuzhiyun };
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun static const struct rtw_prioq_addrs prioq_addrs_8723d = {
2524*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_EXTRA] = {
2525*4882a593Smuzhiyun 		.rsvd = REG_RQPN_NPQ + 2, .avail = REG_RQPN_NPQ + 3,
2526*4882a593Smuzhiyun 	},
2527*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_LOW] = {
2528*4882a593Smuzhiyun 		.rsvd = REG_RQPN + 1, .avail = REG_FIFOPAGE_CTRL_2 + 1,
2529*4882a593Smuzhiyun 	},
2530*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_NORMAL] = {
2531*4882a593Smuzhiyun 		.rsvd = REG_RQPN_NPQ, .avail = REG_RQPN_NPQ + 1,
2532*4882a593Smuzhiyun 	},
2533*4882a593Smuzhiyun 	.prio[RTW_DMA_MAPPING_HIGH] = {
2534*4882a593Smuzhiyun 		.rsvd = REG_RQPN, .avail = REG_FIFOPAGE_CTRL_2,
2535*4882a593Smuzhiyun 	},
2536*4882a593Smuzhiyun 	.wsize = false,
2537*4882a593Smuzhiyun };
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun static const struct rtw_intf_phy_para pcie_gen1_param_8723d[] = {
2540*4882a593Smuzhiyun 	{0x0008, 0x4a22,
2541*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2542*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
2543*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2544*4882a593Smuzhiyun 	{0x0009, 0x1000,
2545*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2546*4882a593Smuzhiyun 	 ~(RTW_INTF_PHY_CUT_A | RTW_INTF_PHY_CUT_B),
2547*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2548*4882a593Smuzhiyun 	{0xFFFF, 0x0000,
2549*4882a593Smuzhiyun 	 RTW_IP_SEL_PHY,
2550*4882a593Smuzhiyun 	 RTW_INTF_PHY_CUT_ALL,
2551*4882a593Smuzhiyun 	 RTW_INTF_PHY_PLATFORM_ALL},
2552*4882a593Smuzhiyun };
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun static const struct rtw_intf_phy_para_table phy_para_table_8723d = {
2555*4882a593Smuzhiyun 	.gen1_para	= pcie_gen1_param_8723d,
2556*4882a593Smuzhiyun 	.n_gen1_para	= ARRAY_SIZE(pcie_gen1_param_8723d),
2557*4882a593Smuzhiyun };
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun static const struct rtw_hw_reg rtw8723d_dig[] = {
2560*4882a593Smuzhiyun 	[0] = { .addr = 0xc50, .mask = 0x7f },
2561*4882a593Smuzhiyun 	[1] = { .addr = 0xc50, .mask = 0x7f },
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun static const struct rtw_hw_reg rtw8723d_dig_cck[] = {
2565*4882a593Smuzhiyun 	[0] = { .addr = 0xa0c, .mask = 0x3f00 },
2566*4882a593Smuzhiyun };
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun static const struct rtw_rf_sipi_addr rtw8723d_rf_sipi_addr[] = {
2569*4882a593Smuzhiyun 	[RF_PATH_A] = { .hssi_1 = 0x820, .lssi_read    = 0x8a0,
2570*4882a593Smuzhiyun 			.hssi_2 = 0x824, .lssi_read_pi = 0x8b8},
2571*4882a593Smuzhiyun 	[RF_PATH_B] = { .hssi_1 = 0x828, .lssi_read    = 0x8a4,
2572*4882a593Smuzhiyun 			.hssi_2 = 0x82c, .lssi_read_pi = 0x8bc},
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun static const struct rtw_ltecoex_addr rtw8723d_ltecoex_addr = {
2576*4882a593Smuzhiyun 	.ctrl = REG_LTECOEX_CTRL,
2577*4882a593Smuzhiyun 	.wdata = REG_LTECOEX_WRITE_DATA,
2578*4882a593Smuzhiyun 	.rdata = REG_LTECOEX_READ_DATA,
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun static const struct rtw_rfe_def rtw8723d_rfe_defs[] = {
2582*4882a593Smuzhiyun 	[0] = { .phy_pg_tbl	= &rtw8723d_bb_pg_tbl,
2583*4882a593Smuzhiyun 		.txpwr_lmt_tbl	= &rtw8723d_txpwr_lmt_tbl,},
2584*4882a593Smuzhiyun };
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2gb_n[] = {
2587*4882a593Smuzhiyun 	0, 0, 1, 1, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 5,
2588*4882a593Smuzhiyun 	6, 6, 7, 7, 8, 8, 8, 9, 9, 9, 10, 10, 10, 10, 10
2589*4882a593Smuzhiyun };
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2gb_p[] = {
2592*4882a593Smuzhiyun 	0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 7,
2593*4882a593Smuzhiyun 	7, 8, 8, 8, 9, 9, 10, 10, 10, 10, 10, 10, 10, 10, 10
2594*4882a593Smuzhiyun };
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2ga_n[] = {
2597*4882a593Smuzhiyun 	0, 0, 1, 1, 1, 2, 2, 3, 4, 4, 4, 4, 5, 5, 5,
2598*4882a593Smuzhiyun 	6, 6, 7, 7, 8, 8, 8, 9, 9, 9, 10, 10, 10, 10, 10
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2ga_p[] = {
2602*4882a593Smuzhiyun 	0, 0, 1, 1, 2, 2, 2, 3, 3, 4, 4, 5, 5, 6, 7,
2603*4882a593Smuzhiyun 	7, 8, 8, 8, 9, 9, 10, 10, 10, 10, 10, 10, 10, 10, 10
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2g_cck_b_n[] = {
2607*4882a593Smuzhiyun 	0, 1, 1, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6,
2608*4882a593Smuzhiyun 	6, 7, 7, 7, 8, 8, 9, 9, 10, 10, 11, 11, 11, 11, 11
2609*4882a593Smuzhiyun };
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2g_cck_b_p[] = {
2612*4882a593Smuzhiyun 	0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7,
2613*4882a593Smuzhiyun 	7, 8, 9, 9, 10, 10, 11, 11, 11, 11, 11, 11, 11, 11, 11
2614*4882a593Smuzhiyun };
2615*4882a593Smuzhiyun 
2616*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2g_cck_a_n[] = {
2617*4882a593Smuzhiyun 	0, 1, 1, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6,
2618*4882a593Smuzhiyun 	6, 7, 7, 7, 8, 8, 9, 9, 10, 10, 11, 11, 11, 11, 11
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun static const u8 rtw8723d_pwrtrk_2g_cck_a_p[] = {
2622*4882a593Smuzhiyun 	0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7,
2623*4882a593Smuzhiyun 	7, 8, 9, 9, 10, 10, 11, 11, 11, 11, 11, 11, 11, 11, 11
2624*4882a593Smuzhiyun };
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun static const s8 rtw8723d_pwrtrk_xtal_n[] = {
2627*4882a593Smuzhiyun 	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2628*4882a593Smuzhiyun 	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun static const s8 rtw8723d_pwrtrk_xtal_p[] = {
2632*4882a593Smuzhiyun 	0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2633*4882a593Smuzhiyun 	0, -10, -12, -14, -16, -16, -16, -16, -16, -16, -16, -16, -16, -16, -16
2634*4882a593Smuzhiyun };
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun static const struct rtw_pwr_track_tbl rtw8723d_rtw_pwr_track_tbl = {
2637*4882a593Smuzhiyun 	.pwrtrk_2gb_n = rtw8723d_pwrtrk_2gb_n,
2638*4882a593Smuzhiyun 	.pwrtrk_2gb_p = rtw8723d_pwrtrk_2gb_p,
2639*4882a593Smuzhiyun 	.pwrtrk_2ga_n = rtw8723d_pwrtrk_2ga_n,
2640*4882a593Smuzhiyun 	.pwrtrk_2ga_p = rtw8723d_pwrtrk_2ga_p,
2641*4882a593Smuzhiyun 	.pwrtrk_2g_cckb_n = rtw8723d_pwrtrk_2g_cck_b_n,
2642*4882a593Smuzhiyun 	.pwrtrk_2g_cckb_p = rtw8723d_pwrtrk_2g_cck_b_p,
2643*4882a593Smuzhiyun 	.pwrtrk_2g_ccka_n = rtw8723d_pwrtrk_2g_cck_a_n,
2644*4882a593Smuzhiyun 	.pwrtrk_2g_ccka_p = rtw8723d_pwrtrk_2g_cck_a_p,
2645*4882a593Smuzhiyun 	.pwrtrk_xtal_p = rtw8723d_pwrtrk_xtal_p,
2646*4882a593Smuzhiyun 	.pwrtrk_xtal_n = rtw8723d_pwrtrk_xtal_n,
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun static const struct rtw_reg_domain coex_info_hw_regs_8723d[] = {
2650*4882a593Smuzhiyun 	{0x948, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2651*4882a593Smuzhiyun 	{0x67, BIT(7), RTW_REG_DOMAIN_MAC8},
2652*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2653*4882a593Smuzhiyun 	{0x964, BIT(1), RTW_REG_DOMAIN_MAC8},
2654*4882a593Smuzhiyun 	{0x864, BIT(0), RTW_REG_DOMAIN_MAC8},
2655*4882a593Smuzhiyun 	{0xab7, BIT(5), RTW_REG_DOMAIN_MAC8},
2656*4882a593Smuzhiyun 	{0xa01, BIT(7), RTW_REG_DOMAIN_MAC8},
2657*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2658*4882a593Smuzhiyun 	{0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2659*4882a593Smuzhiyun 	{0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2660*4882a593Smuzhiyun 	{0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16},
2661*4882a593Smuzhiyun 	{0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2662*4882a593Smuzhiyun 	{0x45e, BIT(3), RTW_REG_DOMAIN_MAC8},
2663*4882a593Smuzhiyun 	{0, 0, RTW_REG_DOMAIN_NL},
2664*4882a593Smuzhiyun 	{0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8},
2665*4882a593Smuzhiyun 	{0x40, BIT(5), RTW_REG_DOMAIN_MAC8},
2666*4882a593Smuzhiyun 	{0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32},
2667*4882a593Smuzhiyun 	{0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
2668*4882a593Smuzhiyun 	{0x953, BIT(1), RTW_REG_DOMAIN_MAC8},
2669*4882a593Smuzhiyun };
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun struct rtw_chip_info rtw8723d_hw_spec = {
2672*4882a593Smuzhiyun 	.ops = &rtw8723d_ops,
2673*4882a593Smuzhiyun 	.id = RTW_CHIP_TYPE_8723D,
2674*4882a593Smuzhiyun 	.fw_name = "rtw88/rtw8723d_fw.bin",
2675*4882a593Smuzhiyun 	.wlan_cpu = RTW_WCPU_11N,
2676*4882a593Smuzhiyun 	.tx_pkt_desc_sz = 40,
2677*4882a593Smuzhiyun 	.tx_buf_desc_sz = 16,
2678*4882a593Smuzhiyun 	.rx_pkt_desc_sz = 24,
2679*4882a593Smuzhiyun 	.rx_buf_desc_sz = 8,
2680*4882a593Smuzhiyun 	.phy_efuse_size = 512,
2681*4882a593Smuzhiyun 	.log_efuse_size = 512,
2682*4882a593Smuzhiyun 	.ptct_efuse_size = 96 + 1,
2683*4882a593Smuzhiyun 	.txff_size = 32768,
2684*4882a593Smuzhiyun 	.rxff_size = 16384,
2685*4882a593Smuzhiyun 	.txgi_factor = 1,
2686*4882a593Smuzhiyun 	.is_pwr_by_rate_dec = true,
2687*4882a593Smuzhiyun 	.max_power_index = 0x3f,
2688*4882a593Smuzhiyun 	.csi_buf_pg_num = 0,
2689*4882a593Smuzhiyun 	.band = RTW_BAND_2G,
2690*4882a593Smuzhiyun 	.page_size = 128,
2691*4882a593Smuzhiyun 	.dig_min = 0x20,
2692*4882a593Smuzhiyun 	.ht_supported = true,
2693*4882a593Smuzhiyun 	.vht_supported = false,
2694*4882a593Smuzhiyun 	.lps_deep_mode_supported = 0,
2695*4882a593Smuzhiyun 	.sys_func_en = 0xFD,
2696*4882a593Smuzhiyun 	.pwr_on_seq = card_enable_flow_8723d,
2697*4882a593Smuzhiyun 	.pwr_off_seq = card_disable_flow_8723d,
2698*4882a593Smuzhiyun 	.page_table = page_table_8723d,
2699*4882a593Smuzhiyun 	.rqpn_table = rqpn_table_8723d,
2700*4882a593Smuzhiyun 	.prioq_addrs = &prioq_addrs_8723d,
2701*4882a593Smuzhiyun 	.intf_table = &phy_para_table_8723d,
2702*4882a593Smuzhiyun 	.dig = rtw8723d_dig,
2703*4882a593Smuzhiyun 	.dig_cck = rtw8723d_dig_cck,
2704*4882a593Smuzhiyun 	.rf_sipi_addr = {0x840, 0x844},
2705*4882a593Smuzhiyun 	.rf_sipi_read_addr = rtw8723d_rf_sipi_addr,
2706*4882a593Smuzhiyun 	.fix_rf_phy_num = 2,
2707*4882a593Smuzhiyun 	.ltecoex_addr = &rtw8723d_ltecoex_addr,
2708*4882a593Smuzhiyun 	.mac_tbl = &rtw8723d_mac_tbl,
2709*4882a593Smuzhiyun 	.agc_tbl = &rtw8723d_agc_tbl,
2710*4882a593Smuzhiyun 	.bb_tbl = &rtw8723d_bb_tbl,
2711*4882a593Smuzhiyun 	.rf_tbl = {&rtw8723d_rf_a_tbl},
2712*4882a593Smuzhiyun 	.rfe_defs = rtw8723d_rfe_defs,
2713*4882a593Smuzhiyun 	.rfe_defs_size = ARRAY_SIZE(rtw8723d_rfe_defs),
2714*4882a593Smuzhiyun 	.rx_ldpc = false,
2715*4882a593Smuzhiyun 	.pwr_track_tbl = &rtw8723d_rtw_pwr_track_tbl,
2716*4882a593Smuzhiyun 	.iqk_threshold = 8,
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun 	.coex_para_ver = 0x2007022f,
2719*4882a593Smuzhiyun 	.bt_desired_ver = 0x2f,
2720*4882a593Smuzhiyun 	.scbd_support = true,
2721*4882a593Smuzhiyun 	.new_scbd10_def = true,
2722*4882a593Smuzhiyun 	.pstdma_type = COEX_PSTDMA_FORCE_LPSOFF,
2723*4882a593Smuzhiyun 	.bt_rssi_type = COEX_BTRSSI_RATIO,
2724*4882a593Smuzhiyun 	.ant_isolation = 15,
2725*4882a593Smuzhiyun 	.rssi_tolerance = 2,
2726*4882a593Smuzhiyun 	.wl_rssi_step = wl_rssi_step_8723d,
2727*4882a593Smuzhiyun 	.bt_rssi_step = bt_rssi_step_8723d,
2728*4882a593Smuzhiyun 	.table_sant_num = ARRAY_SIZE(table_sant_8723d),
2729*4882a593Smuzhiyun 	.table_sant = table_sant_8723d,
2730*4882a593Smuzhiyun 	.table_nsant_num = ARRAY_SIZE(table_nsant_8723d),
2731*4882a593Smuzhiyun 	.table_nsant = table_nsant_8723d,
2732*4882a593Smuzhiyun 	.tdma_sant_num = ARRAY_SIZE(tdma_sant_8723d),
2733*4882a593Smuzhiyun 	.tdma_sant = tdma_sant_8723d,
2734*4882a593Smuzhiyun 	.tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8723d),
2735*4882a593Smuzhiyun 	.tdma_nsant = tdma_nsant_8723d,
2736*4882a593Smuzhiyun 	.wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8723d),
2737*4882a593Smuzhiyun 	.wl_rf_para_tx = rf_para_tx_8723d,
2738*4882a593Smuzhiyun 	.wl_rf_para_rx = rf_para_rx_8723d,
2739*4882a593Smuzhiyun 	.bt_afh_span_bw20 = 0x20,
2740*4882a593Smuzhiyun 	.bt_afh_span_bw40 = 0x30,
2741*4882a593Smuzhiyun 	.afh_5g_num = ARRAY_SIZE(afh_5g_8723d),
2742*4882a593Smuzhiyun 	.afh_5g = afh_5g_8723d,
2743*4882a593Smuzhiyun 	.btg_reg = &btg_reg_8723d,
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	.coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8723d),
2746*4882a593Smuzhiyun 	.coex_info_hw_regs = coex_info_hw_regs_8723d,
2747*4882a593Smuzhiyun };
2748*4882a593Smuzhiyun EXPORT_SYMBOL(rtw8723d_hw_spec);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun MODULE_FIRMWARE("rtw88/rtw8723d_fw.bin");
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun MODULE_AUTHOR("Realtek Corporation");
2753*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 802.11n wireless 8723d driver");
2754*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
2755