xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtw88/reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019  Realtek Corporation
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #ifndef __RTW_REG_DEF_H__
6*4882a593Smuzhiyun #define __RTW_REG_DEF_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define REG_SYS_FUNC_EN		0x0002
9*4882a593Smuzhiyun #define BIT_FEN_EN_25_1		BIT(13)
10*4882a593Smuzhiyun #define BIT_FEN_ELDR		BIT(12)
11*4882a593Smuzhiyun #define BIT_FEN_CPUEN		BIT(2)
12*4882a593Smuzhiyun #define BIT_FEN_BB_GLB_RST	BIT(1)
13*4882a593Smuzhiyun #define BIT_FEN_BB_RSTB		BIT(0)
14*4882a593Smuzhiyun #define BIT_R_DIS_PRST		BIT(6)
15*4882a593Smuzhiyun #define BIT_WLOCK_1C_B6		BIT(5)
16*4882a593Smuzhiyun #define REG_SYS_PW_CTRL		0x0004
17*4882a593Smuzhiyun #define BIT_PFM_WOWL		BIT(3)
18*4882a593Smuzhiyun #define REG_SYS_CLK_CTRL	0x0008
19*4882a593Smuzhiyun #define BIT_CPU_CLK_EN		BIT(14)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define REG_SYS_CLKR		0x0008
22*4882a593Smuzhiyun #define BIT_ANA8M		BIT(1)
23*4882a593Smuzhiyun #define BIT_WAKEPAD_EN		BIT(3)
24*4882a593Smuzhiyun #define BIT_LOADER_CLK_EN	BIT(5)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define REG_RSV_CTRL		0x001C
27*4882a593Smuzhiyun #define DISABLE_PI		0x3
28*4882a593Smuzhiyun #define ENABLE_PI		0x2
29*4882a593Smuzhiyun #define BITS_RFC_DIRECT		(BIT(31) | BIT(30))
30*4882a593Smuzhiyun #define BIT_WLMCU_IOIF		BIT(0)
31*4882a593Smuzhiyun #define REG_RF_CTRL		0x001F
32*4882a593Smuzhiyun #define BIT_RF_SDM_RSTB		BIT(2)
33*4882a593Smuzhiyun #define BIT_RF_RSTB		BIT(1)
34*4882a593Smuzhiyun #define BIT_RF_EN		BIT(0)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define REG_AFE_CTRL1		0x0024
37*4882a593Smuzhiyun #define BIT_MAC_CLK_SEL		(BIT(20) | BIT(21))
38*4882a593Smuzhiyun #define REG_EFUSE_CTRL		0x0030
39*4882a593Smuzhiyun #define BIT_EF_FLAG		BIT(31)
40*4882a593Smuzhiyun #define BIT_SHIFT_EF_ADDR	8
41*4882a593Smuzhiyun #define BIT_MASK_EF_ADDR	0x3ff
42*4882a593Smuzhiyun #define BIT_MASK_EF_DATA	0xff
43*4882a593Smuzhiyun #define BITS_EF_ADDR		(BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR)
44*4882a593Smuzhiyun #define BITS_PLL		0xf0
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL	0x24
47*4882a593Smuzhiyun #define REG_AFE_PLL_CTRL	0x28
48*4882a593Smuzhiyun #define REG_AFE_CTRL3		0x2c
49*4882a593Smuzhiyun #define BIT_MASK_XTAL		0x00FFF000
50*4882a593Smuzhiyun #define BIT_XTAL_GMP_BIT4	BIT(28)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define REG_LDO_EFUSE_CTRL	0x0034
53*4882a593Smuzhiyun #define BIT_MASK_EFUSE_BANK_SEL	(BIT(8) | BIT(9))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define BIT_LDO25_VOLTAGE_V25	0x03
56*4882a593Smuzhiyun #define BIT_MASK_LDO25_VOLTAGE	GENMASK(6, 4)
57*4882a593Smuzhiyun #define BIT_SHIFT_LDO25_VOLTAGE	4
58*4882a593Smuzhiyun #define BIT_LDO25_EN		BIT(7)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define REG_GPIO_MUXCFG		0x0040
61*4882a593Smuzhiyun #define BIT_FSPI_EN		BIT(19)
62*4882a593Smuzhiyun #define BIT_EN_SIC		BIT(12)
63*4882a593Smuzhiyun #define BIT_BT_AOD_GPIO3	BIT(9)
64*4882a593Smuzhiyun #define BIT_PO_BT_PTA_PINS	BIT(9)
65*4882a593Smuzhiyun #define BIT_BT_PTA_EN		BIT(5)
66*4882a593Smuzhiyun #define BIT_WLRFE_4_5_EN	BIT(2)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define REG_LED_CFG		0x004C
69*4882a593Smuzhiyun #define BIT_LNAON_SEL_EN	BIT(26)
70*4882a593Smuzhiyun #define BIT_PAPE_SEL_EN		BIT(25)
71*4882a593Smuzhiyun #define BIT_DPDT_WL_SEL		BIT(24)
72*4882a593Smuzhiyun #define BIT_DPDT_SEL_EN		BIT(23)
73*4882a593Smuzhiyun #define REG_LEDCFG2		0x004E
74*4882a593Smuzhiyun #define REG_PAD_CTRL1		0x0064
75*4882a593Smuzhiyun #define BIT_BT_BTG_SEL		BIT(31)
76*4882a593Smuzhiyun #define BIT_PAPE_WLBT_SEL	BIT(29)
77*4882a593Smuzhiyun #define BIT_LNAON_WLBT_SEL	BIT(28)
78*4882a593Smuzhiyun #define BIT_BTGP_JTAG_EN	BIT(24)
79*4882a593Smuzhiyun #define BIT_BTGP_SPI_EN		BIT(20)
80*4882a593Smuzhiyun #define BIT_LED1DIS		BIT(15)
81*4882a593Smuzhiyun #define BIT_SW_DPDT_SEL_DATA	BIT(0)
82*4882a593Smuzhiyun #define REG_WL_BT_PWR_CTRL	0x0068
83*4882a593Smuzhiyun #define BIT_BT_FUNC_EN		BIT(18)
84*4882a593Smuzhiyun #define BIT_BT_DIG_CLK_EN	BIT(8)
85*4882a593Smuzhiyun #define REG_SYS_SDIO_CTRL	0x0070
86*4882a593Smuzhiyun #define BIT_DBG_GNT_WL_BT	BIT(27)
87*4882a593Smuzhiyun #define BIT_LTE_MUX_CTRL_PATH	BIT(26)
88*4882a593Smuzhiyun #define REG_HCI_OPT_CTRL	0x0074
89*4882a593Smuzhiyun #define BIT_USB_SUS_DIS		BIT(8)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define REG_AFE_CTRL_4		0x0078
92*4882a593Smuzhiyun #define BIT_CK320M_AFE_EN	BIT(4)
93*4882a593Smuzhiyun #define BIT_EN_SYN		BIT(15)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define REG_LDO_SWR_CTRL	0x007C
96*4882a593Smuzhiyun #define LDO_SEL			0xC3
97*4882a593Smuzhiyun #define SPS_SEL			0x83
98*4882a593Smuzhiyun #define BIT_XTA1		BIT(29)
99*4882a593Smuzhiyun #define BIT_XTA0		BIT(28)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define REG_MCUFW_CTRL		0x0080
102*4882a593Smuzhiyun #define BIT_ANA_PORT_EN		BIT(22)
103*4882a593Smuzhiyun #define BIT_MAC_PORT_EN		BIT(21)
104*4882a593Smuzhiyun #define BIT_BOOT_FSPI_EN	BIT(20)
105*4882a593Smuzhiyun #define BIT_ROM_DLEN		BIT(19)
106*4882a593Smuzhiyun #define BIT_ROM_PGE		GENMASK(18, 16)	/* legacy only */
107*4882a593Smuzhiyun #define BIT_SHIFT_ROM_PGE	16
108*4882a593Smuzhiyun #define BIT_FW_INIT_RDY		BIT(15)
109*4882a593Smuzhiyun #define BIT_FW_DW_RDY		BIT(14)
110*4882a593Smuzhiyun #define BIT_RPWM_TOGGLE		BIT(7)
111*4882a593Smuzhiyun #define BIT_RAM_DL_SEL		BIT(7)	/* legacy only */
112*4882a593Smuzhiyun #define BIT_DMEM_CHKSUM_OK	BIT(6)
113*4882a593Smuzhiyun #define BIT_WINTINI_RDY		BIT(6)	/* legacy only */
114*4882a593Smuzhiyun #define BIT_DMEM_DW_OK		BIT(5)
115*4882a593Smuzhiyun #define BIT_IMEM_CHKSUM_OK	BIT(4)
116*4882a593Smuzhiyun #define BIT_IMEM_DW_OK		BIT(3)
117*4882a593Smuzhiyun #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2)
118*4882a593Smuzhiyun #define BIT_FWDL_CHK_RPT	BIT(2)	/* legacy only */
119*4882a593Smuzhiyun #define BIT_MCUFWDL_RDY		BIT(1)	/* legacy only */
120*4882a593Smuzhiyun #define BIT_MCUFWDL_EN		BIT(0)
121*4882a593Smuzhiyun #define BIT_CHECK_SUM_OK	(BIT(4) | BIT(6))
122*4882a593Smuzhiyun #define FW_READY		(BIT_FW_INIT_RDY | BIT_FW_DW_RDY |             \
123*4882a593Smuzhiyun 				 BIT_IMEM_DW_OK | BIT_DMEM_DW_OK |             \
124*4882a593Smuzhiyun 				 BIT_CHECK_SUM_OK)
125*4882a593Smuzhiyun #define FW_READY_LEGACY		(BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT |	       \
126*4882a593Smuzhiyun 				 BIT_WINTINI_RDY | BIT_RAM_DL_SEL)
127*4882a593Smuzhiyun #define FW_READY_MASK		0xffff
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define REG_MCU_TST_CFG		0x84
130*4882a593Smuzhiyun #define VAL_FW_TRIGGER		0x1
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define REG_EFUSE_ACCESS	0x00CF
133*4882a593Smuzhiyun #define EFUSE_ACCESS_ON		0x69
134*4882a593Smuzhiyun #define EFUSE_ACCESS_OFF	0x00
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define REG_WLRF1		0x00EC
137*4882a593Smuzhiyun #define REG_WIFI_BT_INFO	0x00AA
138*4882a593Smuzhiyun #define BIT_BT_INT_EN		BIT(15)
139*4882a593Smuzhiyun #define REG_SYS_CFG1		0x00F0
140*4882a593Smuzhiyun #define	BIT_RTL_ID		BIT(23)
141*4882a593Smuzhiyun #define BIT_LDO			BIT(24)
142*4882a593Smuzhiyun #define BIT_RF_TYPE_ID		BIT(27)
143*4882a593Smuzhiyun #define BIT_SHIFT_VENDOR_ID	16
144*4882a593Smuzhiyun #define BIT_MASK_VENDOR_ID	0xf
145*4882a593Smuzhiyun #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID)
146*4882a593Smuzhiyun #define BITS_VENDOR_ID		(BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID)
147*4882a593Smuzhiyun #define BIT_CLEAR_VENDOR_ID(x)	((x) & (~BITS_VENDOR_ID))
148*4882a593Smuzhiyun #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID)
149*4882a593Smuzhiyun #define BIT_SHIFT_CHIP_VER	12
150*4882a593Smuzhiyun #define BIT_MASK_CHIP_VER	0xf
151*4882a593Smuzhiyun #define BIT_CHIP_VER(x)	 (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER)
152*4882a593Smuzhiyun #define BITS_CHIP_VER		(BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER)
153*4882a593Smuzhiyun #define BIT_CLEAR_CHIP_VER(x)	((x) & (~BITS_CHIP_VER))
154*4882a593Smuzhiyun #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER)
155*4882a593Smuzhiyun #define REG_SYS_STATUS1		0x00F4
156*4882a593Smuzhiyun #define REG_SYS_STATUS2		0x00F8
157*4882a593Smuzhiyun #define REG_SYS_CFG2		0x00FC
158*4882a593Smuzhiyun #define REG_WLRF1		0x00EC
159*4882a593Smuzhiyun #define BIT_WLRF1_BBRF_EN	(BIT(24) | BIT(25) | BIT(26))
160*4882a593Smuzhiyun #define REG_CR			0x0100
161*4882a593Smuzhiyun #define BIT_32K_CAL_TMR_EN	BIT(10)
162*4882a593Smuzhiyun #define BIT_MAC_SEC_EN		BIT(9)
163*4882a593Smuzhiyun #define BIT_ENSWBCN		BIT(8)
164*4882a593Smuzhiyun #define BIT_MACRXEN		BIT(7)
165*4882a593Smuzhiyun #define BIT_MACTXEN		BIT(6)
166*4882a593Smuzhiyun #define BIT_SCHEDULE_EN		BIT(5)
167*4882a593Smuzhiyun #define BIT_PROTOCOL_EN		BIT(4)
168*4882a593Smuzhiyun #define BIT_RXDMA_EN		BIT(3)
169*4882a593Smuzhiyun #define BIT_TXDMA_EN		BIT(2)
170*4882a593Smuzhiyun #define BIT_HCI_RXDMA_EN	BIT(1)
171*4882a593Smuzhiyun #define BIT_HCI_TXDMA_EN	BIT(0)
172*4882a593Smuzhiyun #define MAC_TRX_ENABLE	(BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \
173*4882a593Smuzhiyun 			BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \
174*4882a593Smuzhiyun 			BIT_MACTXEN | BIT_MACRXEN)
175*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_VOQ_MAP	4
176*4882a593Smuzhiyun #define BIT_MASK_TXDMA_VOQ_MAP	0x3
177*4882a593Smuzhiyun #define BIT_TXDMA_VOQ_MAP(x)                                                   \
178*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP)
179*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_VIQ_MAP	6
180*4882a593Smuzhiyun #define BIT_MASK_TXDMA_VIQ_MAP	0x3
181*4882a593Smuzhiyun #define BIT_TXDMA_VIQ_MAP(x)                                                   \
182*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP)
183*4882a593Smuzhiyun #define REG_TXDMA_PQ_MAP	0x010C
184*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_BEQ_MAP	8
185*4882a593Smuzhiyun #define BIT_MASK_TXDMA_BEQ_MAP	0x3
186*4882a593Smuzhiyun #define BIT_TXDMA_BEQ_MAP(x)                                                   \
187*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP)
188*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_BKQ_MAP	10
189*4882a593Smuzhiyun #define BIT_MASK_TXDMA_BKQ_MAP	0x3
190*4882a593Smuzhiyun #define BIT_TXDMA_BKQ_MAP(x)                                                   \
191*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP)
192*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_MGQ_MAP	12
193*4882a593Smuzhiyun #define BIT_MASK_TXDMA_MGQ_MAP	0x3
194*4882a593Smuzhiyun #define BIT_TXDMA_MGQ_MAP(x)                                                   \
195*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP)
196*4882a593Smuzhiyun #define BIT_SHIFT_TXDMA_HIQ_MAP	14
197*4882a593Smuzhiyun #define BIT_MASK_TXDMA_HIQ_MAP	0x3
198*4882a593Smuzhiyun #define BIT_TXDMA_HIQ_MAP(x)                                                   \
199*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP)
200*4882a593Smuzhiyun #define BIT_SHIFT_TXSC_40M	4
201*4882a593Smuzhiyun #define BIT_MASK_TXSC_40M	0xf
202*4882a593Smuzhiyun #define BIT_TXSC_40M(x)							       \
203*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M)
204*4882a593Smuzhiyun #define BIT_SHIFT_TXSC_20M	0
205*4882a593Smuzhiyun #define BIT_MASK_TXSC_20M	0xf
206*4882a593Smuzhiyun #define BIT_TXSC_20M(x)							       \
207*4882a593Smuzhiyun 	(((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M)
208*4882a593Smuzhiyun #define BIT_SHIFT_MAC_CLK_SEL	20
209*4882a593Smuzhiyun #define MAC_CLK_HW_DEF_80M	0
210*4882a593Smuzhiyun #define MAC_CLK_HW_DEF_40M	1
211*4882a593Smuzhiyun #define MAC_CLK_HW_DEF_20M	2
212*4882a593Smuzhiyun #define MAC_CLK_SPEED		80
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define REG_CR			0x0100
215*4882a593Smuzhiyun #define REG_TRXFF_BNDY		0x0114
216*4882a593Smuzhiyun #define REG_RXFF_BNDY		0x011C
217*4882a593Smuzhiyun #define REG_FE1IMR		0x0120
218*4882a593Smuzhiyun #define BIT_FS_RXDONE		BIT(16)
219*4882a593Smuzhiyun #define REG_PKTBUF_DBG_CTRL	0x0140
220*4882a593Smuzhiyun #define REG_C2HEVT		0x01A0
221*4882a593Smuzhiyun #define REG_MCUTST_1		0x01C0
222*4882a593Smuzhiyun #define REG_MCUTST_II		0x01C4
223*4882a593Smuzhiyun #define REG_WOWLAN_WAKE_REASON	0x01C7
224*4882a593Smuzhiyun #define REG_HMETFR		0x01CC
225*4882a593Smuzhiyun #define REG_HMEBOX0		0x01D0
226*4882a593Smuzhiyun #define REG_HMEBOX1		0x01D4
227*4882a593Smuzhiyun #define REG_HMEBOX2		0x01D8
228*4882a593Smuzhiyun #define REG_HMEBOX3		0x01DC
229*4882a593Smuzhiyun #define REG_HMEBOX0_EX		0x01F0
230*4882a593Smuzhiyun #define REG_HMEBOX1_EX		0x01F4
231*4882a593Smuzhiyun #define REG_HMEBOX2_EX		0x01F8
232*4882a593Smuzhiyun #define REG_HMEBOX3_EX		0x01FC
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define REG_RQPN		0x0200
235*4882a593Smuzhiyun #define BIT_MASK_HPQ		0xff
236*4882a593Smuzhiyun #define BIT_SHIFT_HPQ		0
237*4882a593Smuzhiyun #define BIT_RQPN_HPQ(x)		(((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ)
238*4882a593Smuzhiyun #define BIT_MASK_LPQ		0xff
239*4882a593Smuzhiyun #define BIT_SHIFT_LPQ		8
240*4882a593Smuzhiyun #define BIT_RQPN_LPQ(x)		(((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ)
241*4882a593Smuzhiyun #define BIT_MASK_PUBQ		0xff
242*4882a593Smuzhiyun #define BIT_SHIFT_PUBQ		16
243*4882a593Smuzhiyun #define BIT_RQPN_PUBQ(x)	(((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ)
244*4882a593Smuzhiyun #define BIT_RQPN_HLP(h, l, p)	(BIT_LD_RQPN | BIT_RQPN_HPQ(h) |	       \
245*4882a593Smuzhiyun 				 BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p))
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define REG_FIFOPAGE_CTRL_2	0x0204
248*4882a593Smuzhiyun #define BIT_BCN_VALID_V1	BIT(15)
249*4882a593Smuzhiyun #define BIT_MASK_BCN_HEAD_1_V1	0xfff
250*4882a593Smuzhiyun #define REG_AUTO_LLT_V1		0x0208
251*4882a593Smuzhiyun #define BIT_AUTO_INIT_LLT_V1	BIT(0)
252*4882a593Smuzhiyun #define REG_DWBCN0_CTRL		0x0208
253*4882a593Smuzhiyun #define BIT_BCN_VALID		BIT(16)
254*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK	0x020C
255*4882a593Smuzhiyun #define BIT_DROP_DATA_EN	BIT(9)
256*4882a593Smuzhiyun #define REG_TXDMA_STATUS	0x0210
257*4882a593Smuzhiyun #define BTI_PAGE_OVF		BIT(2)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define REG_RQPN_NPQ		0x0214
260*4882a593Smuzhiyun #define BIT_MASK_NPQ		0xff
261*4882a593Smuzhiyun #define BIT_SHIFT_NPQ		0
262*4882a593Smuzhiyun #define BIT_MASK_EPQ		0xff
263*4882a593Smuzhiyun #define BIT_SHIFT_EPQ		16
264*4882a593Smuzhiyun #define BIT_RQPN_NPQ(x)		(((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ)
265*4882a593Smuzhiyun #define BIT_RQPN_EPQ(x)		(((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ)
266*4882a593Smuzhiyun #define BIT_RQPN_NE(n, e)	(BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e))
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define REG_AUTO_LLT		0x0224
269*4882a593Smuzhiyun #define BIT_AUTO_INIT_LLT	BIT(16)
270*4882a593Smuzhiyun #define REG_RQPN_CTRL_1		0x0228
271*4882a593Smuzhiyun #define REG_RQPN_CTRL_2		0x022C
272*4882a593Smuzhiyun #define BIT_LD_RQPN		BIT(31)
273*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_1	0x0230
274*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_2	0x0234
275*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_3	0x0238
276*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_4	0x023C
277*4882a593Smuzhiyun #define REG_FIFOPAGE_INFO_5	0x0240
278*4882a593Smuzhiyun #define REG_H2C_HEAD		0x0244
279*4882a593Smuzhiyun #define REG_H2C_TAIL		0x0248
280*4882a593Smuzhiyun #define REG_H2C_READ_ADDR	0x024C
281*4882a593Smuzhiyun #define REG_H2C_INFO		0x0254
282*4882a593Smuzhiyun #define REG_RXPKT_NUM		0x0284
283*4882a593Smuzhiyun #define BIT_RXDMA_REQ		BIT(19)
284*4882a593Smuzhiyun #define BIT_RW_RELEASE		BIT(18)
285*4882a593Smuzhiyun #define BIT_RXDMA_IDLE		BIT(17)
286*4882a593Smuzhiyun #define REG_RXPKTNUM		0x02B0
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define REG_INT_MIG		0x0304
289*4882a593Smuzhiyun #define REG_HCI_MIX_CFG		0x03FC
290*4882a593Smuzhiyun #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define REG_BCNQ_INFO		0x0418
293*4882a593Smuzhiyun #define BIT_MGQ_CPU_EMPTY	BIT(24)
294*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL	0x0420
295*4882a593Smuzhiyun #define BIT_EN_BCNQ_DL		BIT(22)
296*4882a593Smuzhiyun #define BIT_EN_WR_FREE_TAIL	BIT(20)
297*4882a593Smuzhiyun #define REG_HWSEQ_CTRL		0x0423
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define REG_BCNQ_BDNY_V1	0x0424
300*4882a593Smuzhiyun #define REG_BCNQ_BDNY		0x0424
301*4882a593Smuzhiyun #define REG_MGQ_BDNY		0x0425
302*4882a593Smuzhiyun #define REG_LIFETIME_EN		0x0426
303*4882a593Smuzhiyun #define BIT_BA_PARSER_EN	BIT(5)
304*4882a593Smuzhiyun #define REG_SPEC_SIFS		0x0428
305*4882a593Smuzhiyun #define REG_RETRY_LIMIT		0x042a
306*4882a593Smuzhiyun #define REG_DARFRC		0x0430
307*4882a593Smuzhiyun #define REG_DARFRCH		0x0434
308*4882a593Smuzhiyun #define REG_RARFRCH		0x043C
309*4882a593Smuzhiyun #define REG_ARFR0		0x0444
310*4882a593Smuzhiyun #define REG_ARFRH0		0x0448
311*4882a593Smuzhiyun #define REG_ARFR1_V1		0x044C
312*4882a593Smuzhiyun #define REG_ARFRH1_V1		0x0450
313*4882a593Smuzhiyun #define REG_CCK_CHECK		0x0454
314*4882a593Smuzhiyun #define BIT_CHECK_CCK_EN	BIT(7)
315*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME_V1	0x0455
316*4882a593Smuzhiyun #define REG_BCNQ1_BDNY_V1	0x0456
317*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME	0x0456
318*4882a593Smuzhiyun #define REG_WMAC_LBK_BF_HD	0x045D
319*4882a593Smuzhiyun #define REG_TX_HANG_CTRL	0x045E
320*4882a593Smuzhiyun #define BIT_EN_GNT_BT_AWAKE	BIT(3)
321*4882a593Smuzhiyun #define BIT_EN_EOF_V1		BIT(2)
322*4882a593Smuzhiyun #define REG_DATA_SC		0x0483
323*4882a593Smuzhiyun #define REG_ARFR4		0x049C
324*4882a593Smuzhiyun #define BIT_WL_RFK		BIT(0)
325*4882a593Smuzhiyun #define REG_ARFRH4		0x04A0
326*4882a593Smuzhiyun #define REG_ARFR5		0x04A4
327*4882a593Smuzhiyun #define REG_ARFRH5		0x04A8
328*4882a593Smuzhiyun #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC
329*4882a593Smuzhiyun #define BIT_PRE_TX_CMD		BIT(6)
330*4882a593Smuzhiyun #define REG_QUEUE_CTRL		0x04C6
331*4882a593Smuzhiyun #define BIT_PTA_WL_TX_EN	BIT(4)
332*4882a593Smuzhiyun #define BIT_PTA_EDCCA_EN	BIT(5)
333*4882a593Smuzhiyun #define REG_SINGLE_AMPDU_CTRL	0x04C7
334*4882a593Smuzhiyun #define BIT_EN_SINGLE_APMDU	BIT(7)
335*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL	0x04C8
336*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM	0x04CA
337*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL	0x04CC
338*4882a593Smuzhiyun #define REG_PRECNT_CTRL		0x04E5
339*4882a593Smuzhiyun #define BIT_BTCCA_CTRL		(BIT(0) | BIT(1))
340*4882a593Smuzhiyun #define BIT_EN_PRECNT		BIT(11)
341*4882a593Smuzhiyun #define REG_DUMMY_PAGE4_V1	0x04FC
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM	0x0500
344*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM	0x0504
345*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM	0x0508
346*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM	0x050C
347*4882a593Smuzhiyun #define BIT_MASK_TXOP_LMT	GENMASK(26, 16)
348*4882a593Smuzhiyun #define BIT_MASK_CWMAX		GENMASK(15, 12)
349*4882a593Smuzhiyun #define BIT_MASK_CWMIN		GENMASK(11, 8)
350*4882a593Smuzhiyun #define BIT_MASK_AIFS		GENMASK(7, 0)
351*4882a593Smuzhiyun #define REG_PIFS		0x0512
352*4882a593Smuzhiyun #define REG_SIFS		0x0514
353*4882a593Smuzhiyun #define BIT_SHIFT_SIFS_OFDM_CTX	8
354*4882a593Smuzhiyun #define BIT_SHIFT_SIFS_CCK_TRX	16
355*4882a593Smuzhiyun #define BIT_SHIFT_SIFS_OFDM_TRX	24
356*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME	0x051A
357*4882a593Smuzhiyun #define REG_SLOT		0x051B
358*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL	0x0520
359*4882a593Smuzhiyun #define BIT_SIFS_BK_EN		BIT(12)
360*4882a593Smuzhiyun #define REG_TXPAUSE		0x0522
361*4882a593Smuzhiyun #define REG_RD_CTRL		0x0524
362*4882a593Smuzhiyun #define BIT_DIS_TXOP_CFE	BIT(10)
363*4882a593Smuzhiyun #define BIT_DIS_LSIG_CFE	BIT(9)
364*4882a593Smuzhiyun #define BIT_DIS_STBC_CFE	BIT(8)
365*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT	0x0540
366*4882a593Smuzhiyun #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8
367*4882a593Smuzhiyun #define REG_RD_NAV_NXT		0x0544
368*4882a593Smuzhiyun #define REG_NAV_PROT_LEN	0x0546
369*4882a593Smuzhiyun #define REG_BCN_CTRL		0x0550
370*4882a593Smuzhiyun #define BIT_DIS_TSF_UDT		BIT(4)
371*4882a593Smuzhiyun #define BIT_EN_BCN_FUNCTION	BIT(3)
372*4882a593Smuzhiyun #define BIT_EN_TXBCN_RPT	BIT(2)
373*4882a593Smuzhiyun #define REG_BCN_CTRL_CLINT0	0x0551
374*4882a593Smuzhiyun #define REG_DRVERLYINT		0x0558
375*4882a593Smuzhiyun #define REG_BCNDMATIM		0x0559
376*4882a593Smuzhiyun #define REG_ATIMWND		0x055A
377*4882a593Smuzhiyun #define REG_USTIME_TSF		0x055C
378*4882a593Smuzhiyun #define REG_BCN_MAX_ERR		0x055D
379*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK	0x055E
380*4882a593Smuzhiyun #define REG_MISC_CTRL		0x0577
381*4882a593Smuzhiyun #define BIT_EN_FREE_CNT		BIT(3)
382*4882a593Smuzhiyun #define BIT_DIS_SECOND_CCA	(BIT(0) | BIT(1))
383*4882a593Smuzhiyun #define REG_HIQ_NO_LMT_EN	0x5A7
384*4882a593Smuzhiyun #define BIT_HIQ_NO_LMT_EN_ROOT	BIT(0)
385*4882a593Smuzhiyun #define REG_TIMER0_SRC_SEL	0x05B4
386*4882a593Smuzhiyun #define BIT_TSFT_SEL_TIMER0	(BIT(4) | BIT(5) | BIT(6))
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define REG_TCR			0x0604
389*4882a593Smuzhiyun #define BIT_PWRMGT_HWDATA_EN	BIT(7)
390*4882a593Smuzhiyun #define REG_RCR			0x0608
391*4882a593Smuzhiyun #define BIT_APP_FCS		BIT(31)
392*4882a593Smuzhiyun #define BIT_APP_MIC		BIT(30)
393*4882a593Smuzhiyun #define BIT_APP_ICV		BIT(29)
394*4882a593Smuzhiyun #define BIT_APP_PHYSTS		BIT(28)
395*4882a593Smuzhiyun #define BIT_APP_BASSN		BIT(27)
396*4882a593Smuzhiyun #define BIT_VHT_DACK		BIT(26)
397*4882a593Smuzhiyun #define BIT_TCPOFLD_EN		BIT(25)
398*4882a593Smuzhiyun #define BIT_ENMBID		BIT(24)
399*4882a593Smuzhiyun #define BIT_LSIGEN		BIT(23)
400*4882a593Smuzhiyun #define BIT_MFBEN		BIT(22)
401*4882a593Smuzhiyun #define BIT_DISCHKPPDLLEN	BIT(21)
402*4882a593Smuzhiyun #define BIT_PKTCTL_DLEN		BIT(20)
403*4882a593Smuzhiyun #define BIT_DISGCLK		BIT(19)
404*4882a593Smuzhiyun #define BIT_TIM_PARSER_EN	BIT(18)
405*4882a593Smuzhiyun #define BIT_BC_MD_EN		BIT(17)
406*4882a593Smuzhiyun #define BIT_UC_MD_EN		BIT(16)
407*4882a593Smuzhiyun #define BIT_RXSK_PERPKT		BIT(15)
408*4882a593Smuzhiyun #define BIT_HTC_LOC_CTRL	BIT(14)
409*4882a593Smuzhiyun #define BIT_RPFM_CAM_ENABLE	BIT(12)
410*4882a593Smuzhiyun #define BIT_TA_BCN		BIT(11)
411*4882a593Smuzhiyun #define BIT_RCR_ADF		BIT(11)
412*4882a593Smuzhiyun #define BIT_DISDECMYPKT		BIT(10)
413*4882a593Smuzhiyun #define BIT_AICV		BIT(9)
414*4882a593Smuzhiyun #define BIT_ACRC32		BIT(8)
415*4882a593Smuzhiyun #define BIT_CBSSID_BCN		BIT(7)
416*4882a593Smuzhiyun #define BIT_CBSSID_DATA		BIT(6)
417*4882a593Smuzhiyun #define BIT_APWRMGT		BIT(5)
418*4882a593Smuzhiyun #define BIT_ADD3		BIT(4)
419*4882a593Smuzhiyun #define BIT_AB			BIT(3)
420*4882a593Smuzhiyun #define BIT_AM			BIT(2)
421*4882a593Smuzhiyun #define BIT_APM			BIT(1)
422*4882a593Smuzhiyun #define BIT_AAP			BIT(0)
423*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT	0x060C
424*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ	0x060F
425*4882a593Smuzhiyun #define BIT_APP_PHYSTS		BIT(28)
426*4882a593Smuzhiyun #define REG_MAR			0x0620
427*4882a593Smuzhiyun #define REG_USTIME_EDCA		0x0638
428*4882a593Smuzhiyun #define REG_ACKTO_CCK		0x0639
429*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS	0x063A
430*4882a593Smuzhiyun #define REG_RESP_SIFS_CCK	0x063C
431*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM	0x063E
432*4882a593Smuzhiyun #define REG_ACKTO		0x0640
433*4882a593Smuzhiyun #define REG_EIFS		0x0642
434*4882a593Smuzhiyun #define REG_NAV_CTRL		0x0650
435*4882a593Smuzhiyun #define REG_WMAC_TRXPTCL_CTL	0x0668
436*4882a593Smuzhiyun #define BIT_RFMOD		(BIT(7) | BIT(8))
437*4882a593Smuzhiyun #define BIT_RFMOD_80M		BIT(8)
438*4882a593Smuzhiyun #define BIT_RFMOD_40M		BIT(7)
439*4882a593Smuzhiyun #define REG_WMAC_TRXPTCL_CTL_H	0x066C
440*4882a593Smuzhiyun #define REG_WKFMCAM_CMD		0x0698
441*4882a593Smuzhiyun #define BIT_WKFCAM_POLLING_V1	BIT(31)
442*4882a593Smuzhiyun #define BIT_WKFCAM_CLR_V1	BIT(30)
443*4882a593Smuzhiyun #define BIT_WKFCAM_WE		BIT(16)
444*4882a593Smuzhiyun #define BIT_SHIFT_WKFCAM_ADDR_V2	8
445*4882a593Smuzhiyun #define BIT_MASK_WKFCAM_ADDR_V2		0xff
446*4882a593Smuzhiyun #define BIT_WKFCAM_ADDR_V2(x)						       \
447*4882a593Smuzhiyun 	(((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
448*4882a593Smuzhiyun #define REG_WKFMCAM_RWD         0x069C
449*4882a593Smuzhiyun #define BIT_WKFMCAM_VALID	BIT(31)
450*4882a593Smuzhiyun #define BIT_WKFMCAM_BC		BIT(26)
451*4882a593Smuzhiyun #define BIT_WKFMCAM_MC		BIT(25)
452*4882a593Smuzhiyun #define BIT_WKFMCAM_UC		BIT(24)
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define REG_RXFLTMAP0		0x06A0
455*4882a593Smuzhiyun #define REG_RXFLTMAP1		0x06A2
456*4882a593Smuzhiyun #define REG_RXFLTMAP2		0x06A4
457*4882a593Smuzhiyun #define REG_RXFLTMAP4		0x068A
458*4882a593Smuzhiyun #define REG_BT_COEX_TABLE0	0x06C0
459*4882a593Smuzhiyun #define REG_BT_COEX_TABLE1	0x06C4
460*4882a593Smuzhiyun #define REG_BT_COEX_BRK_TABLE	0x06C8
461*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_H	0x06CC
462*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_H1	0x06CD
463*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_H2	0x06CE
464*4882a593Smuzhiyun #define REG_BT_COEX_TABLE_H3	0x06CF
465*4882a593Smuzhiyun #define REG_BBPSF_CTRL		0x06DC
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define REG_BT_COEX_V2		0x0763
468*4882a593Smuzhiyun #define BIT_GNT_BT_POLARITY	BIT(4)
469*4882a593Smuzhiyun #define BIT_LTE_COEX_EN		BIT(7)
470*4882a593Smuzhiyun #define REG_BT_STAT_CTRL	0x0778
471*4882a593Smuzhiyun #define REG_BT_TDMA_TIME	0x0790
472*4882a593Smuzhiyun #define REG_LTR_IDLE_LATENCY	0x0798
473*4882a593Smuzhiyun #define REG_LTR_ACTIVE_LATENCY	0x079C
474*4882a593Smuzhiyun #define REG_LTR_CTRL_BASIC	0x07A4
475*4882a593Smuzhiyun #define REG_WMAC_OPTION_FUNCTION 0x07D0
476*4882a593Smuzhiyun #define REG_WMAC_OPTION_FUNCTION_1 0x07D4
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define REG_FPGA0_RFMOD		0x0800
479*4882a593Smuzhiyun #define BIT_CCKEN		BIT(24)
480*4882a593Smuzhiyun #define BIT_OFDMEN		BIT(25)
481*4882a593Smuzhiyun #define REG_RX_GAIN_EN		0x081c
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun #define REG_RFE_CTRL_E		0x0974
484*4882a593Smuzhiyun #define REG_2ND_CCA_CTRL	0x0976
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define REG_CCK0_FAREPORT	0xa2c
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #define REG_DIS_DPD		0x0a70
489*4882a593Smuzhiyun #define DIS_DPD_MASK		GENMASK(9, 0)
490*4882a593Smuzhiyun #define DIS_DPD_RATE6M		BIT(0)
491*4882a593Smuzhiyun #define DIS_DPD_RATE9M		BIT(1)
492*4882a593Smuzhiyun #define DIS_DPD_RATEMCS0	BIT(2)
493*4882a593Smuzhiyun #define DIS_DPD_RATEMCS1	BIT(3)
494*4882a593Smuzhiyun #define DIS_DPD_RATEMCS8	BIT(4)
495*4882a593Smuzhiyun #define DIS_DPD_RATEMCS9	BIT(5)
496*4882a593Smuzhiyun #define DIS_DPD_RATEVHT1SS_MCS0	BIT(6)
497*4882a593Smuzhiyun #define DIS_DPD_RATEVHT1SS_MCS1	BIT(7)
498*4882a593Smuzhiyun #define DIS_DPD_RATEVHT2SS_MCS0	BIT(8)
499*4882a593Smuzhiyun #define DIS_DPD_RATEVHT2SS_MCS1	BIT(9)
500*4882a593Smuzhiyun #define DIS_DPD_RATEALL		GENMASK(9, 0)
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun #define REG_RFE_CTRL8		0x0cb4
503*4882a593Smuzhiyun #define BIT_MASK_RFE_SEL89	GENMASK(7, 0)
504*4882a593Smuzhiyun #define REG_RFE_INV8		0x0cbd
505*4882a593Smuzhiyun #define BIT_MASK_RFE_INV89	GENMASK(1, 0)
506*4882a593Smuzhiyun #define REG_RFE_INV16		0x0cbe
507*4882a593Smuzhiyun #define BIT_RFE_BUF_EN		BIT(3)
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #define REG_ANAPAR_XTAL_0	0x1040
510*4882a593Smuzhiyun #define REG_CPU_DMEM_CON	0x1080
511*4882a593Smuzhiyun #define BIT_WL_PLATFORM_RST	BIT(16)
512*4882a593Smuzhiyun #define BIT_WL_SECURITY_CLK	BIT(15)
513*4882a593Smuzhiyun #define BIT_DDMA_EN		BIT(8)
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #define REG_H2C_PKT_READADDR	0x10D0
516*4882a593Smuzhiyun #define REG_H2C_PKT_WRITEADDR	0x10D4
517*4882a593Smuzhiyun #define REG_FW_DBG7		0x10FC
518*4882a593Smuzhiyun #define FW_KEY_MASK		0xffffff00
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #define REG_CR_EXT		0x1100
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun #define REG_DDMA_CH0SA		0x1200
523*4882a593Smuzhiyun #define REG_DDMA_CH0DA		0x1204
524*4882a593Smuzhiyun #define REG_DDMA_CH0CTRL	0x1208
525*4882a593Smuzhiyun #define BIT_DDMACH0_OWN		BIT(31)
526*4882a593Smuzhiyun #define BIT_DDMACH0_CHKSUM_EN	BIT(29)
527*4882a593Smuzhiyun #define BIT_DDMACH0_CHKSUM_STS	BIT(27)
528*4882a593Smuzhiyun #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25)
529*4882a593Smuzhiyun #define BIT_DDMACH0_CHKSUM_CONT	BIT(24)
530*4882a593Smuzhiyun #define BIT_MASK_DDMACH0_DLEN	0x3ffff
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #define REG_H2CQ_CSR		0x1330
533*4882a593Smuzhiyun #define BIT_H2CQ_FULL		BIT(31)
534*4882a593Smuzhiyun #define REG_FAST_EDCA_VOVI_SETTING 0x1448
535*4882a593Smuzhiyun #define REG_FAST_EDCA_BEBK_SETTING 0x144C
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define REG_RXPSF_CTRL		0x1610
538*4882a593Smuzhiyun #define BIT_RXGCK_FIFOTHR_EN	BIT(28)
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26
541*4882a593Smuzhiyun #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3
542*4882a593Smuzhiyun #define BIT_RXGCK_VHT_FIFOTHR(x)                                               \
543*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
544*4882a593Smuzhiyun #define BITS_RXGCK_VHT_FIFOTHR                                                 \
545*4882a593Smuzhiyun 	(BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24
548*4882a593Smuzhiyun #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3
549*4882a593Smuzhiyun #define BIT_RXGCK_HT_FIFOTHR(x)                                                \
550*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR)
551*4882a593Smuzhiyun #define BITS_RXGCK_HT_FIFOTHR                                                  \
552*4882a593Smuzhiyun 	(BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22
555*4882a593Smuzhiyun #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3
556*4882a593Smuzhiyun #define BIT_RXGCK_OFDM_FIFOTHR(x)                                              \
557*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
558*4882a593Smuzhiyun #define BITS_RXGCK_OFDM_FIFOTHR                                                \
559*4882a593Smuzhiyun 	(BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20
562*4882a593Smuzhiyun #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3
563*4882a593Smuzhiyun #define BIT_RXGCK_CCK_FIFOTHR(x)                                               \
564*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
565*4882a593Smuzhiyun #define BITS_RXGCK_CCK_FIFOTHR                                                 \
566*4882a593Smuzhiyun 	(BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #define BIT_RXGCK_OFDMCCA_EN BIT(16)
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define BIT_SHIFT_RXPSF_PKTLENTHR 13
571*4882a593Smuzhiyun #define BIT_MASK_RXPSF_PKTLENTHR 0x7
572*4882a593Smuzhiyun #define BIT_RXPSF_PKTLENTHR(x)                                                 \
573*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR)
574*4882a593Smuzhiyun #define BITS_RXPSF_PKTLENTHR                                                   \
575*4882a593Smuzhiyun 	(BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR)
576*4882a593Smuzhiyun #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR))
577*4882a593Smuzhiyun #define BIT_SET_RXPSF_PKTLENTHR(x, v)                                          \
578*4882a593Smuzhiyun 	(BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v))
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #define BIT_RXPSF_CTRLEN	BIT(12)
581*4882a593Smuzhiyun #define BIT_RXPSF_VHTCHKEN	BIT(11)
582*4882a593Smuzhiyun #define BIT_RXPSF_HTCHKEN	BIT(10)
583*4882a593Smuzhiyun #define BIT_RXPSF_OFDMCHKEN	BIT(9)
584*4882a593Smuzhiyun #define BIT_RXPSF_CCKCHKEN	BIT(8)
585*4882a593Smuzhiyun #define BIT_RXPSF_OFDMRST	BIT(7)
586*4882a593Smuzhiyun #define BIT_RXPSF_CCKRST	BIT(6)
587*4882a593Smuzhiyun #define BIT_RXPSF_MHCHKEN	BIT(5)
588*4882a593Smuzhiyun #define BIT_RXPSF_CONT_ERRCHKEN	BIT(4)
589*4882a593Smuzhiyun #define BIT_RXPSF_ALL_ERRCHKEN	BIT(3)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define BIT_SHIFT_RXPSF_ERRTHR 0
592*4882a593Smuzhiyun #define BIT_MASK_RXPSF_ERRTHR 0x7
593*4882a593Smuzhiyun #define BIT_RXPSF_ERRTHR(x)                                                    \
594*4882a593Smuzhiyun 	(((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR)
595*4882a593Smuzhiyun #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR)
596*4882a593Smuzhiyun #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR))
597*4882a593Smuzhiyun #define BIT_GET_RXPSF_ERRTHR(x)                                                \
598*4882a593Smuzhiyun 	(((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR)
599*4882a593Smuzhiyun #define BIT_SET_RXPSF_ERRTHR(x, v)                                             \
600*4882a593Smuzhiyun 	(BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v))
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun #define REG_RXPSF_TYPE_CTRL	0x1614
603*4882a593Smuzhiyun #define REG_GENERAL_OPTION	0x1664
604*4882a593Smuzhiyun #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9)
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1		0x1700
607*4882a593Smuzhiyun #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1	0x1704
608*4882a593Smuzhiyun #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1	0x1708
609*4882a593Smuzhiyun #define LTECOEX_READY		BIT(29)
610*4882a593Smuzhiyun #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1
611*4882a593Smuzhiyun #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1
612*4882a593Smuzhiyun #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun #define REG_IGN_GNT_BT1	0x1860
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun #define REG_RFESEL_CTRL	0x1990
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define REG_NOMASK_TXBT	0x1ca7
619*4882a593Smuzhiyun #define REG_ANAPAR	0x1c30
620*4882a593Smuzhiyun #define BIT_ANAPAR_BTPS	BIT(22)
621*4882a593Smuzhiyun #define REG_RSTB_SEL	0x1c38
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define REG_HRCV_MSG	0x1cf
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define REG_IGN_GNTBT4	0x4160
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun #define RF_MODE		0x00
628*4882a593Smuzhiyun #define RF_MODOPT	0x01
629*4882a593Smuzhiyun #define RF_WLINT	0x01
630*4882a593Smuzhiyun #define RF_WLSEL	0x02
631*4882a593Smuzhiyun #define RF_DTXLOK	0x08
632*4882a593Smuzhiyun #define RF_CFGCH	0x18
633*4882a593Smuzhiyun #define RF_RCK		0x1d
634*4882a593Smuzhiyun #define RF_LUTWA	0x33
635*4882a593Smuzhiyun #define RF_LUTWD1	0x3e
636*4882a593Smuzhiyun #define RF_LUTWD0	0x3f
637*4882a593Smuzhiyun #define RF_T_METER	0x42
638*4882a593Smuzhiyun #define RF_BSPAD	0x54
639*4882a593Smuzhiyun #define RF_GAINTX	0x56
640*4882a593Smuzhiyun #define RF_TXATANK	0x64
641*4882a593Smuzhiyun #define RF_TRXIQ	0x66
642*4882a593Smuzhiyun #define RF_RXIQGEN	0x8d
643*4882a593Smuzhiyun #define RF_SYN_PFD	0xb0
644*4882a593Smuzhiyun #define RF_XTALX2	0xb8
645*4882a593Smuzhiyun #define RF_SYN_CTRL	0xbb
646*4882a593Smuzhiyun #define RF_MALSEL	0xbe
647*4882a593Smuzhiyun #define RF_SYN_AAC	0xc9
648*4882a593Smuzhiyun #define RF_AAC_CTRL	0xca
649*4882a593Smuzhiyun #define RF_FAST_LCK	0xcc
650*4882a593Smuzhiyun #define RF_RCKD		0xde
651*4882a593Smuzhiyun #define RF_TXADBG	0xde
652*4882a593Smuzhiyun #define RF_LUTDBG	0xdf
653*4882a593Smuzhiyun #define RF_LUTWE2	0xee
654*4882a593Smuzhiyun #define RF_LUTWE	0xef
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define LTE_COEX_CTRL	0x38
657*4882a593Smuzhiyun #define LTE_WL_TRX_CTRL	0xa0
658*4882a593Smuzhiyun #define LTE_BT_TRX_CTRL	0xa4
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #endif
661