1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019 Realtek Corporation
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bcd.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "main.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "fw.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "debug.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct phy_cfg_pair {
14*4882a593Smuzhiyun u32 addr;
15*4882a593Smuzhiyun u32 data;
16*4882a593Smuzhiyun };
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun union phy_table_tile {
19*4882a593Smuzhiyun struct rtw_phy_cond cond;
20*4882a593Smuzhiyun struct phy_cfg_pair cfg;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const u32 db_invert_table[12][8] = {
24*4882a593Smuzhiyun {10, 13, 16, 20,
25*4882a593Smuzhiyun 25, 32, 40, 50},
26*4882a593Smuzhiyun {64, 80, 101, 128,
27*4882a593Smuzhiyun 160, 201, 256, 318},
28*4882a593Smuzhiyun {401, 505, 635, 800,
29*4882a593Smuzhiyun 1007, 1268, 1596, 2010},
30*4882a593Smuzhiyun {316, 398, 501, 631,
31*4882a593Smuzhiyun 794, 1000, 1259, 1585},
32*4882a593Smuzhiyun {1995, 2512, 3162, 3981,
33*4882a593Smuzhiyun 5012, 6310, 7943, 10000},
34*4882a593Smuzhiyun {12589, 15849, 19953, 25119,
35*4882a593Smuzhiyun 31623, 39811, 50119, 63098},
36*4882a593Smuzhiyun {79433, 100000, 125893, 158489,
37*4882a593Smuzhiyun 199526, 251189, 316228, 398107},
38*4882a593Smuzhiyun {501187, 630957, 794328, 1000000,
39*4882a593Smuzhiyun 1258925, 1584893, 1995262, 2511886},
40*4882a593Smuzhiyun {3162278, 3981072, 5011872, 6309573,
41*4882a593Smuzhiyun 7943282, 1000000, 12589254, 15848932},
42*4882a593Smuzhiyun {19952623, 25118864, 31622777, 39810717,
43*4882a593Smuzhiyun 50118723, 63095734, 79432823, 100000000},
44*4882a593Smuzhiyun {125892541, 158489319, 199526232, 251188643,
45*4882a593Smuzhiyun 316227766, 398107171, 501187234, 630957345},
46*4882a593Smuzhiyun {794328235, 1000000000, 1258925412, 1584893192,
47*4882a593Smuzhiyun 1995262315, 2511886432U, 3162277660U, 3981071706U}
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
51*4882a593Smuzhiyun u8 rtw_ofdm_rates[] = {
52*4882a593Smuzhiyun DESC_RATE6M, DESC_RATE9M, DESC_RATE12M,
53*4882a593Smuzhiyun DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
54*4882a593Smuzhiyun DESC_RATE48M, DESC_RATE54M
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun u8 rtw_ht_1s_rates[] = {
57*4882a593Smuzhiyun DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
58*4882a593Smuzhiyun DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
59*4882a593Smuzhiyun DESC_RATEMCS6, DESC_RATEMCS7
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun u8 rtw_ht_2s_rates[] = {
62*4882a593Smuzhiyun DESC_RATEMCS8, DESC_RATEMCS9, DESC_RATEMCS10,
63*4882a593Smuzhiyun DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
64*4882a593Smuzhiyun DESC_RATEMCS14, DESC_RATEMCS15
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun u8 rtw_vht_1s_rates[] = {
67*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
68*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
69*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
70*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
71*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun u8 rtw_vht_2s_rates[] = {
74*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
75*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
76*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
77*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
78*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
81*4882a593Smuzhiyun rtw_cck_rates, rtw_ofdm_rates,
82*4882a593Smuzhiyun rtw_ht_1s_rates, rtw_ht_2s_rates,
83*4882a593Smuzhiyun rtw_vht_1s_rates, rtw_vht_2s_rates
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_rate_section);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
88*4882a593Smuzhiyun ARRAY_SIZE(rtw_cck_rates),
89*4882a593Smuzhiyun ARRAY_SIZE(rtw_ofdm_rates),
90*4882a593Smuzhiyun ARRAY_SIZE(rtw_ht_1s_rates),
91*4882a593Smuzhiyun ARRAY_SIZE(rtw_ht_2s_rates),
92*4882a593Smuzhiyun ARRAY_SIZE(rtw_vht_1s_rates),
93*4882a593Smuzhiyun ARRAY_SIZE(rtw_vht_2s_rates)
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_rate_size);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
98*4882a593Smuzhiyun static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
99*4882a593Smuzhiyun static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
100*4882a593Smuzhiyun static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
101*4882a593Smuzhiyun static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
102*4882a593Smuzhiyun static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun enum rtw_phy_band_type {
105*4882a593Smuzhiyun PHY_BAND_2G = 0,
106*4882a593Smuzhiyun PHY_BAND_5G = 1,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
rtw_phy_cck_pd_init(struct rtw_dev * rtwdev)109*4882a593Smuzhiyun static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
112*4882a593Smuzhiyun u8 i, j;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
115*4882a593Smuzhiyun for (j = 0; j < RTW_RF_PATH_MAX; j++)
116*4882a593Smuzhiyun dm_info->cck_pd_lv[i][j] = CCK_PD_LV0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
rtw_phy_init(struct rtw_dev * rtwdev)122*4882a593Smuzhiyun void rtw_phy_init(struct rtw_dev *rtwdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
125*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
126*4882a593Smuzhiyun u32 addr, mask;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun dm_info->fa_history[3] = 0;
129*4882a593Smuzhiyun dm_info->fa_history[2] = 0;
130*4882a593Smuzhiyun dm_info->fa_history[1] = 0;
131*4882a593Smuzhiyun dm_info->fa_history[0] = 0;
132*4882a593Smuzhiyun dm_info->igi_bitmap = 0;
133*4882a593Smuzhiyun dm_info->igi_history[3] = 0;
134*4882a593Smuzhiyun dm_info->igi_history[2] = 0;
135*4882a593Smuzhiyun dm_info->igi_history[1] = 0;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun addr = chip->dig[0].addr;
138*4882a593Smuzhiyun mask = chip->dig[0].mask;
139*4882a593Smuzhiyun dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
140*4882a593Smuzhiyun rtw_phy_cck_pd_init(rtwdev);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun dm_info->iqk.done = false;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_init);
145*4882a593Smuzhiyun
rtw_phy_dig_write(struct rtw_dev * rtwdev,u8 igi)146*4882a593Smuzhiyun void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
149*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
150*4882a593Smuzhiyun u32 addr, mask;
151*4882a593Smuzhiyun u8 path;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (chip->dig_cck) {
154*4882a593Smuzhiyun const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0];
155*4882a593Smuzhiyun rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun for (path = 0; path < hal->rf_path_num; path++) {
159*4882a593Smuzhiyun addr = chip->dig[path].addr;
160*4882a593Smuzhiyun mask = chip->dig[path].mask;
161*4882a593Smuzhiyun rtw_write32_mask(rtwdev, addr, mask, igi);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
rtw_phy_stat_false_alarm(struct rtw_dev * rtwdev)165*4882a593Smuzhiyun static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun chip->ops->false_alarm_statistics(rtwdev);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define RA_FLOOR_TABLE_SIZE 7
173*4882a593Smuzhiyun #define RA_FLOOR_UP_GAP 3
174*4882a593Smuzhiyun
rtw_phy_get_rssi_level(u8 old_level,u8 rssi)175*4882a593Smuzhiyun static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
178*4882a593Smuzhiyun u8 new_level = 0;
179*4882a593Smuzhiyun int i;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
182*4882a593Smuzhiyun if (i >= old_level)
183*4882a593Smuzhiyun table[i] += RA_FLOOR_UP_GAP;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
186*4882a593Smuzhiyun if (rssi < table[i]) {
187*4882a593Smuzhiyun new_level = i;
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return new_level;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct rtw_phy_stat_iter_data {
196*4882a593Smuzhiyun struct rtw_dev *rtwdev;
197*4882a593Smuzhiyun u8 min_rssi;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
rtw_phy_stat_rssi_iter(void * data,struct ieee80211_sta * sta)200*4882a593Smuzhiyun static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct rtw_phy_stat_iter_data *iter_data = data;
203*4882a593Smuzhiyun struct rtw_dev *rtwdev = iter_data->rtwdev;
204*4882a593Smuzhiyun struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
205*4882a593Smuzhiyun u8 rssi;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun rssi = ewma_rssi_read(&si->avg_rssi);
208*4882a593Smuzhiyun si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun rtw_fw_send_rssi_info(rtwdev, si);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
rtw_phy_stat_rssi(struct rtw_dev * rtwdev)215*4882a593Smuzhiyun static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
218*4882a593Smuzhiyun struct rtw_phy_stat_iter_data data = {};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun data.rtwdev = rtwdev;
221*4882a593Smuzhiyun data.min_rssi = U8_MAX;
222*4882a593Smuzhiyun rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun dm_info->pre_min_rssi = dm_info->min_rssi;
225*4882a593Smuzhiyun dm_info->min_rssi = data.min_rssi;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
rtw_phy_stat_rate_cnt(struct rtw_dev * rtwdev)228*4882a593Smuzhiyun static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun dm_info->last_pkt_count = dm_info->cur_pkt_count;
233*4882a593Smuzhiyun memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
rtw_phy_statistics(struct rtw_dev * rtwdev)236*4882a593Smuzhiyun static void rtw_phy_statistics(struct rtw_dev *rtwdev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun rtw_phy_stat_rssi(rtwdev);
239*4882a593Smuzhiyun rtw_phy_stat_false_alarm(rtwdev);
240*4882a593Smuzhiyun rtw_phy_stat_rate_cnt(rtwdev);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define DIG_PERF_FA_TH_LOW 250
244*4882a593Smuzhiyun #define DIG_PERF_FA_TH_HIGH 500
245*4882a593Smuzhiyun #define DIG_PERF_FA_TH_EXTRA_HIGH 750
246*4882a593Smuzhiyun #define DIG_PERF_MAX 0x5a
247*4882a593Smuzhiyun #define DIG_PERF_MID 0x40
248*4882a593Smuzhiyun #define DIG_CVRG_FA_TH_LOW 2000
249*4882a593Smuzhiyun #define DIG_CVRG_FA_TH_HIGH 4000
250*4882a593Smuzhiyun #define DIG_CVRG_FA_TH_EXTRA_HIGH 5000
251*4882a593Smuzhiyun #define DIG_CVRG_MAX 0x2a
252*4882a593Smuzhiyun #define DIG_CVRG_MID 0x26
253*4882a593Smuzhiyun #define DIG_CVRG_MIN 0x1c
254*4882a593Smuzhiyun #define DIG_RSSI_GAIN_OFFSET 15
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static bool
rtw_phy_dig_check_damping(struct rtw_dm_info * dm_info)257*4882a593Smuzhiyun rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun u16 fa_lo = DIG_PERF_FA_TH_LOW;
260*4882a593Smuzhiyun u16 fa_hi = DIG_PERF_FA_TH_HIGH;
261*4882a593Smuzhiyun u16 *fa_history;
262*4882a593Smuzhiyun u8 *igi_history;
263*4882a593Smuzhiyun u8 damping_rssi;
264*4882a593Smuzhiyun u8 min_rssi;
265*4882a593Smuzhiyun u8 diff;
266*4882a593Smuzhiyun u8 igi_bitmap;
267*4882a593Smuzhiyun bool damping = false;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun min_rssi = dm_info->min_rssi;
270*4882a593Smuzhiyun if (dm_info->damping) {
271*4882a593Smuzhiyun damping_rssi = dm_info->damping_rssi;
272*4882a593Smuzhiyun diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
273*4882a593Smuzhiyun damping_rssi - min_rssi;
274*4882a593Smuzhiyun if (diff > 3 || dm_info->damping_cnt++ > 20) {
275*4882a593Smuzhiyun dm_info->damping = false;
276*4882a593Smuzhiyun return false;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return true;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun igi_history = dm_info->igi_history;
283*4882a593Smuzhiyun fa_history = dm_info->fa_history;
284*4882a593Smuzhiyun igi_bitmap = dm_info->igi_bitmap & 0xf;
285*4882a593Smuzhiyun switch (igi_bitmap) {
286*4882a593Smuzhiyun case 5:
287*4882a593Smuzhiyun /* down -> up -> down -> up */
288*4882a593Smuzhiyun if (igi_history[0] > igi_history[1] &&
289*4882a593Smuzhiyun igi_history[2] > igi_history[3] &&
290*4882a593Smuzhiyun igi_history[0] - igi_history[1] >= 2 &&
291*4882a593Smuzhiyun igi_history[2] - igi_history[3] >= 2 &&
292*4882a593Smuzhiyun fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
293*4882a593Smuzhiyun fa_history[2] > fa_hi && fa_history[3] < fa_lo)
294*4882a593Smuzhiyun damping = true;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case 9:
297*4882a593Smuzhiyun /* up -> down -> down -> up */
298*4882a593Smuzhiyun if (igi_history[0] > igi_history[1] &&
299*4882a593Smuzhiyun igi_history[3] > igi_history[2] &&
300*4882a593Smuzhiyun igi_history[0] - igi_history[1] >= 4 &&
301*4882a593Smuzhiyun igi_history[3] - igi_history[2] >= 2 &&
302*4882a593Smuzhiyun fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
303*4882a593Smuzhiyun fa_history[2] < fa_lo && fa_history[3] > fa_hi)
304*4882a593Smuzhiyun damping = true;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun default:
307*4882a593Smuzhiyun return false;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (damping) {
311*4882a593Smuzhiyun dm_info->damping = true;
312*4882a593Smuzhiyun dm_info->damping_cnt = 0;
313*4882a593Smuzhiyun dm_info->damping_rssi = min_rssi;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return damping;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
rtw_phy_dig_get_boundary(struct rtw_dm_info * dm_info,u8 * upper,u8 * lower,bool linked)319*4882a593Smuzhiyun static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
320*4882a593Smuzhiyun u8 *upper, u8 *lower, bool linked)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun u8 dig_max, dig_min, dig_mid;
323*4882a593Smuzhiyun u8 min_rssi;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (linked) {
326*4882a593Smuzhiyun dig_max = DIG_PERF_MAX;
327*4882a593Smuzhiyun dig_mid = DIG_PERF_MID;
328*4882a593Smuzhiyun /* 22B=0x1c, 22C=0x20 */
329*4882a593Smuzhiyun dig_min = 0x1c;
330*4882a593Smuzhiyun min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
331*4882a593Smuzhiyun } else {
332*4882a593Smuzhiyun dig_max = DIG_CVRG_MAX;
333*4882a593Smuzhiyun dig_mid = DIG_CVRG_MID;
334*4882a593Smuzhiyun dig_min = DIG_CVRG_MIN;
335*4882a593Smuzhiyun min_rssi = dig_min;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* DIG MAX should be bounded by minimum RSSI with offset +15 */
339*4882a593Smuzhiyun dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun *lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
342*4882a593Smuzhiyun *upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
rtw_phy_dig_get_threshold(struct rtw_dm_info * dm_info,u16 * fa_th,u8 * step,bool linked)345*4882a593Smuzhiyun static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
346*4882a593Smuzhiyun u16 *fa_th, u8 *step, bool linked)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun u8 min_rssi, pre_min_rssi;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun min_rssi = dm_info->min_rssi;
351*4882a593Smuzhiyun pre_min_rssi = dm_info->pre_min_rssi;
352*4882a593Smuzhiyun step[0] = 4;
353*4882a593Smuzhiyun step[1] = 3;
354*4882a593Smuzhiyun step[2] = 2;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (linked) {
357*4882a593Smuzhiyun fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
358*4882a593Smuzhiyun fa_th[1] = DIG_PERF_FA_TH_HIGH;
359*4882a593Smuzhiyun fa_th[2] = DIG_PERF_FA_TH_LOW;
360*4882a593Smuzhiyun if (pre_min_rssi > min_rssi) {
361*4882a593Smuzhiyun step[0] = 6;
362*4882a593Smuzhiyun step[1] = 4;
363*4882a593Smuzhiyun step[2] = 2;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun } else {
366*4882a593Smuzhiyun fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
367*4882a593Smuzhiyun fa_th[1] = DIG_CVRG_FA_TH_HIGH;
368*4882a593Smuzhiyun fa_th[2] = DIG_CVRG_FA_TH_LOW;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
rtw_phy_dig_recorder(struct rtw_dm_info * dm_info,u8 igi,u16 fa)372*4882a593Smuzhiyun static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun u8 *igi_history;
375*4882a593Smuzhiyun u16 *fa_history;
376*4882a593Smuzhiyun u8 igi_bitmap;
377*4882a593Smuzhiyun bool up;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
380*4882a593Smuzhiyun igi_history = dm_info->igi_history;
381*4882a593Smuzhiyun fa_history = dm_info->fa_history;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun up = igi > igi_history[0];
384*4882a593Smuzhiyun igi_bitmap |= up;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun igi_history[3] = igi_history[2];
387*4882a593Smuzhiyun igi_history[2] = igi_history[1];
388*4882a593Smuzhiyun igi_history[1] = igi_history[0];
389*4882a593Smuzhiyun igi_history[0] = igi;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun fa_history[3] = fa_history[2];
392*4882a593Smuzhiyun fa_history[2] = fa_history[1];
393*4882a593Smuzhiyun fa_history[1] = fa_history[0];
394*4882a593Smuzhiyun fa_history[0] = fa;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun dm_info->igi_bitmap = igi_bitmap;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
rtw_phy_dig(struct rtw_dev * rtwdev)399*4882a593Smuzhiyun static void rtw_phy_dig(struct rtw_dev *rtwdev)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
402*4882a593Smuzhiyun u8 upper_bound, lower_bound;
403*4882a593Smuzhiyun u8 pre_igi, cur_igi;
404*4882a593Smuzhiyun u16 fa_th[3], fa_cnt;
405*4882a593Smuzhiyun u8 level;
406*4882a593Smuzhiyun u8 step[3];
407*4882a593Smuzhiyun bool linked;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (rtw_phy_dig_check_damping(dm_info))
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun linked = !!rtwdev->sta_cnt;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun fa_cnt = dm_info->total_fa_cnt;
418*4882a593Smuzhiyun pre_igi = dm_info->igi_history[0];
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* test the false alarm count from the highest threshold level first,
423*4882a593Smuzhiyun * and increase it by corresponding step size
424*4882a593Smuzhiyun *
425*4882a593Smuzhiyun * note that the step size is offset by -2, compensate it afterall
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun cur_igi = pre_igi;
428*4882a593Smuzhiyun for (level = 0; level < 3; level++) {
429*4882a593Smuzhiyun if (fa_cnt > fa_th[level]) {
430*4882a593Smuzhiyun cur_igi += step[level];
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun cur_igi -= 2;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* calculate the upper/lower bound by the minimum rssi we have among
437*4882a593Smuzhiyun * the peers connected with us, meanwhile make sure the igi value does
438*4882a593Smuzhiyun * not beyond the hardware limitation
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
441*4882a593Smuzhiyun cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* record current igi value and false alarm statistics for further
444*4882a593Smuzhiyun * damping checks, and record the trend of igi values
445*4882a593Smuzhiyun */
446*4882a593Smuzhiyun rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (cur_igi != pre_igi)
449*4882a593Smuzhiyun rtw_phy_dig_write(rtwdev, cur_igi);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
rtw_phy_ra_info_update_iter(void * data,struct ieee80211_sta * sta)452*4882a593Smuzhiyun static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct rtw_dev *rtwdev = data;
455*4882a593Smuzhiyun struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun rtw_update_sta_info(rtwdev, si);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
rtw_phy_ra_info_update(struct rtw_dev * rtwdev)460*4882a593Smuzhiyun static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun if (rtwdev->watch_dog_cnt & 0x3)
463*4882a593Smuzhiyun return;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
rtw_phy_dpk_track(struct rtw_dev * rtwdev)468*4882a593Smuzhiyun static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (chip->ops->dpk_track)
473*4882a593Smuzhiyun chip->ops->dpk_track(rtwdev);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define CCK_PD_FA_LV1_MIN 1000
477*4882a593Smuzhiyun #define CCK_PD_FA_LV0_MAX 500
478*4882a593Smuzhiyun
rtw_phy_cck_pd_lv_unlink(struct rtw_dev * rtwdev)479*4882a593Smuzhiyun static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
482*4882a593Smuzhiyun u32 cck_fa_avg = dm_info->cck_fa_avg;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
485*4882a593Smuzhiyun return CCK_PD_LV1;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
488*4882a593Smuzhiyun return CCK_PD_LV0;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return CCK_PD_LV_MAX;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun #define CCK_PD_IGI_LV4_VAL 0x38
494*4882a593Smuzhiyun #define CCK_PD_IGI_LV3_VAL 0x2a
495*4882a593Smuzhiyun #define CCK_PD_IGI_LV2_VAL 0x24
496*4882a593Smuzhiyun #define CCK_PD_RSSI_LV4_VAL 32
497*4882a593Smuzhiyun #define CCK_PD_RSSI_LV3_VAL 32
498*4882a593Smuzhiyun #define CCK_PD_RSSI_LV2_VAL 24
499*4882a593Smuzhiyun
rtw_phy_cck_pd_lv_link(struct rtw_dev * rtwdev)500*4882a593Smuzhiyun static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
503*4882a593Smuzhiyun u8 igi = dm_info->igi_history[0];
504*4882a593Smuzhiyun u8 rssi = dm_info->min_rssi;
505*4882a593Smuzhiyun u32 cck_fa_avg = dm_info->cck_fa_avg;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
508*4882a593Smuzhiyun return CCK_PD_LV4;
509*4882a593Smuzhiyun if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
510*4882a593Smuzhiyun return CCK_PD_LV3;
511*4882a593Smuzhiyun if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
512*4882a593Smuzhiyun return CCK_PD_LV2;
513*4882a593Smuzhiyun if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
514*4882a593Smuzhiyun return CCK_PD_LV1;
515*4882a593Smuzhiyun if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
516*4882a593Smuzhiyun return CCK_PD_LV0;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun return CCK_PD_LV_MAX;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
rtw_phy_cck_pd_lv(struct rtw_dev * rtwdev)521*4882a593Smuzhiyun static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun if (!rtw_is_assoc(rtwdev))
524*4882a593Smuzhiyun return rtw_phy_cck_pd_lv_unlink(rtwdev);
525*4882a593Smuzhiyun else
526*4882a593Smuzhiyun return rtw_phy_cck_pd_lv_link(rtwdev);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
rtw_phy_cck_pd(struct rtw_dev * rtwdev)529*4882a593Smuzhiyun static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
532*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
533*4882a593Smuzhiyun u32 cck_fa = dm_info->cck_fa_cnt;
534*4882a593Smuzhiyun u8 level;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (rtwdev->hal.current_band_type != RTW_BAND_2G)
537*4882a593Smuzhiyun return;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
540*4882a593Smuzhiyun dm_info->cck_fa_avg = cck_fa;
541*4882a593Smuzhiyun else
542*4882a593Smuzhiyun dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun level = rtw_phy_cck_pd_lv(rtwdev);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (level >= CCK_PD_LV_MAX)
547*4882a593Smuzhiyun return;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (chip->ops->cck_pd_set)
550*4882a593Smuzhiyun chip->ops->cck_pd_set(rtwdev, level);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
rtw_phy_pwr_track(struct rtw_dev * rtwdev)553*4882a593Smuzhiyun static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun rtwdev->chip->ops->pwr_track(rtwdev);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
rtw_phy_dynamic_mechanism(struct rtw_dev * rtwdev)558*4882a593Smuzhiyun void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun /* for further calculation */
561*4882a593Smuzhiyun rtw_phy_statistics(rtwdev);
562*4882a593Smuzhiyun rtw_phy_dig(rtwdev);
563*4882a593Smuzhiyun rtw_phy_cck_pd(rtwdev);
564*4882a593Smuzhiyun rtw_phy_ra_info_update(rtwdev);
565*4882a593Smuzhiyun rtw_phy_dpk_track(rtwdev);
566*4882a593Smuzhiyun rtw_phy_pwr_track(rtwdev);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #define FRAC_BITS 3
570*4882a593Smuzhiyun
rtw_phy_power_2_db(s8 power)571*4882a593Smuzhiyun static u8 rtw_phy_power_2_db(s8 power)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun if (power <= -100 || power >= 20)
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun else if (power >= 0)
576*4882a593Smuzhiyun return 100;
577*4882a593Smuzhiyun else
578*4882a593Smuzhiyun return 100 + power;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
rtw_phy_db_2_linear(u8 power_db)581*4882a593Smuzhiyun static u64 rtw_phy_db_2_linear(u8 power_db)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun u8 i, j;
584*4882a593Smuzhiyun u64 linear;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (power_db > 96)
587*4882a593Smuzhiyun power_db = 96;
588*4882a593Smuzhiyun else if (power_db < 1)
589*4882a593Smuzhiyun return 1;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* 1dB ~ 96dB */
592*4882a593Smuzhiyun i = (power_db - 1) >> 3;
593*4882a593Smuzhiyun j = (power_db - 1) - (i << 3);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun linear = db_invert_table[i][j];
596*4882a593Smuzhiyun linear = i > 2 ? linear << FRAC_BITS : linear;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return linear;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
rtw_phy_linear_2_db(u64 linear)601*4882a593Smuzhiyun static u8 rtw_phy_linear_2_db(u64 linear)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u8 i;
604*4882a593Smuzhiyun u8 j;
605*4882a593Smuzhiyun u32 dB;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (linear >= db_invert_table[11][7])
608*4882a593Smuzhiyun return 96; /* maximum 96 dB */
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun for (i = 0; i < 12; i++) {
611*4882a593Smuzhiyun if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun else if (i > 2 && linear <= db_invert_table[i][7])
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun for (j = 0; j < 8; j++) {
618*4882a593Smuzhiyun if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
619*4882a593Smuzhiyun break;
620*4882a593Smuzhiyun else if (i > 2 && linear <= db_invert_table[i][j])
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (j == 0 && i == 0)
625*4882a593Smuzhiyun goto end;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (j == 0) {
628*4882a593Smuzhiyun if (i != 3) {
629*4882a593Smuzhiyun if (db_invert_table[i][0] - linear >
630*4882a593Smuzhiyun linear - db_invert_table[i - 1][7]) {
631*4882a593Smuzhiyun i = i - 1;
632*4882a593Smuzhiyun j = 7;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun } else {
635*4882a593Smuzhiyun if (db_invert_table[3][0] - linear >
636*4882a593Smuzhiyun linear - db_invert_table[2][7]) {
637*4882a593Smuzhiyun i = 2;
638*4882a593Smuzhiyun j = 7;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun } else {
642*4882a593Smuzhiyun if (db_invert_table[i][j] - linear >
643*4882a593Smuzhiyun linear - db_invert_table[i][j - 1]) {
644*4882a593Smuzhiyun j = j - 1;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun end:
648*4882a593Smuzhiyun dB = (i << 3) + j + 1;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return dB;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
rtw_phy_rf_power_2_rssi(s8 * rf_power,u8 path_num)653*4882a593Smuzhiyun u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun s8 power;
656*4882a593Smuzhiyun u8 power_db;
657*4882a593Smuzhiyun u64 linear;
658*4882a593Smuzhiyun u64 sum = 0;
659*4882a593Smuzhiyun u8 path;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun for (path = 0; path < path_num; path++) {
662*4882a593Smuzhiyun power = rf_power[path];
663*4882a593Smuzhiyun power_db = rtw_phy_power_2_db(power);
664*4882a593Smuzhiyun linear = rtw_phy_db_2_linear(power_db);
665*4882a593Smuzhiyun sum += linear;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
669*4882a593Smuzhiyun switch (path_num) {
670*4882a593Smuzhiyun case 2:
671*4882a593Smuzhiyun sum >>= 1;
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun case 3:
674*4882a593Smuzhiyun sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
675*4882a593Smuzhiyun break;
676*4882a593Smuzhiyun case 4:
677*4882a593Smuzhiyun sum >>= 2;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun default:
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun return rtw_phy_linear_2_db(sum);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi);
686*4882a593Smuzhiyun
rtw_phy_read_rf(struct rtw_dev * rtwdev,enum rtw_rf_path rf_path,u32 addr,u32 mask)687*4882a593Smuzhiyun u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
688*4882a593Smuzhiyun u32 addr, u32 mask)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
691*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
692*4882a593Smuzhiyun const u32 *base_addr = chip->rf_base_addr;
693*4882a593Smuzhiyun u32 val, direct_addr;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (rf_path >= hal->rf_phy_num) {
696*4882a593Smuzhiyun rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
697*4882a593Smuzhiyun return INV_RF_DATA;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun addr &= 0xff;
701*4882a593Smuzhiyun direct_addr = base_addr[rf_path] + (addr << 2);
702*4882a593Smuzhiyun mask &= RFREG_MASK;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun val = rtw_read32_mask(rtwdev, direct_addr, mask);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return val;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_read_rf);
709*4882a593Smuzhiyun
rtw_phy_read_rf_sipi(struct rtw_dev * rtwdev,enum rtw_rf_path rf_path,u32 addr,u32 mask)710*4882a593Smuzhiyun u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
711*4882a593Smuzhiyun u32 addr, u32 mask)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
714*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
715*4882a593Smuzhiyun const struct rtw_rf_sipi_addr *rf_sipi_addr;
716*4882a593Smuzhiyun const struct rtw_rf_sipi_addr *rf_sipi_addr_a;
717*4882a593Smuzhiyun u32 val32;
718*4882a593Smuzhiyun u32 en_pi;
719*4882a593Smuzhiyun u32 r_addr;
720*4882a593Smuzhiyun u32 shift;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (rf_path >= hal->rf_phy_num) {
723*4882a593Smuzhiyun rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
724*4882a593Smuzhiyun return INV_RF_DATA;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (!chip->rf_sipi_read_addr) {
728*4882a593Smuzhiyun rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n");
729*4882a593Smuzhiyun return INV_RF_DATA;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path];
733*4882a593Smuzhiyun rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A];
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun addr &= 0xff;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2);
738*4882a593Smuzhiyun val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23);
739*4882a593Smuzhiyun rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* toggle read edge of path A */
742*4882a593Smuzhiyun val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2);
743*4882a593Smuzhiyun rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK);
744*4882a593Smuzhiyun rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun udelay(120);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8));
749*4882a593Smuzhiyun r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun shift = __ffs(mask);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun return (val32 & mask) >> shift;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_read_rf_sipi);
758*4882a593Smuzhiyun
rtw_phy_write_rf_reg_sipi(struct rtw_dev * rtwdev,enum rtw_rf_path rf_path,u32 addr,u32 mask,u32 data)759*4882a593Smuzhiyun bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
760*4882a593Smuzhiyun u32 addr, u32 mask, u32 data)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
763*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
764*4882a593Smuzhiyun u32 *sipi_addr = chip->rf_sipi_addr;
765*4882a593Smuzhiyun u32 data_and_addr;
766*4882a593Smuzhiyun u32 old_data = 0;
767*4882a593Smuzhiyun u32 shift;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (rf_path >= hal->rf_phy_num) {
770*4882a593Smuzhiyun rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
771*4882a593Smuzhiyun return false;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun addr &= 0xff;
775*4882a593Smuzhiyun mask &= RFREG_MASK;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (mask != RFREG_MASK) {
778*4882a593Smuzhiyun old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (old_data == INV_RF_DATA) {
781*4882a593Smuzhiyun rtw_err(rtwdev, "Write fail, rf is disabled\n");
782*4882a593Smuzhiyun return false;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun shift = __ffs(mask);
786*4882a593Smuzhiyun data = ((old_data) & (~mask)) | (data << shift);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun udelay(13);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return true;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi);
798*4882a593Smuzhiyun
rtw_phy_write_rf_reg(struct rtw_dev * rtwdev,enum rtw_rf_path rf_path,u32 addr,u32 mask,u32 data)799*4882a593Smuzhiyun bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
800*4882a593Smuzhiyun u32 addr, u32 mask, u32 data)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
803*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
804*4882a593Smuzhiyun const u32 *base_addr = chip->rf_base_addr;
805*4882a593Smuzhiyun u32 direct_addr;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (rf_path >= hal->rf_phy_num) {
808*4882a593Smuzhiyun rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
809*4882a593Smuzhiyun return false;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun addr &= 0xff;
813*4882a593Smuzhiyun direct_addr = base_addr[rf_path] + (addr << 2);
814*4882a593Smuzhiyun mask &= RFREG_MASK;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun rtw_write32_mask(rtwdev, direct_addr, mask, data);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun udelay(1);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return true;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
rtw_phy_write_rf_reg_mix(struct rtw_dev * rtwdev,enum rtw_rf_path rf_path,u32 addr,u32 mask,u32 data)823*4882a593Smuzhiyun bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
824*4882a593Smuzhiyun u32 addr, u32 mask, u32 data)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun if (addr != 0x00)
827*4882a593Smuzhiyun return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix);
832*4882a593Smuzhiyun
rtw_phy_setup_phy_cond(struct rtw_dev * rtwdev,u32 pkg)833*4882a593Smuzhiyun void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
836*4882a593Smuzhiyun struct rtw_efuse *efuse = &rtwdev->efuse;
837*4882a593Smuzhiyun struct rtw_phy_cond cond = {0};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun cond.cut = hal->cut_version ? hal->cut_version : 15;
840*4882a593Smuzhiyun cond.pkg = pkg ? pkg : 15;
841*4882a593Smuzhiyun cond.plat = 0x04;
842*4882a593Smuzhiyun cond.rfe = efuse->rfe_option;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun switch (rtw_hci_type(rtwdev)) {
845*4882a593Smuzhiyun case RTW_HCI_TYPE_USB:
846*4882a593Smuzhiyun cond.intf = INTF_USB;
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun case RTW_HCI_TYPE_SDIO:
849*4882a593Smuzhiyun cond.intf = INTF_SDIO;
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun case RTW_HCI_TYPE_PCIE:
852*4882a593Smuzhiyun default:
853*4882a593Smuzhiyun cond.intf = INTF_PCIE;
854*4882a593Smuzhiyun break;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun hal->phy_cond = cond;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
check_positive(struct rtw_dev * rtwdev,struct rtw_phy_cond cond)862*4882a593Smuzhiyun static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
865*4882a593Smuzhiyun struct rtw_phy_cond drv_cond = hal->phy_cond;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (cond.cut && cond.cut != drv_cond.cut)
868*4882a593Smuzhiyun return false;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (cond.pkg && cond.pkg != drv_cond.pkg)
871*4882a593Smuzhiyun return false;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun if (cond.intf && cond.intf != drv_cond.intf)
874*4882a593Smuzhiyun return false;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (cond.rfe != drv_cond.rfe)
877*4882a593Smuzhiyun return false;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return true;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
rtw_parse_tbl_phy_cond(struct rtw_dev * rtwdev,const struct rtw_table * tbl)882*4882a593Smuzhiyun void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun const union phy_table_tile *p = tbl->data;
885*4882a593Smuzhiyun const union phy_table_tile *end = p + tbl->size / 2;
886*4882a593Smuzhiyun struct rtw_phy_cond pos_cond = {0};
887*4882a593Smuzhiyun bool is_matched = true, is_skipped = false;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun for (; p < end; p++) {
892*4882a593Smuzhiyun if (p->cond.pos) {
893*4882a593Smuzhiyun switch (p->cond.branch) {
894*4882a593Smuzhiyun case BRANCH_ENDIF:
895*4882a593Smuzhiyun is_matched = true;
896*4882a593Smuzhiyun is_skipped = false;
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun case BRANCH_ELSE:
899*4882a593Smuzhiyun is_matched = is_skipped ? false : true;
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun case BRANCH_IF:
902*4882a593Smuzhiyun case BRANCH_ELIF:
903*4882a593Smuzhiyun default:
904*4882a593Smuzhiyun pos_cond = p->cond;
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun } else if (p->cond.neg) {
908*4882a593Smuzhiyun if (!is_skipped) {
909*4882a593Smuzhiyun if (check_positive(rtwdev, pos_cond)) {
910*4882a593Smuzhiyun is_matched = true;
911*4882a593Smuzhiyun is_skipped = true;
912*4882a593Smuzhiyun } else {
913*4882a593Smuzhiyun is_matched = false;
914*4882a593Smuzhiyun is_skipped = false;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun } else {
917*4882a593Smuzhiyun is_matched = false;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun } else if (is_matched) {
920*4882a593Smuzhiyun (*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_parse_tbl_phy_cond);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
927*4882a593Smuzhiyun
tbl_to_dec_pwr_by_rate(struct rtw_dev * rtwdev,u32 hex,u8 i)928*4882a593Smuzhiyun static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun if (rtwdev->chip->is_pwr_by_rate_dec)
931*4882a593Smuzhiyun return bcd_to_dec_pwr_by_rate(hex, i);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun return (hex >> (i * 8)) & 0xFF;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static void
rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev * rtwdev,u32 addr,u32 mask,u32 val,u8 * rate,u8 * pwr_by_rate,u8 * rate_num)937*4882a593Smuzhiyun rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
938*4882a593Smuzhiyun u32 addr, u32 mask, u32 val, u8 *rate,
939*4882a593Smuzhiyun u8 *pwr_by_rate, u8 *rate_num)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun int i;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun switch (addr) {
944*4882a593Smuzhiyun case 0xE00:
945*4882a593Smuzhiyun case 0x830:
946*4882a593Smuzhiyun rate[0] = DESC_RATE6M;
947*4882a593Smuzhiyun rate[1] = DESC_RATE9M;
948*4882a593Smuzhiyun rate[2] = DESC_RATE12M;
949*4882a593Smuzhiyun rate[3] = DESC_RATE18M;
950*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
951*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
952*4882a593Smuzhiyun *rate_num = 4;
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun case 0xE04:
955*4882a593Smuzhiyun case 0x834:
956*4882a593Smuzhiyun rate[0] = DESC_RATE24M;
957*4882a593Smuzhiyun rate[1] = DESC_RATE36M;
958*4882a593Smuzhiyun rate[2] = DESC_RATE48M;
959*4882a593Smuzhiyun rate[3] = DESC_RATE54M;
960*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
961*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
962*4882a593Smuzhiyun *rate_num = 4;
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case 0xE08:
965*4882a593Smuzhiyun rate[0] = DESC_RATE1M;
966*4882a593Smuzhiyun pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
967*4882a593Smuzhiyun *rate_num = 1;
968*4882a593Smuzhiyun break;
969*4882a593Smuzhiyun case 0x86C:
970*4882a593Smuzhiyun if (mask == 0xffffff00) {
971*4882a593Smuzhiyun rate[0] = DESC_RATE2M;
972*4882a593Smuzhiyun rate[1] = DESC_RATE5_5M;
973*4882a593Smuzhiyun rate[2] = DESC_RATE11M;
974*4882a593Smuzhiyun for (i = 1; i < 4; ++i)
975*4882a593Smuzhiyun pwr_by_rate[i - 1] =
976*4882a593Smuzhiyun tbl_to_dec_pwr_by_rate(rtwdev, val, i);
977*4882a593Smuzhiyun *rate_num = 3;
978*4882a593Smuzhiyun } else if (mask == 0x000000ff) {
979*4882a593Smuzhiyun rate[0] = DESC_RATE11M;
980*4882a593Smuzhiyun pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
981*4882a593Smuzhiyun *rate_num = 1;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun break;
984*4882a593Smuzhiyun case 0xE10:
985*4882a593Smuzhiyun case 0x83C:
986*4882a593Smuzhiyun rate[0] = DESC_RATEMCS0;
987*4882a593Smuzhiyun rate[1] = DESC_RATEMCS1;
988*4882a593Smuzhiyun rate[2] = DESC_RATEMCS2;
989*4882a593Smuzhiyun rate[3] = DESC_RATEMCS3;
990*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
991*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
992*4882a593Smuzhiyun *rate_num = 4;
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun case 0xE14:
995*4882a593Smuzhiyun case 0x848:
996*4882a593Smuzhiyun rate[0] = DESC_RATEMCS4;
997*4882a593Smuzhiyun rate[1] = DESC_RATEMCS5;
998*4882a593Smuzhiyun rate[2] = DESC_RATEMCS6;
999*4882a593Smuzhiyun rate[3] = DESC_RATEMCS7;
1000*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1001*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1002*4882a593Smuzhiyun *rate_num = 4;
1003*4882a593Smuzhiyun break;
1004*4882a593Smuzhiyun case 0xE18:
1005*4882a593Smuzhiyun case 0x84C:
1006*4882a593Smuzhiyun rate[0] = DESC_RATEMCS8;
1007*4882a593Smuzhiyun rate[1] = DESC_RATEMCS9;
1008*4882a593Smuzhiyun rate[2] = DESC_RATEMCS10;
1009*4882a593Smuzhiyun rate[3] = DESC_RATEMCS11;
1010*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1011*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1012*4882a593Smuzhiyun *rate_num = 4;
1013*4882a593Smuzhiyun break;
1014*4882a593Smuzhiyun case 0xE1C:
1015*4882a593Smuzhiyun case 0x868:
1016*4882a593Smuzhiyun rate[0] = DESC_RATEMCS12;
1017*4882a593Smuzhiyun rate[1] = DESC_RATEMCS13;
1018*4882a593Smuzhiyun rate[2] = DESC_RATEMCS14;
1019*4882a593Smuzhiyun rate[3] = DESC_RATEMCS15;
1020*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1021*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1022*4882a593Smuzhiyun *rate_num = 4;
1023*4882a593Smuzhiyun break;
1024*4882a593Smuzhiyun case 0x838:
1025*4882a593Smuzhiyun rate[0] = DESC_RATE1M;
1026*4882a593Smuzhiyun rate[1] = DESC_RATE2M;
1027*4882a593Smuzhiyun rate[2] = DESC_RATE5_5M;
1028*4882a593Smuzhiyun for (i = 1; i < 4; ++i)
1029*4882a593Smuzhiyun pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1030*4882a593Smuzhiyun val, i);
1031*4882a593Smuzhiyun *rate_num = 3;
1032*4882a593Smuzhiyun break;
1033*4882a593Smuzhiyun case 0xC20:
1034*4882a593Smuzhiyun case 0xE20:
1035*4882a593Smuzhiyun case 0x1820:
1036*4882a593Smuzhiyun case 0x1A20:
1037*4882a593Smuzhiyun rate[0] = DESC_RATE1M;
1038*4882a593Smuzhiyun rate[1] = DESC_RATE2M;
1039*4882a593Smuzhiyun rate[2] = DESC_RATE5_5M;
1040*4882a593Smuzhiyun rate[3] = DESC_RATE11M;
1041*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1042*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1043*4882a593Smuzhiyun *rate_num = 4;
1044*4882a593Smuzhiyun break;
1045*4882a593Smuzhiyun case 0xC24:
1046*4882a593Smuzhiyun case 0xE24:
1047*4882a593Smuzhiyun case 0x1824:
1048*4882a593Smuzhiyun case 0x1A24:
1049*4882a593Smuzhiyun rate[0] = DESC_RATE6M;
1050*4882a593Smuzhiyun rate[1] = DESC_RATE9M;
1051*4882a593Smuzhiyun rate[2] = DESC_RATE12M;
1052*4882a593Smuzhiyun rate[3] = DESC_RATE18M;
1053*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1054*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1055*4882a593Smuzhiyun *rate_num = 4;
1056*4882a593Smuzhiyun break;
1057*4882a593Smuzhiyun case 0xC28:
1058*4882a593Smuzhiyun case 0xE28:
1059*4882a593Smuzhiyun case 0x1828:
1060*4882a593Smuzhiyun case 0x1A28:
1061*4882a593Smuzhiyun rate[0] = DESC_RATE24M;
1062*4882a593Smuzhiyun rate[1] = DESC_RATE36M;
1063*4882a593Smuzhiyun rate[2] = DESC_RATE48M;
1064*4882a593Smuzhiyun rate[3] = DESC_RATE54M;
1065*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1066*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1067*4882a593Smuzhiyun *rate_num = 4;
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun case 0xC2C:
1070*4882a593Smuzhiyun case 0xE2C:
1071*4882a593Smuzhiyun case 0x182C:
1072*4882a593Smuzhiyun case 0x1A2C:
1073*4882a593Smuzhiyun rate[0] = DESC_RATEMCS0;
1074*4882a593Smuzhiyun rate[1] = DESC_RATEMCS1;
1075*4882a593Smuzhiyun rate[2] = DESC_RATEMCS2;
1076*4882a593Smuzhiyun rate[3] = DESC_RATEMCS3;
1077*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1078*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1079*4882a593Smuzhiyun *rate_num = 4;
1080*4882a593Smuzhiyun break;
1081*4882a593Smuzhiyun case 0xC30:
1082*4882a593Smuzhiyun case 0xE30:
1083*4882a593Smuzhiyun case 0x1830:
1084*4882a593Smuzhiyun case 0x1A30:
1085*4882a593Smuzhiyun rate[0] = DESC_RATEMCS4;
1086*4882a593Smuzhiyun rate[1] = DESC_RATEMCS5;
1087*4882a593Smuzhiyun rate[2] = DESC_RATEMCS6;
1088*4882a593Smuzhiyun rate[3] = DESC_RATEMCS7;
1089*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1090*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1091*4882a593Smuzhiyun *rate_num = 4;
1092*4882a593Smuzhiyun break;
1093*4882a593Smuzhiyun case 0xC34:
1094*4882a593Smuzhiyun case 0xE34:
1095*4882a593Smuzhiyun case 0x1834:
1096*4882a593Smuzhiyun case 0x1A34:
1097*4882a593Smuzhiyun rate[0] = DESC_RATEMCS8;
1098*4882a593Smuzhiyun rate[1] = DESC_RATEMCS9;
1099*4882a593Smuzhiyun rate[2] = DESC_RATEMCS10;
1100*4882a593Smuzhiyun rate[3] = DESC_RATEMCS11;
1101*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1102*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1103*4882a593Smuzhiyun *rate_num = 4;
1104*4882a593Smuzhiyun break;
1105*4882a593Smuzhiyun case 0xC38:
1106*4882a593Smuzhiyun case 0xE38:
1107*4882a593Smuzhiyun case 0x1838:
1108*4882a593Smuzhiyun case 0x1A38:
1109*4882a593Smuzhiyun rate[0] = DESC_RATEMCS12;
1110*4882a593Smuzhiyun rate[1] = DESC_RATEMCS13;
1111*4882a593Smuzhiyun rate[2] = DESC_RATEMCS14;
1112*4882a593Smuzhiyun rate[3] = DESC_RATEMCS15;
1113*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1114*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1115*4882a593Smuzhiyun *rate_num = 4;
1116*4882a593Smuzhiyun break;
1117*4882a593Smuzhiyun case 0xC3C:
1118*4882a593Smuzhiyun case 0xE3C:
1119*4882a593Smuzhiyun case 0x183C:
1120*4882a593Smuzhiyun case 0x1A3C:
1121*4882a593Smuzhiyun rate[0] = DESC_RATEVHT1SS_MCS0;
1122*4882a593Smuzhiyun rate[1] = DESC_RATEVHT1SS_MCS1;
1123*4882a593Smuzhiyun rate[2] = DESC_RATEVHT1SS_MCS2;
1124*4882a593Smuzhiyun rate[3] = DESC_RATEVHT1SS_MCS3;
1125*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1126*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1127*4882a593Smuzhiyun *rate_num = 4;
1128*4882a593Smuzhiyun break;
1129*4882a593Smuzhiyun case 0xC40:
1130*4882a593Smuzhiyun case 0xE40:
1131*4882a593Smuzhiyun case 0x1840:
1132*4882a593Smuzhiyun case 0x1A40:
1133*4882a593Smuzhiyun rate[0] = DESC_RATEVHT1SS_MCS4;
1134*4882a593Smuzhiyun rate[1] = DESC_RATEVHT1SS_MCS5;
1135*4882a593Smuzhiyun rate[2] = DESC_RATEVHT1SS_MCS6;
1136*4882a593Smuzhiyun rate[3] = DESC_RATEVHT1SS_MCS7;
1137*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1138*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1139*4882a593Smuzhiyun *rate_num = 4;
1140*4882a593Smuzhiyun break;
1141*4882a593Smuzhiyun case 0xC44:
1142*4882a593Smuzhiyun case 0xE44:
1143*4882a593Smuzhiyun case 0x1844:
1144*4882a593Smuzhiyun case 0x1A44:
1145*4882a593Smuzhiyun rate[0] = DESC_RATEVHT1SS_MCS8;
1146*4882a593Smuzhiyun rate[1] = DESC_RATEVHT1SS_MCS9;
1147*4882a593Smuzhiyun rate[2] = DESC_RATEVHT2SS_MCS0;
1148*4882a593Smuzhiyun rate[3] = DESC_RATEVHT2SS_MCS1;
1149*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1150*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1151*4882a593Smuzhiyun *rate_num = 4;
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun case 0xC48:
1154*4882a593Smuzhiyun case 0xE48:
1155*4882a593Smuzhiyun case 0x1848:
1156*4882a593Smuzhiyun case 0x1A48:
1157*4882a593Smuzhiyun rate[0] = DESC_RATEVHT2SS_MCS2;
1158*4882a593Smuzhiyun rate[1] = DESC_RATEVHT2SS_MCS3;
1159*4882a593Smuzhiyun rate[2] = DESC_RATEVHT2SS_MCS4;
1160*4882a593Smuzhiyun rate[3] = DESC_RATEVHT2SS_MCS5;
1161*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1162*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1163*4882a593Smuzhiyun *rate_num = 4;
1164*4882a593Smuzhiyun break;
1165*4882a593Smuzhiyun case 0xC4C:
1166*4882a593Smuzhiyun case 0xE4C:
1167*4882a593Smuzhiyun case 0x184C:
1168*4882a593Smuzhiyun case 0x1A4C:
1169*4882a593Smuzhiyun rate[0] = DESC_RATEVHT2SS_MCS6;
1170*4882a593Smuzhiyun rate[1] = DESC_RATEVHT2SS_MCS7;
1171*4882a593Smuzhiyun rate[2] = DESC_RATEVHT2SS_MCS8;
1172*4882a593Smuzhiyun rate[3] = DESC_RATEVHT2SS_MCS9;
1173*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1174*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1175*4882a593Smuzhiyun *rate_num = 4;
1176*4882a593Smuzhiyun break;
1177*4882a593Smuzhiyun case 0xCD8:
1178*4882a593Smuzhiyun case 0xED8:
1179*4882a593Smuzhiyun case 0x18D8:
1180*4882a593Smuzhiyun case 0x1AD8:
1181*4882a593Smuzhiyun rate[0] = DESC_RATEMCS16;
1182*4882a593Smuzhiyun rate[1] = DESC_RATEMCS17;
1183*4882a593Smuzhiyun rate[2] = DESC_RATEMCS18;
1184*4882a593Smuzhiyun rate[3] = DESC_RATEMCS19;
1185*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1186*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1187*4882a593Smuzhiyun *rate_num = 4;
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun case 0xCDC:
1190*4882a593Smuzhiyun case 0xEDC:
1191*4882a593Smuzhiyun case 0x18DC:
1192*4882a593Smuzhiyun case 0x1ADC:
1193*4882a593Smuzhiyun rate[0] = DESC_RATEMCS20;
1194*4882a593Smuzhiyun rate[1] = DESC_RATEMCS21;
1195*4882a593Smuzhiyun rate[2] = DESC_RATEMCS22;
1196*4882a593Smuzhiyun rate[3] = DESC_RATEMCS23;
1197*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1198*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1199*4882a593Smuzhiyun *rate_num = 4;
1200*4882a593Smuzhiyun break;
1201*4882a593Smuzhiyun case 0xCE0:
1202*4882a593Smuzhiyun case 0xEE0:
1203*4882a593Smuzhiyun case 0x18E0:
1204*4882a593Smuzhiyun case 0x1AE0:
1205*4882a593Smuzhiyun rate[0] = DESC_RATEVHT3SS_MCS0;
1206*4882a593Smuzhiyun rate[1] = DESC_RATEVHT3SS_MCS1;
1207*4882a593Smuzhiyun rate[2] = DESC_RATEVHT3SS_MCS2;
1208*4882a593Smuzhiyun rate[3] = DESC_RATEVHT3SS_MCS3;
1209*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1210*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1211*4882a593Smuzhiyun *rate_num = 4;
1212*4882a593Smuzhiyun break;
1213*4882a593Smuzhiyun case 0xCE4:
1214*4882a593Smuzhiyun case 0xEE4:
1215*4882a593Smuzhiyun case 0x18E4:
1216*4882a593Smuzhiyun case 0x1AE4:
1217*4882a593Smuzhiyun rate[0] = DESC_RATEVHT3SS_MCS4;
1218*4882a593Smuzhiyun rate[1] = DESC_RATEVHT3SS_MCS5;
1219*4882a593Smuzhiyun rate[2] = DESC_RATEVHT3SS_MCS6;
1220*4882a593Smuzhiyun rate[3] = DESC_RATEVHT3SS_MCS7;
1221*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
1222*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1223*4882a593Smuzhiyun *rate_num = 4;
1224*4882a593Smuzhiyun break;
1225*4882a593Smuzhiyun case 0xCE8:
1226*4882a593Smuzhiyun case 0xEE8:
1227*4882a593Smuzhiyun case 0x18E8:
1228*4882a593Smuzhiyun case 0x1AE8:
1229*4882a593Smuzhiyun rate[0] = DESC_RATEVHT3SS_MCS8;
1230*4882a593Smuzhiyun rate[1] = DESC_RATEVHT3SS_MCS9;
1231*4882a593Smuzhiyun for (i = 0; i < 2; ++i)
1232*4882a593Smuzhiyun pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1233*4882a593Smuzhiyun *rate_num = 2;
1234*4882a593Smuzhiyun break;
1235*4882a593Smuzhiyun default:
1236*4882a593Smuzhiyun rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
rtw_phy_store_tx_power_by_rate(struct rtw_dev * rtwdev,u32 band,u32 rfpath,u32 txnum,u32 regaddr,u32 bitmask,u32 data)1241*4882a593Smuzhiyun static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1242*4882a593Smuzhiyun u32 band, u32 rfpath, u32 txnum,
1243*4882a593Smuzhiyun u32 regaddr, u32 bitmask, u32 data)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1246*4882a593Smuzhiyun u8 rate_num = 0;
1247*4882a593Smuzhiyun u8 rate;
1248*4882a593Smuzhiyun u8 rates[RTW_RF_PATH_MAX] = {0};
1249*4882a593Smuzhiyun s8 offset;
1250*4882a593Smuzhiyun s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1251*4882a593Smuzhiyun int i;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1254*4882a593Smuzhiyun rates, pwr_by_rate, &rate_num);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1257*4882a593Smuzhiyun (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1258*4882a593Smuzhiyun rate_num > RTW_RF_PATH_MAX))
1259*4882a593Smuzhiyun return;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun for (i = 0; i < rate_num; i++) {
1262*4882a593Smuzhiyun offset = pwr_by_rate[i];
1263*4882a593Smuzhiyun rate = rates[i];
1264*4882a593Smuzhiyun if (band == PHY_BAND_2G)
1265*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1266*4882a593Smuzhiyun else if (band == PHY_BAND_5G)
1267*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1268*4882a593Smuzhiyun else
1269*4882a593Smuzhiyun continue;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
rtw_parse_tbl_bb_pg(struct rtw_dev * rtwdev,const struct rtw_table * tbl)1273*4882a593Smuzhiyun void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun const struct rtw_phy_pg_cfg_pair *p = tbl->data;
1276*4882a593Smuzhiyun const struct rtw_phy_pg_cfg_pair *end = p + tbl->size;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun for (; p < end; p++) {
1279*4882a593Smuzhiyun if (p->addr == 0xfe || p->addr == 0xffe) {
1280*4882a593Smuzhiyun msleep(50);
1281*4882a593Smuzhiyun continue;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1284*4882a593Smuzhiyun p->tx_num, p->addr, p->bitmask,
1285*4882a593Smuzhiyun p->data);
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_parse_tbl_bb_pg);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1291*4882a593Smuzhiyun 36, 38, 40, 42, 44, 46, 48, /* Band 1 */
1292*4882a593Smuzhiyun 52, 54, 56, 58, 60, 62, 64, /* Band 2 */
1293*4882a593Smuzhiyun 100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1294*4882a593Smuzhiyun 116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1295*4882a593Smuzhiyun 132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1296*4882a593Smuzhiyun 149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1297*4882a593Smuzhiyun 165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1298*4882a593Smuzhiyun
rtw_channel_to_idx(u8 band,u8 channel)1299*4882a593Smuzhiyun static int rtw_channel_to_idx(u8 band, u8 channel)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun int ch_idx;
1302*4882a593Smuzhiyun u8 n_channel;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun if (band == PHY_BAND_2G) {
1305*4882a593Smuzhiyun ch_idx = channel - 1;
1306*4882a593Smuzhiyun n_channel = RTW_MAX_CHANNEL_NUM_2G;
1307*4882a593Smuzhiyun } else if (band == PHY_BAND_5G) {
1308*4882a593Smuzhiyun n_channel = RTW_MAX_CHANNEL_NUM_5G;
1309*4882a593Smuzhiyun for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1310*4882a593Smuzhiyun if (rtw_channel_idx_5g[ch_idx] == channel)
1311*4882a593Smuzhiyun break;
1312*4882a593Smuzhiyun } else {
1313*4882a593Smuzhiyun return -1;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (ch_idx >= n_channel)
1317*4882a593Smuzhiyun return -1;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun return ch_idx;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
rtw_phy_set_tx_power_limit(struct rtw_dev * rtwdev,u8 regd,u8 band,u8 bw,u8 rs,u8 ch,s8 pwr_limit)1322*4882a593Smuzhiyun static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1323*4882a593Smuzhiyun u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1326*4882a593Smuzhiyun u8 max_power_index = rtwdev->chip->max_power_index;
1327*4882a593Smuzhiyun s8 ww;
1328*4882a593Smuzhiyun int ch_idx;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun pwr_limit = clamp_t(s8, pwr_limit,
1331*4882a593Smuzhiyun -max_power_index, max_power_index);
1332*4882a593Smuzhiyun ch_idx = rtw_channel_to_idx(band, ch);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1335*4882a593Smuzhiyun rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1336*4882a593Smuzhiyun WARN(1,
1337*4882a593Smuzhiyun "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1338*4882a593Smuzhiyun regd, band, bw, rs, ch_idx, pwr_limit);
1339*4882a593Smuzhiyun return;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun if (band == PHY_BAND_2G) {
1343*4882a593Smuzhiyun hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1344*4882a593Smuzhiyun ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1345*4882a593Smuzhiyun ww = min_t(s8, ww, pwr_limit);
1346*4882a593Smuzhiyun hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1347*4882a593Smuzhiyun } else if (band == PHY_BAND_5G) {
1348*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1349*4882a593Smuzhiyun ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1350*4882a593Smuzhiyun ww = min_t(s8, ww, pwr_limit);
1351*4882a593Smuzhiyun hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* cross-reference 5G power limits if values are not assigned */
1356*4882a593Smuzhiyun static void
rtw_xref_5g_txpwr_lmt(struct rtw_dev * rtwdev,u8 regd,u8 bw,u8 ch_idx,u8 rs_ht,u8 rs_vht)1357*4882a593Smuzhiyun rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
1358*4882a593Smuzhiyun u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1361*4882a593Smuzhiyun u8 max_power_index = rtwdev->chip->max_power_index;
1362*4882a593Smuzhiyun s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
1363*4882a593Smuzhiyun s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (lmt_ht == lmt_vht)
1366*4882a593Smuzhiyun return;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun if (lmt_ht == max_power_index)
1369*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun else if (lmt_vht == max_power_index)
1372*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* cross-reference power limits for ht and vht */
1376*4882a593Smuzhiyun static void
rtw_xref_txpwr_lmt_by_rs(struct rtw_dev * rtwdev,u8 regd,u8 bw,u8 ch_idx)1377*4882a593Smuzhiyun rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun u8 rs_idx, rs_ht, rs_vht;
1380*4882a593Smuzhiyun u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
1381*4882a593Smuzhiyun {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun for (rs_idx = 0; rs_idx < 2; rs_idx++) {
1384*4882a593Smuzhiyun rs_ht = rs_cmp[rs_idx][0];
1385*4882a593Smuzhiyun rs_vht = rs_cmp[rs_idx][1];
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* cross-reference power limits for 5G channels */
1392*4882a593Smuzhiyun static void
rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev * rtwdev,u8 regd,u8 bw)1393*4882a593Smuzhiyun rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun u8 ch_idx;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
1398*4882a593Smuzhiyun rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /* cross-reference power limits for 20/40M bandwidth */
1402*4882a593Smuzhiyun static void
rtw_xref_txpwr_lmt_by_bw(struct rtw_dev * rtwdev,u8 regd)1403*4882a593Smuzhiyun rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun u8 bw;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
1408*4882a593Smuzhiyun rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* cross-reference power limits */
rtw_xref_txpwr_lmt(struct rtw_dev * rtwdev)1412*4882a593Smuzhiyun static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun u8 regd;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun for (regd = 0; regd < RTW_REGD_MAX; regd++)
1417*4882a593Smuzhiyun rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
rtw_parse_tbl_txpwr_lmt(struct rtw_dev * rtwdev,const struct rtw_table * tbl)1420*4882a593Smuzhiyun void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1421*4882a593Smuzhiyun const struct rtw_table *tbl)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
1424*4882a593Smuzhiyun const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun for (; p < end; p++) {
1427*4882a593Smuzhiyun rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
1428*4882a593Smuzhiyun p->bw, p->rs, p->ch, p->txpwr_lmt);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun rtw_xref_txpwr_lmt(rtwdev);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt);
1434*4882a593Smuzhiyun
rtw_phy_cfg_mac(struct rtw_dev * rtwdev,const struct rtw_table * tbl,u32 addr,u32 data)1435*4882a593Smuzhiyun void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1436*4882a593Smuzhiyun u32 addr, u32 data)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun rtw_write8(rtwdev, addr, data);
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_cfg_mac);
1441*4882a593Smuzhiyun
rtw_phy_cfg_agc(struct rtw_dev * rtwdev,const struct rtw_table * tbl,u32 addr,u32 data)1442*4882a593Smuzhiyun void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1443*4882a593Smuzhiyun u32 addr, u32 data)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun rtw_write32(rtwdev, addr, data);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_cfg_agc);
1448*4882a593Smuzhiyun
rtw_phy_cfg_bb(struct rtw_dev * rtwdev,const struct rtw_table * tbl,u32 addr,u32 data)1449*4882a593Smuzhiyun void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1450*4882a593Smuzhiyun u32 addr, u32 data)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun if (addr == 0xfe)
1453*4882a593Smuzhiyun msleep(50);
1454*4882a593Smuzhiyun else if (addr == 0xfd)
1455*4882a593Smuzhiyun mdelay(5);
1456*4882a593Smuzhiyun else if (addr == 0xfc)
1457*4882a593Smuzhiyun mdelay(1);
1458*4882a593Smuzhiyun else if (addr == 0xfb)
1459*4882a593Smuzhiyun usleep_range(50, 60);
1460*4882a593Smuzhiyun else if (addr == 0xfa)
1461*4882a593Smuzhiyun udelay(5);
1462*4882a593Smuzhiyun else if (addr == 0xf9)
1463*4882a593Smuzhiyun udelay(1);
1464*4882a593Smuzhiyun else
1465*4882a593Smuzhiyun rtw_write32(rtwdev, addr, data);
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_cfg_bb);
1468*4882a593Smuzhiyun
rtw_phy_cfg_rf(struct rtw_dev * rtwdev,const struct rtw_table * tbl,u32 addr,u32 data)1469*4882a593Smuzhiyun void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1470*4882a593Smuzhiyun u32 addr, u32 data)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun if (addr == 0xffe) {
1473*4882a593Smuzhiyun msleep(50);
1474*4882a593Smuzhiyun } else if (addr == 0xfe) {
1475*4882a593Smuzhiyun usleep_range(100, 110);
1476*4882a593Smuzhiyun } else {
1477*4882a593Smuzhiyun rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1478*4882a593Smuzhiyun udelay(1);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_cfg_rf);
1482*4882a593Smuzhiyun
rtw_load_rfk_table(struct rtw_dev * rtwdev)1483*4882a593Smuzhiyun static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1486*4882a593Smuzhiyun struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (!chip->rfk_init_tbl)
1489*4882a593Smuzhiyun return;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
1492*4882a593Smuzhiyun rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
1493*4882a593Smuzhiyun rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
1494*4882a593Smuzhiyun rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
1495*4882a593Smuzhiyun rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun rtw_load_table(rtwdev, chip->rfk_init_tbl);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun dpk_info->is_dpk_pwr_on = true;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
rtw_phy_load_tables(struct rtw_dev * rtwdev)1502*4882a593Smuzhiyun void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1505*4882a593Smuzhiyun u8 rf_path;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun rtw_load_table(rtwdev, chip->mac_tbl);
1508*4882a593Smuzhiyun rtw_load_table(rtwdev, chip->bb_tbl);
1509*4882a593Smuzhiyun rtw_load_table(rtwdev, chip->agc_tbl);
1510*4882a593Smuzhiyun rtw_load_rfk_table(rtwdev);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1513*4882a593Smuzhiyun const struct rtw_table *tbl;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun tbl = chip->rf_tbl[rf_path];
1516*4882a593Smuzhiyun rtw_load_table(rtwdev, tbl);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_load_tables);
1520*4882a593Smuzhiyun
rtw_get_channel_group(u8 channel,u8 rate)1521*4882a593Smuzhiyun static u8 rtw_get_channel_group(u8 channel, u8 rate)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun switch (channel) {
1524*4882a593Smuzhiyun default:
1525*4882a593Smuzhiyun WARN_ON(1);
1526*4882a593Smuzhiyun fallthrough;
1527*4882a593Smuzhiyun case 1:
1528*4882a593Smuzhiyun case 2:
1529*4882a593Smuzhiyun case 36:
1530*4882a593Smuzhiyun case 38:
1531*4882a593Smuzhiyun case 40:
1532*4882a593Smuzhiyun case 42:
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun case 3:
1535*4882a593Smuzhiyun case 4:
1536*4882a593Smuzhiyun case 5:
1537*4882a593Smuzhiyun case 44:
1538*4882a593Smuzhiyun case 46:
1539*4882a593Smuzhiyun case 48:
1540*4882a593Smuzhiyun case 50:
1541*4882a593Smuzhiyun return 1;
1542*4882a593Smuzhiyun case 6:
1543*4882a593Smuzhiyun case 7:
1544*4882a593Smuzhiyun case 8:
1545*4882a593Smuzhiyun case 52:
1546*4882a593Smuzhiyun case 54:
1547*4882a593Smuzhiyun case 56:
1548*4882a593Smuzhiyun case 58:
1549*4882a593Smuzhiyun return 2;
1550*4882a593Smuzhiyun case 9:
1551*4882a593Smuzhiyun case 10:
1552*4882a593Smuzhiyun case 11:
1553*4882a593Smuzhiyun case 60:
1554*4882a593Smuzhiyun case 62:
1555*4882a593Smuzhiyun case 64:
1556*4882a593Smuzhiyun return 3;
1557*4882a593Smuzhiyun case 12:
1558*4882a593Smuzhiyun case 13:
1559*4882a593Smuzhiyun case 100:
1560*4882a593Smuzhiyun case 102:
1561*4882a593Smuzhiyun case 104:
1562*4882a593Smuzhiyun case 106:
1563*4882a593Smuzhiyun return 4;
1564*4882a593Smuzhiyun case 14:
1565*4882a593Smuzhiyun return rate <= DESC_RATE11M ? 5 : 4;
1566*4882a593Smuzhiyun case 108:
1567*4882a593Smuzhiyun case 110:
1568*4882a593Smuzhiyun case 112:
1569*4882a593Smuzhiyun case 114:
1570*4882a593Smuzhiyun return 5;
1571*4882a593Smuzhiyun case 116:
1572*4882a593Smuzhiyun case 118:
1573*4882a593Smuzhiyun case 120:
1574*4882a593Smuzhiyun case 122:
1575*4882a593Smuzhiyun return 6;
1576*4882a593Smuzhiyun case 124:
1577*4882a593Smuzhiyun case 126:
1578*4882a593Smuzhiyun case 128:
1579*4882a593Smuzhiyun case 130:
1580*4882a593Smuzhiyun return 7;
1581*4882a593Smuzhiyun case 132:
1582*4882a593Smuzhiyun case 134:
1583*4882a593Smuzhiyun case 136:
1584*4882a593Smuzhiyun case 138:
1585*4882a593Smuzhiyun return 8;
1586*4882a593Smuzhiyun case 140:
1587*4882a593Smuzhiyun case 142:
1588*4882a593Smuzhiyun case 144:
1589*4882a593Smuzhiyun return 9;
1590*4882a593Smuzhiyun case 149:
1591*4882a593Smuzhiyun case 151:
1592*4882a593Smuzhiyun case 153:
1593*4882a593Smuzhiyun case 155:
1594*4882a593Smuzhiyun return 10;
1595*4882a593Smuzhiyun case 157:
1596*4882a593Smuzhiyun case 159:
1597*4882a593Smuzhiyun case 161:
1598*4882a593Smuzhiyun return 11;
1599*4882a593Smuzhiyun case 165:
1600*4882a593Smuzhiyun case 167:
1601*4882a593Smuzhiyun case 169:
1602*4882a593Smuzhiyun case 171:
1603*4882a593Smuzhiyun return 12;
1604*4882a593Smuzhiyun case 173:
1605*4882a593Smuzhiyun case 175:
1606*4882a593Smuzhiyun case 177:
1607*4882a593Smuzhiyun return 13;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev * rtwdev,u16 rate)1611*4882a593Smuzhiyun static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1614*4882a593Smuzhiyun s8 dpd_diff = 0;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun if (!chip->en_dis_dpd)
1617*4882a593Smuzhiyun return 0;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun #define RTW_DPD_RATE_CHECK(_rate) \
1620*4882a593Smuzhiyun case DESC_RATE ## _rate: \
1621*4882a593Smuzhiyun if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask) \
1622*4882a593Smuzhiyun dpd_diff = -6 * chip->txgi_factor; \
1623*4882a593Smuzhiyun break
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun switch (rate) {
1626*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(6M);
1627*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(9M);
1628*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(MCS0);
1629*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(MCS1);
1630*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(MCS8);
1631*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(MCS9);
1632*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
1633*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
1634*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
1635*4882a593Smuzhiyun RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun #undef RTW_DPD_RATE_CHECK
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun return dpd_diff;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun
rtw_phy_get_2g_tx_power_index(struct rtw_dev * rtwdev,struct rtw_2g_txpwr_idx * pwr_idx_2g,enum rtw_bandwidth bandwidth,u8 rate,u8 group)1642*4882a593Smuzhiyun static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1643*4882a593Smuzhiyun struct rtw_2g_txpwr_idx *pwr_idx_2g,
1644*4882a593Smuzhiyun enum rtw_bandwidth bandwidth,
1645*4882a593Smuzhiyun u8 rate, u8 group)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1648*4882a593Smuzhiyun u8 tx_power;
1649*4882a593Smuzhiyun bool mcs_rate;
1650*4882a593Smuzhiyun bool above_2ss;
1651*4882a593Smuzhiyun u8 factor = chip->txgi_factor;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun if (rate <= DESC_RATE11M)
1654*4882a593Smuzhiyun tx_power = pwr_idx_2g->cck_base[group];
1655*4882a593Smuzhiyun else
1656*4882a593Smuzhiyun tx_power = pwr_idx_2g->bw40_base[group];
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1659*4882a593Smuzhiyun tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1662*4882a593Smuzhiyun (rate >= DESC_RATEVHT1SS_MCS0 &&
1663*4882a593Smuzhiyun rate <= DESC_RATEVHT2SS_MCS9);
1664*4882a593Smuzhiyun above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1665*4882a593Smuzhiyun (rate >= DESC_RATEVHT2SS_MCS0);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (!mcs_rate)
1668*4882a593Smuzhiyun return tx_power;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun switch (bandwidth) {
1671*4882a593Smuzhiyun default:
1672*4882a593Smuzhiyun WARN_ON(1);
1673*4882a593Smuzhiyun fallthrough;
1674*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_20:
1675*4882a593Smuzhiyun tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1676*4882a593Smuzhiyun if (above_2ss)
1677*4882a593Smuzhiyun tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1678*4882a593Smuzhiyun break;
1679*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_40:
1680*4882a593Smuzhiyun /* bw40 is the base power */
1681*4882a593Smuzhiyun if (above_2ss)
1682*4882a593Smuzhiyun tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1683*4882a593Smuzhiyun break;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun return tx_power;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
rtw_phy_get_5g_tx_power_index(struct rtw_dev * rtwdev,struct rtw_5g_txpwr_idx * pwr_idx_5g,enum rtw_bandwidth bandwidth,u8 rate,u8 group)1689*4882a593Smuzhiyun static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1690*4882a593Smuzhiyun struct rtw_5g_txpwr_idx *pwr_idx_5g,
1691*4882a593Smuzhiyun enum rtw_bandwidth bandwidth,
1692*4882a593Smuzhiyun u8 rate, u8 group)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1695*4882a593Smuzhiyun u8 tx_power;
1696*4882a593Smuzhiyun u8 upper, lower;
1697*4882a593Smuzhiyun bool mcs_rate;
1698*4882a593Smuzhiyun bool above_2ss;
1699*4882a593Smuzhiyun u8 factor = chip->txgi_factor;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun tx_power = pwr_idx_5g->bw40_base[group];
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1704*4882a593Smuzhiyun (rate >= DESC_RATEVHT1SS_MCS0 &&
1705*4882a593Smuzhiyun rate <= DESC_RATEVHT2SS_MCS9);
1706*4882a593Smuzhiyun above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1707*4882a593Smuzhiyun (rate >= DESC_RATEVHT2SS_MCS0);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun if (!mcs_rate) {
1710*4882a593Smuzhiyun tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1711*4882a593Smuzhiyun return tx_power;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun switch (bandwidth) {
1715*4882a593Smuzhiyun default:
1716*4882a593Smuzhiyun WARN_ON(1);
1717*4882a593Smuzhiyun fallthrough;
1718*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_20:
1719*4882a593Smuzhiyun tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1720*4882a593Smuzhiyun if (above_2ss)
1721*4882a593Smuzhiyun tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1722*4882a593Smuzhiyun break;
1723*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_40:
1724*4882a593Smuzhiyun /* bw40 is the base power */
1725*4882a593Smuzhiyun if (above_2ss)
1726*4882a593Smuzhiyun tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1727*4882a593Smuzhiyun break;
1728*4882a593Smuzhiyun case RTW_CHANNEL_WIDTH_80:
1729*4882a593Smuzhiyun /* the base idx of bw80 is the average of bw40+/bw40- */
1730*4882a593Smuzhiyun lower = pwr_idx_5g->bw40_base[group];
1731*4882a593Smuzhiyun upper = pwr_idx_5g->bw40_base[group + 1];
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun tx_power = (lower + upper) / 2;
1734*4882a593Smuzhiyun tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1735*4882a593Smuzhiyun if (above_2ss)
1736*4882a593Smuzhiyun tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1737*4882a593Smuzhiyun break;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun return tx_power;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
rtw_phy_get_tx_power_limit(struct rtw_dev * rtwdev,u8 band,enum rtw_bandwidth bw,u8 rf_path,u8 rate,u8 channel,u8 regd)1743*4882a593Smuzhiyun static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1744*4882a593Smuzhiyun enum rtw_bandwidth bw, u8 rf_path,
1745*4882a593Smuzhiyun u8 rate, u8 channel, u8 regd)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1748*4882a593Smuzhiyun u8 *cch_by_bw = hal->cch_by_bw;
1749*4882a593Smuzhiyun s8 power_limit = (s8)rtwdev->chip->max_power_index;
1750*4882a593Smuzhiyun u8 rs;
1751*4882a593Smuzhiyun int ch_idx;
1752*4882a593Smuzhiyun u8 cur_bw, cur_ch;
1753*4882a593Smuzhiyun s8 cur_lmt;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (regd > RTW_REGD_WW)
1756*4882a593Smuzhiyun return power_limit;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1759*4882a593Smuzhiyun rs = RTW_RATE_SECTION_CCK;
1760*4882a593Smuzhiyun else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1761*4882a593Smuzhiyun rs = RTW_RATE_SECTION_OFDM;
1762*4882a593Smuzhiyun else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1763*4882a593Smuzhiyun rs = RTW_RATE_SECTION_HT_1S;
1764*4882a593Smuzhiyun else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1765*4882a593Smuzhiyun rs = RTW_RATE_SECTION_HT_2S;
1766*4882a593Smuzhiyun else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1767*4882a593Smuzhiyun rs = RTW_RATE_SECTION_VHT_1S;
1768*4882a593Smuzhiyun else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1769*4882a593Smuzhiyun rs = RTW_RATE_SECTION_VHT_2S;
1770*4882a593Smuzhiyun else
1771*4882a593Smuzhiyun goto err;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* only 20M BW with cck and ofdm */
1774*4882a593Smuzhiyun if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
1775*4882a593Smuzhiyun bw = RTW_CHANNEL_WIDTH_20;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /* only 20/40M BW with ht */
1778*4882a593Smuzhiyun if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
1779*4882a593Smuzhiyun bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /* select min power limit among [20M BW ~ current BW] */
1782*4882a593Smuzhiyun for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
1783*4882a593Smuzhiyun cur_ch = cch_by_bw[cur_bw];
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun ch_idx = rtw_channel_to_idx(band, cur_ch);
1786*4882a593Smuzhiyun if (ch_idx < 0)
1787*4882a593Smuzhiyun goto err;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
1790*4882a593Smuzhiyun hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
1791*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun power_limit = min_t(s8, cur_lmt, power_limit);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun return power_limit;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun err:
1799*4882a593Smuzhiyun WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1800*4882a593Smuzhiyun band, bw, rf_path, rate, channel);
1801*4882a593Smuzhiyun return (s8)rtwdev->chip->max_power_index;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
rtw_get_tx_power_params(struct rtw_dev * rtwdev,u8 path,u8 rate,u8 bw,u8 ch,u8 regd,struct rtw_power_params * pwr_param)1804*4882a593Smuzhiyun void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
1805*4882a593Smuzhiyun u8 ch, u8 regd, struct rtw_power_params *pwr_param)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1808*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1809*4882a593Smuzhiyun struct rtw_txpwr_idx *pwr_idx;
1810*4882a593Smuzhiyun u8 group, band;
1811*4882a593Smuzhiyun u8 *base = &pwr_param->pwr_base;
1812*4882a593Smuzhiyun s8 *offset = &pwr_param->pwr_offset;
1813*4882a593Smuzhiyun s8 *limit = &pwr_param->pwr_limit;
1814*4882a593Smuzhiyun s8 *remnant = &pwr_param->pwr_remnant;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
1817*4882a593Smuzhiyun group = rtw_get_channel_group(ch, rate);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun /* base power index for 2.4G/5G */
1820*4882a593Smuzhiyun if (IS_CH_2G_BAND(ch)) {
1821*4882a593Smuzhiyun band = PHY_BAND_2G;
1822*4882a593Smuzhiyun *base = rtw_phy_get_2g_tx_power_index(rtwdev,
1823*4882a593Smuzhiyun &pwr_idx->pwr_idx_2g,
1824*4882a593Smuzhiyun bw, rate, group);
1825*4882a593Smuzhiyun *offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
1826*4882a593Smuzhiyun } else {
1827*4882a593Smuzhiyun band = PHY_BAND_5G;
1828*4882a593Smuzhiyun *base = rtw_phy_get_5g_tx_power_index(rtwdev,
1829*4882a593Smuzhiyun &pwr_idx->pwr_idx_5g,
1830*4882a593Smuzhiyun bw, rate, group);
1831*4882a593Smuzhiyun *offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun *limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
1835*4882a593Smuzhiyun rate, ch, regd);
1836*4882a593Smuzhiyun *remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck :
1837*4882a593Smuzhiyun dm_info->txagc_remnant_ofdm);
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun u8
rtw_phy_get_tx_power_index(struct rtw_dev * rtwdev,u8 rf_path,u8 rate,enum rtw_bandwidth bandwidth,u8 channel,u8 regd)1841*4882a593Smuzhiyun rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
1842*4882a593Smuzhiyun enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun struct rtw_power_params pwr_param = {0};
1845*4882a593Smuzhiyun u8 tx_power;
1846*4882a593Smuzhiyun s8 offset;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
1849*4882a593Smuzhiyun channel, regd, &pwr_param);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun tx_power = pwr_param.pwr_base;
1852*4882a593Smuzhiyun offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun if (rtwdev->chip->en_dis_dpd)
1855*4882a593Smuzhiyun offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun tx_power += offset + pwr_param.pwr_remnant;
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun if (tx_power > rtwdev->chip->max_power_index)
1860*4882a593Smuzhiyun tx_power = rtwdev->chip->max_power_index;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun return tx_power;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_get_tx_power_index);
1865*4882a593Smuzhiyun
rtw_phy_set_tx_power_index_by_rs(struct rtw_dev * rtwdev,u8 ch,u8 path,u8 rs)1866*4882a593Smuzhiyun static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
1867*4882a593Smuzhiyun u8 ch, u8 path, u8 rs)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1870*4882a593Smuzhiyun u8 regd = rtwdev->regd.txpwr_regd;
1871*4882a593Smuzhiyun u8 *rates;
1872*4882a593Smuzhiyun u8 size;
1873*4882a593Smuzhiyun u8 rate;
1874*4882a593Smuzhiyun u8 pwr_idx;
1875*4882a593Smuzhiyun u8 bw;
1876*4882a593Smuzhiyun int i;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (rs >= RTW_RATE_SECTION_MAX)
1879*4882a593Smuzhiyun return;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun rates = rtw_rate_section[rs];
1882*4882a593Smuzhiyun size = rtw_rate_size[rs];
1883*4882a593Smuzhiyun bw = hal->current_band_width;
1884*4882a593Smuzhiyun for (i = 0; i < size; i++) {
1885*4882a593Smuzhiyun rate = rates[i];
1886*4882a593Smuzhiyun pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
1887*4882a593Smuzhiyun bw, ch, regd);
1888*4882a593Smuzhiyun hal->tx_pwr_tbl[path][rate] = pwr_idx;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun /* set tx power level by path for each rates, note that the order of the rates
1893*4882a593Smuzhiyun * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1894*4882a593Smuzhiyun * power index into a four-byte power index register, and calls set_tx_agc to
1895*4882a593Smuzhiyun * write these values into hardware
1896*4882a593Smuzhiyun */
rtw_phy_set_tx_power_level_by_path(struct rtw_dev * rtwdev,u8 ch,u8 path)1897*4882a593Smuzhiyun static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
1898*4882a593Smuzhiyun u8 ch, u8 path)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1901*4882a593Smuzhiyun u8 rs;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* do not need cck rates if we are not in 2.4G */
1904*4882a593Smuzhiyun if (hal->current_band_type == RTW_BAND_2G)
1905*4882a593Smuzhiyun rs = RTW_RATE_SECTION_CCK;
1906*4882a593Smuzhiyun else
1907*4882a593Smuzhiyun rs = RTW_RATE_SECTION_OFDM;
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun for (; rs < RTW_RATE_SECTION_MAX; rs++)
1910*4882a593Smuzhiyun rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
rtw_phy_set_tx_power_level(struct rtw_dev * rtwdev,u8 channel)1913*4882a593Smuzhiyun void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1916*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
1917*4882a593Smuzhiyun u8 path;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun mutex_lock(&hal->tx_power_mutex);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun for (path = 0; path < hal->rf_path_num; path++)
1922*4882a593Smuzhiyun rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun chip->ops->set_tx_power_index(rtwdev);
1925*4882a593Smuzhiyun mutex_unlock(&hal->tx_power_mutex);
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_set_tx_power_level);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun static void
rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal * hal,u8 path,u8 rs,u8 size,u8 * rates)1930*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1931*4882a593Smuzhiyun u8 rs, u8 size, u8 *rates)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun u8 rate;
1934*4882a593Smuzhiyun u8 base_idx, rate_idx;
1935*4882a593Smuzhiyun s8 base_2g, base_5g;
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun if (rs >= RTW_RATE_SECTION_VHT_1S)
1938*4882a593Smuzhiyun base_idx = rates[size - 3];
1939*4882a593Smuzhiyun else
1940*4882a593Smuzhiyun base_idx = rates[size - 1];
1941*4882a593Smuzhiyun base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1942*4882a593Smuzhiyun base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1943*4882a593Smuzhiyun hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1944*4882a593Smuzhiyun hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1945*4882a593Smuzhiyun for (rate = 0; rate < size; rate++) {
1946*4882a593Smuzhiyun rate_idx = rates[rate];
1947*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1948*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
rtw_phy_tx_power_by_rate_config(struct rtw_hal * hal)1952*4882a593Smuzhiyun void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun u8 path;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1957*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1958*4882a593Smuzhiyun RTW_RATE_SECTION_CCK,
1959*4882a593Smuzhiyun rtw_cck_size, rtw_cck_rates);
1960*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1961*4882a593Smuzhiyun RTW_RATE_SECTION_OFDM,
1962*4882a593Smuzhiyun rtw_ofdm_size, rtw_ofdm_rates);
1963*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1964*4882a593Smuzhiyun RTW_RATE_SECTION_HT_1S,
1965*4882a593Smuzhiyun rtw_ht_1s_size, rtw_ht_1s_rates);
1966*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1967*4882a593Smuzhiyun RTW_RATE_SECTION_HT_2S,
1968*4882a593Smuzhiyun rtw_ht_2s_size, rtw_ht_2s_rates);
1969*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1970*4882a593Smuzhiyun RTW_RATE_SECTION_VHT_1S,
1971*4882a593Smuzhiyun rtw_vht_1s_size, rtw_vht_1s_rates);
1972*4882a593Smuzhiyun rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1973*4882a593Smuzhiyun RTW_RATE_SECTION_VHT_2S,
1974*4882a593Smuzhiyun rtw_vht_2s_size, rtw_vht_2s_rates);
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun static void
__rtw_phy_tx_power_limit_config(struct rtw_hal * hal,u8 regd,u8 bw,u8 rs)1979*4882a593Smuzhiyun __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun s8 base;
1982*4882a593Smuzhiyun u8 ch;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1985*4882a593Smuzhiyun base = hal->tx_pwr_by_rate_base_2g[0][rs];
1986*4882a593Smuzhiyun hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1990*4882a593Smuzhiyun base = hal->tx_pwr_by_rate_base_5g[0][rs];
1991*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
rtw_phy_tx_power_limit_config(struct rtw_hal * hal)1995*4882a593Smuzhiyun void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun u8 regd, bw, rs;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun /* default at channel 1 */
2000*4882a593Smuzhiyun hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun for (regd = 0; regd < RTW_REGD_MAX; regd++)
2003*4882a593Smuzhiyun for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2004*4882a593Smuzhiyun for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
2005*4882a593Smuzhiyun __rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun
rtw_phy_init_tx_power_limit(struct rtw_dev * rtwdev,u8 regd,u8 bw,u8 rs)2008*4882a593Smuzhiyun static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
2009*4882a593Smuzhiyun u8 regd, u8 bw, u8 rs)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
2012*4882a593Smuzhiyun s8 max_power_index = (s8)rtwdev->chip->max_power_index;
2013*4882a593Smuzhiyun u8 ch;
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun /* 2.4G channels */
2016*4882a593Smuzhiyun for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
2017*4882a593Smuzhiyun hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun /* 5G channels */
2020*4882a593Smuzhiyun for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
2021*4882a593Smuzhiyun hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
rtw_phy_init_tx_power(struct rtw_dev * rtwdev)2024*4882a593Smuzhiyun void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
2025*4882a593Smuzhiyun {
2026*4882a593Smuzhiyun struct rtw_hal *hal = &rtwdev->hal;
2027*4882a593Smuzhiyun u8 regd, path, rate, rs, bw;
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun /* init tx power by rate offset */
2030*4882a593Smuzhiyun for (path = 0; path < RTW_RF_PATH_MAX; path++) {
2031*4882a593Smuzhiyun for (rate = 0; rate < DESC_RATE_MAX; rate++) {
2032*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
2033*4882a593Smuzhiyun hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun /* init tx power limit */
2038*4882a593Smuzhiyun for (regd = 0; regd < RTW_REGD_MAX; regd++)
2039*4882a593Smuzhiyun for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2040*4882a593Smuzhiyun for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
2041*4882a593Smuzhiyun rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
2042*4882a593Smuzhiyun rs);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
rtw_phy_config_swing_table(struct rtw_dev * rtwdev,struct rtw_swing_table * swing_table)2045*4882a593Smuzhiyun void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
2046*4882a593Smuzhiyun struct rtw_swing_table *swing_table)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
2049*4882a593Smuzhiyun u8 channel = rtwdev->hal.current_channel;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun if (IS_CH_2G_BAND(channel)) {
2052*4882a593Smuzhiyun if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
2053*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
2054*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
2055*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
2056*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
2057*4882a593Smuzhiyun } else {
2058*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2059*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2060*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2061*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun } else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2064*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2065*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2066*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2067*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2068*4882a593Smuzhiyun } else if (IS_CH_5G_BAND_3(channel)) {
2069*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2070*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2071*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2072*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2073*4882a593Smuzhiyun } else if (IS_CH_5G_BAND_4(channel)) {
2074*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2075*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2076*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2077*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2078*4882a593Smuzhiyun } else {
2079*4882a593Smuzhiyun swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2080*4882a593Smuzhiyun swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2081*4882a593Smuzhiyun swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2082*4882a593Smuzhiyun swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_config_swing_table);
2086*4882a593Smuzhiyun
rtw_phy_pwrtrack_avg(struct rtw_dev * rtwdev,u8 thermal,u8 path)2087*4882a593Smuzhiyun void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2092*4882a593Smuzhiyun dm_info->thermal_avg[path] =
2093*4882a593Smuzhiyun ewma_thermal_read(&dm_info->avg_thermal[path]);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_avg);
2096*4882a593Smuzhiyun
rtw_phy_pwrtrack_thermal_changed(struct rtw_dev * rtwdev,u8 thermal,u8 path)2097*4882a593Smuzhiyun bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2098*4882a593Smuzhiyun u8 path)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2101*4882a593Smuzhiyun u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun if (avg == thermal)
2104*4882a593Smuzhiyun return false;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun return true;
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed);
2109*4882a593Smuzhiyun
rtw_phy_pwrtrack_get_delta(struct rtw_dev * rtwdev,u8 path)2110*4882a593Smuzhiyun u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2113*4882a593Smuzhiyun u8 therm_avg, therm_efuse, therm_delta;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun therm_avg = dm_info->thermal_avg[path];
2116*4882a593Smuzhiyun therm_efuse = rtwdev->efuse.thermal_meter[path];
2117*4882a593Smuzhiyun therm_delta = abs(therm_avg - therm_efuse);
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta);
2122*4882a593Smuzhiyun
rtw_phy_pwrtrack_get_pwridx(struct rtw_dev * rtwdev,struct rtw_swing_table * swing_table,u8 tbl_path,u8 therm_path,u8 delta)2123*4882a593Smuzhiyun s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2124*4882a593Smuzhiyun struct rtw_swing_table *swing_table,
2125*4882a593Smuzhiyun u8 tbl_path, u8 therm_path, u8 delta)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2128*4882a593Smuzhiyun const u8 *delta_swing_table_idx_pos;
2129*4882a593Smuzhiyun const u8 *delta_swing_table_idx_neg;
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun if (delta >= RTW_PWR_TRK_TBL_SZ) {
2132*4882a593Smuzhiyun rtw_warn(rtwdev, "power track table overflow\n");
2133*4882a593Smuzhiyun return 0;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (!swing_table) {
2137*4882a593Smuzhiyun rtw_warn(rtwdev, "swing table not configured\n");
2138*4882a593Smuzhiyun return 0;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun delta_swing_table_idx_pos = swing_table->p[tbl_path];
2142*4882a593Smuzhiyun delta_swing_table_idx_neg = swing_table->n[tbl_path];
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2145*4882a593Smuzhiyun rtw_warn(rtwdev, "invalid swing table index\n");
2146*4882a593Smuzhiyun return 0;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun if (dm_info->thermal_avg[therm_path] >
2150*4882a593Smuzhiyun rtwdev->efuse.thermal_meter[therm_path])
2151*4882a593Smuzhiyun return delta_swing_table_idx_pos[delta];
2152*4882a593Smuzhiyun else
2153*4882a593Smuzhiyun return -delta_swing_table_idx_neg[delta];
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx);
2156*4882a593Smuzhiyun
rtw_phy_pwrtrack_need_lck(struct rtw_dev * rtwdev)2157*4882a593Smuzhiyun bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev)
2158*4882a593Smuzhiyun {
2159*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2160*4882a593Smuzhiyun u8 delta_lck;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun delta_lck = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_lck);
2163*4882a593Smuzhiyun if (delta_lck >= rtwdev->chip->lck_threshold) {
2164*4882a593Smuzhiyun dm_info->thermal_meter_lck = dm_info->thermal_avg[0];
2165*4882a593Smuzhiyun return true;
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun return false;
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_need_lck);
2170*4882a593Smuzhiyun
rtw_phy_pwrtrack_need_iqk(struct rtw_dev * rtwdev)2171*4882a593Smuzhiyun bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2172*4882a593Smuzhiyun {
2173*4882a593Smuzhiyun struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2174*4882a593Smuzhiyun u8 delta_iqk;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2177*4882a593Smuzhiyun if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2178*4882a593Smuzhiyun dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2179*4882a593Smuzhiyun return true;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun return false;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk);
2184