1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019 Realtek Corporation
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include "main.h"
8*4882a593Smuzhiyun #include "pci.h"
9*4882a593Smuzhiyun #include "reg.h"
10*4882a593Smuzhiyun #include "tx.h"
11*4882a593Smuzhiyun #include "rx.h"
12*4882a593Smuzhiyun #include "fw.h"
13*4882a593Smuzhiyun #include "ps.h"
14*4882a593Smuzhiyun #include "debug.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static bool rtw_disable_msi;
17*4882a593Smuzhiyun static bool rtw_pci_disable_aspm;
18*4882a593Smuzhiyun module_param_named(disable_msi, rtw_disable_msi, bool, 0644);
19*4882a593Smuzhiyun module_param_named(disable_aspm, rtw_pci_disable_aspm, bool, 0644);
20*4882a593Smuzhiyun MODULE_PARM_DESC(disable_msi, "Set Y to disable MSI interrupt support");
21*4882a593Smuzhiyun MODULE_PARM_DESC(disable_aspm, "Set Y to disable PCI ASPM support");
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static u32 rtw_pci_tx_queue_idx_addr[] = {
24*4882a593Smuzhiyun [RTW_TX_QUEUE_BK] = RTK_PCI_TXBD_IDX_BKQ,
25*4882a593Smuzhiyun [RTW_TX_QUEUE_BE] = RTK_PCI_TXBD_IDX_BEQ,
26*4882a593Smuzhiyun [RTW_TX_QUEUE_VI] = RTK_PCI_TXBD_IDX_VIQ,
27*4882a593Smuzhiyun [RTW_TX_QUEUE_VO] = RTK_PCI_TXBD_IDX_VOQ,
28*4882a593Smuzhiyun [RTW_TX_QUEUE_MGMT] = RTK_PCI_TXBD_IDX_MGMTQ,
29*4882a593Smuzhiyun [RTW_TX_QUEUE_HI0] = RTK_PCI_TXBD_IDX_HI0Q,
30*4882a593Smuzhiyun [RTW_TX_QUEUE_H2C] = RTK_PCI_TXBD_IDX_H2CQ,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
rtw_pci_get_tx_qsel(struct sk_buff * skb,u8 queue)33*4882a593Smuzhiyun static u8 rtw_pci_get_tx_qsel(struct sk_buff *skb, u8 queue)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun switch (queue) {
36*4882a593Smuzhiyun case RTW_TX_QUEUE_BCN:
37*4882a593Smuzhiyun return TX_DESC_QSEL_BEACON;
38*4882a593Smuzhiyun case RTW_TX_QUEUE_H2C:
39*4882a593Smuzhiyun return TX_DESC_QSEL_H2C;
40*4882a593Smuzhiyun case RTW_TX_QUEUE_MGMT:
41*4882a593Smuzhiyun return TX_DESC_QSEL_MGMT;
42*4882a593Smuzhiyun case RTW_TX_QUEUE_HI0:
43*4882a593Smuzhiyun return TX_DESC_QSEL_HIGH;
44*4882a593Smuzhiyun default:
45*4882a593Smuzhiyun return skb->priority;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
rtw_pci_read8(struct rtw_dev * rtwdev,u32 addr)49*4882a593Smuzhiyun static u8 rtw_pci_read8(struct rtw_dev *rtwdev, u32 addr)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return readb(rtwpci->mmap + addr);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
rtw_pci_read16(struct rtw_dev * rtwdev,u32 addr)56*4882a593Smuzhiyun static u16 rtw_pci_read16(struct rtw_dev *rtwdev, u32 addr)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return readw(rtwpci->mmap + addr);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
rtw_pci_read32(struct rtw_dev * rtwdev,u32 addr)63*4882a593Smuzhiyun static u32 rtw_pci_read32(struct rtw_dev *rtwdev, u32 addr)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return readl(rtwpci->mmap + addr);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
rtw_pci_write8(struct rtw_dev * rtwdev,u32 addr,u8 val)70*4882a593Smuzhiyun static void rtw_pci_write8(struct rtw_dev *rtwdev, u32 addr, u8 val)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun writeb(val, rtwpci->mmap + addr);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
rtw_pci_write16(struct rtw_dev * rtwdev,u32 addr,u16 val)77*4882a593Smuzhiyun static void rtw_pci_write16(struct rtw_dev *rtwdev, u32 addr, u16 val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun writew(val, rtwpci->mmap + addr);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
rtw_pci_write32(struct rtw_dev * rtwdev,u32 addr,u32 val)84*4882a593Smuzhiyun static void rtw_pci_write32(struct rtw_dev *rtwdev, u32 addr, u32 val)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun writel(val, rtwpci->mmap + addr);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
rtw_pci_get_tx_desc(struct rtw_pci_tx_ring * tx_ring,u8 idx)91*4882a593Smuzhiyun static inline void *rtw_pci_get_tx_desc(struct rtw_pci_tx_ring *tx_ring, u8 idx)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int offset = tx_ring->r.desc_size * idx;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return tx_ring->r.head + offset;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
rtw_pci_free_tx_ring_skbs(struct rtw_dev * rtwdev,struct rtw_pci_tx_ring * tx_ring)98*4882a593Smuzhiyun static void rtw_pci_free_tx_ring_skbs(struct rtw_dev *rtwdev,
99*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
102*4882a593Smuzhiyun struct rtw_pci_tx_data *tx_data;
103*4882a593Smuzhiyun struct sk_buff *skb, *tmp;
104*4882a593Smuzhiyun dma_addr_t dma;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* free every skb remained in tx list */
107*4882a593Smuzhiyun skb_queue_walk_safe(&tx_ring->queue, skb, tmp) {
108*4882a593Smuzhiyun __skb_unlink(skb, &tx_ring->queue);
109*4882a593Smuzhiyun tx_data = rtw_pci_get_tx_data(skb);
110*4882a593Smuzhiyun dma = tx_data->dma;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, dma, skb->len, DMA_TO_DEVICE);
113*4882a593Smuzhiyun dev_kfree_skb_any(skb);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
rtw_pci_free_tx_ring(struct rtw_dev * rtwdev,struct rtw_pci_tx_ring * tx_ring)117*4882a593Smuzhiyun static void rtw_pci_free_tx_ring(struct rtw_dev *rtwdev,
118*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
121*4882a593Smuzhiyun u8 *head = tx_ring->r.head;
122*4882a593Smuzhiyun u32 len = tx_ring->r.len;
123*4882a593Smuzhiyun int ring_sz = len * tx_ring->r.desc_size;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun rtw_pci_free_tx_ring_skbs(rtwdev, tx_ring);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* free the ring itself */
128*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, ring_sz, head, tx_ring->r.dma);
129*4882a593Smuzhiyun tx_ring->r.head = NULL;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
rtw_pci_free_rx_ring_skbs(struct rtw_dev * rtwdev,struct rtw_pci_rx_ring * rx_ring)132*4882a593Smuzhiyun static void rtw_pci_free_rx_ring_skbs(struct rtw_dev *rtwdev,
133*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
136*4882a593Smuzhiyun struct sk_buff *skb;
137*4882a593Smuzhiyun int buf_sz = RTK_PCI_RX_BUF_SIZE;
138*4882a593Smuzhiyun dma_addr_t dma;
139*4882a593Smuzhiyun int i;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun for (i = 0; i < rx_ring->r.len; i++) {
142*4882a593Smuzhiyun skb = rx_ring->buf[i];
143*4882a593Smuzhiyun if (!skb)
144*4882a593Smuzhiyun continue;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun dma = *((dma_addr_t *)skb->cb);
147*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
148*4882a593Smuzhiyun dev_kfree_skb(skb);
149*4882a593Smuzhiyun rx_ring->buf[i] = NULL;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
rtw_pci_free_rx_ring(struct rtw_dev * rtwdev,struct rtw_pci_rx_ring * rx_ring)153*4882a593Smuzhiyun static void rtw_pci_free_rx_ring(struct rtw_dev *rtwdev,
154*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
157*4882a593Smuzhiyun u8 *head = rx_ring->r.head;
158*4882a593Smuzhiyun int ring_sz = rx_ring->r.desc_size * rx_ring->r.len;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun rtw_pci_free_rx_ring_skbs(rtwdev, rx_ring);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, ring_sz, head, rx_ring->r.dma);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
rtw_pci_free_trx_ring(struct rtw_dev * rtwdev)165*4882a593Smuzhiyun static void rtw_pci_free_trx_ring(struct rtw_dev *rtwdev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
168*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring;
169*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun for (i = 0; i < RTK_MAX_TX_QUEUE_NUM; i++) {
173*4882a593Smuzhiyun tx_ring = &rtwpci->tx_rings[i];
174*4882a593Smuzhiyun rtw_pci_free_tx_ring(rtwdev, tx_ring);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun for (i = 0; i < RTK_MAX_RX_QUEUE_NUM; i++) {
178*4882a593Smuzhiyun rx_ring = &rtwpci->rx_rings[i];
179*4882a593Smuzhiyun rtw_pci_free_rx_ring(rtwdev, rx_ring);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
rtw_pci_init_tx_ring(struct rtw_dev * rtwdev,struct rtw_pci_tx_ring * tx_ring,u8 desc_size,u32 len)183*4882a593Smuzhiyun static int rtw_pci_init_tx_ring(struct rtw_dev *rtwdev,
184*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring,
185*4882a593Smuzhiyun u8 desc_size, u32 len)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
188*4882a593Smuzhiyun int ring_sz = desc_size * len;
189*4882a593Smuzhiyun dma_addr_t dma;
190*4882a593Smuzhiyun u8 *head;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (len > TRX_BD_IDX_MASK) {
193*4882a593Smuzhiyun rtw_err(rtwdev, "len %d exceeds maximum TX entries\n", len);
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
198*4882a593Smuzhiyun if (!head) {
199*4882a593Smuzhiyun rtw_err(rtwdev, "failed to allocate tx ring\n");
200*4882a593Smuzhiyun return -ENOMEM;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun skb_queue_head_init(&tx_ring->queue);
204*4882a593Smuzhiyun tx_ring->r.head = head;
205*4882a593Smuzhiyun tx_ring->r.dma = dma;
206*4882a593Smuzhiyun tx_ring->r.len = len;
207*4882a593Smuzhiyun tx_ring->r.desc_size = desc_size;
208*4882a593Smuzhiyun tx_ring->r.wp = 0;
209*4882a593Smuzhiyun tx_ring->r.rp = 0;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
rtw_pci_reset_rx_desc(struct rtw_dev * rtwdev,struct sk_buff * skb,struct rtw_pci_rx_ring * rx_ring,u32 idx,u32 desc_sz)214*4882a593Smuzhiyun static int rtw_pci_reset_rx_desc(struct rtw_dev *rtwdev, struct sk_buff *skb,
215*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring,
216*4882a593Smuzhiyun u32 idx, u32 desc_sz)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
219*4882a593Smuzhiyun struct rtw_pci_rx_buffer_desc *buf_desc;
220*4882a593Smuzhiyun int buf_sz = RTK_PCI_RX_BUF_SIZE;
221*4882a593Smuzhiyun dma_addr_t dma;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (!skb)
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun dma = dma_map_single(&pdev->dev, skb->data, buf_sz, DMA_FROM_DEVICE);
227*4882a593Smuzhiyun if (dma_mapping_error(&pdev->dev, dma))
228*4882a593Smuzhiyun return -EBUSY;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun *((dma_addr_t *)skb->cb) = dma;
231*4882a593Smuzhiyun buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head +
232*4882a593Smuzhiyun idx * desc_sz);
233*4882a593Smuzhiyun memset(buf_desc, 0, sizeof(*buf_desc));
234*4882a593Smuzhiyun buf_desc->buf_size = cpu_to_le16(RTK_PCI_RX_BUF_SIZE);
235*4882a593Smuzhiyun buf_desc->dma = cpu_to_le32(dma);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
rtw_pci_sync_rx_desc_device(struct rtw_dev * rtwdev,dma_addr_t dma,struct rtw_pci_rx_ring * rx_ring,u32 idx,u32 desc_sz)240*4882a593Smuzhiyun static void rtw_pci_sync_rx_desc_device(struct rtw_dev *rtwdev, dma_addr_t dma,
241*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring,
242*4882a593Smuzhiyun u32 idx, u32 desc_sz)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct device *dev = rtwdev->dev;
245*4882a593Smuzhiyun struct rtw_pci_rx_buffer_desc *buf_desc;
246*4882a593Smuzhiyun int buf_sz = RTK_PCI_RX_BUF_SIZE;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun dma_sync_single_for_device(dev, dma, buf_sz, DMA_FROM_DEVICE);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head +
251*4882a593Smuzhiyun idx * desc_sz);
252*4882a593Smuzhiyun memset(buf_desc, 0, sizeof(*buf_desc));
253*4882a593Smuzhiyun buf_desc->buf_size = cpu_to_le16(RTK_PCI_RX_BUF_SIZE);
254*4882a593Smuzhiyun buf_desc->dma = cpu_to_le32(dma);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
rtw_pci_init_rx_ring(struct rtw_dev * rtwdev,struct rtw_pci_rx_ring * rx_ring,u8 desc_size,u32 len)257*4882a593Smuzhiyun static int rtw_pci_init_rx_ring(struct rtw_dev *rtwdev,
258*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring,
259*4882a593Smuzhiyun u8 desc_size, u32 len)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(rtwdev->dev);
262*4882a593Smuzhiyun struct sk_buff *skb = NULL;
263*4882a593Smuzhiyun dma_addr_t dma;
264*4882a593Smuzhiyun u8 *head;
265*4882a593Smuzhiyun int ring_sz = desc_size * len;
266*4882a593Smuzhiyun int buf_sz = RTK_PCI_RX_BUF_SIZE;
267*4882a593Smuzhiyun int i, allocated;
268*4882a593Smuzhiyun int ret = 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (len > TRX_BD_IDX_MASK) {
271*4882a593Smuzhiyun rtw_err(rtwdev, "len %d exceeds maximum RX entries\n", len);
272*4882a593Smuzhiyun return -EINVAL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
276*4882a593Smuzhiyun if (!head) {
277*4882a593Smuzhiyun rtw_err(rtwdev, "failed to allocate rx ring\n");
278*4882a593Smuzhiyun return -ENOMEM;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun rx_ring->r.head = head;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun for (i = 0; i < len; i++) {
283*4882a593Smuzhiyun skb = dev_alloc_skb(buf_sz);
284*4882a593Smuzhiyun if (!skb) {
285*4882a593Smuzhiyun allocated = i;
286*4882a593Smuzhiyun ret = -ENOMEM;
287*4882a593Smuzhiyun goto err_out;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun memset(skb->data, 0, buf_sz);
291*4882a593Smuzhiyun rx_ring->buf[i] = skb;
292*4882a593Smuzhiyun ret = rtw_pci_reset_rx_desc(rtwdev, skb, rx_ring, i, desc_size);
293*4882a593Smuzhiyun if (ret) {
294*4882a593Smuzhiyun allocated = i;
295*4882a593Smuzhiyun dev_kfree_skb_any(skb);
296*4882a593Smuzhiyun goto err_out;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun rx_ring->r.dma = dma;
301*4882a593Smuzhiyun rx_ring->r.len = len;
302*4882a593Smuzhiyun rx_ring->r.desc_size = desc_size;
303*4882a593Smuzhiyun rx_ring->r.wp = 0;
304*4882a593Smuzhiyun rx_ring->r.rp = 0;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun err_out:
309*4882a593Smuzhiyun for (i = 0; i < allocated; i++) {
310*4882a593Smuzhiyun skb = rx_ring->buf[i];
311*4882a593Smuzhiyun if (!skb)
312*4882a593Smuzhiyun continue;
313*4882a593Smuzhiyun dma = *((dma_addr_t *)skb->cb);
314*4882a593Smuzhiyun dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
315*4882a593Smuzhiyun dev_kfree_skb_any(skb);
316*4882a593Smuzhiyun rx_ring->buf[i] = NULL;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, ring_sz, head, dma);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun rtw_err(rtwdev, "failed to init rx buffer\n");
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return ret;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
rtw_pci_init_trx_ring(struct rtw_dev * rtwdev)325*4882a593Smuzhiyun static int rtw_pci_init_trx_ring(struct rtw_dev *rtwdev)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
328*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring;
329*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring;
330*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
331*4882a593Smuzhiyun int i = 0, j = 0, tx_alloced = 0, rx_alloced = 0;
332*4882a593Smuzhiyun int tx_desc_size, rx_desc_size;
333*4882a593Smuzhiyun u32 len;
334*4882a593Smuzhiyun int ret;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun tx_desc_size = chip->tx_buf_desc_sz;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for (i = 0; i < RTK_MAX_TX_QUEUE_NUM; i++) {
339*4882a593Smuzhiyun tx_ring = &rtwpci->tx_rings[i];
340*4882a593Smuzhiyun len = max_num_of_tx_queue(i);
341*4882a593Smuzhiyun ret = rtw_pci_init_tx_ring(rtwdev, tx_ring, tx_desc_size, len);
342*4882a593Smuzhiyun if (ret)
343*4882a593Smuzhiyun goto out;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun rx_desc_size = chip->rx_buf_desc_sz;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun for (j = 0; j < RTK_MAX_RX_QUEUE_NUM; j++) {
349*4882a593Smuzhiyun rx_ring = &rtwpci->rx_rings[j];
350*4882a593Smuzhiyun ret = rtw_pci_init_rx_ring(rtwdev, rx_ring, rx_desc_size,
351*4882a593Smuzhiyun RTK_MAX_RX_DESC_NUM);
352*4882a593Smuzhiyun if (ret)
353*4882a593Smuzhiyun goto out;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun out:
359*4882a593Smuzhiyun tx_alloced = i;
360*4882a593Smuzhiyun for (i = 0; i < tx_alloced; i++) {
361*4882a593Smuzhiyun tx_ring = &rtwpci->tx_rings[i];
362*4882a593Smuzhiyun rtw_pci_free_tx_ring(rtwdev, tx_ring);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun rx_alloced = j;
366*4882a593Smuzhiyun for (j = 0; j < rx_alloced; j++) {
367*4882a593Smuzhiyun rx_ring = &rtwpci->rx_rings[j];
368*4882a593Smuzhiyun rtw_pci_free_rx_ring(rtwdev, rx_ring);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
rtw_pci_deinit(struct rtw_dev * rtwdev)374*4882a593Smuzhiyun static void rtw_pci_deinit(struct rtw_dev *rtwdev)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun rtw_pci_free_trx_ring(rtwdev);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
rtw_pci_init(struct rtw_dev * rtwdev)379*4882a593Smuzhiyun static int rtw_pci_init(struct rtw_dev *rtwdev)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
382*4882a593Smuzhiyun int ret = 0;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun rtwpci->irq_mask[0] = IMR_HIGHDOK |
385*4882a593Smuzhiyun IMR_MGNTDOK |
386*4882a593Smuzhiyun IMR_BKDOK |
387*4882a593Smuzhiyun IMR_BEDOK |
388*4882a593Smuzhiyun IMR_VIDOK |
389*4882a593Smuzhiyun IMR_VODOK |
390*4882a593Smuzhiyun IMR_ROK |
391*4882a593Smuzhiyun IMR_BCNDMAINT_E |
392*4882a593Smuzhiyun IMR_C2HCMD |
393*4882a593Smuzhiyun 0;
394*4882a593Smuzhiyun rtwpci->irq_mask[1] = IMR_TXFOVW |
395*4882a593Smuzhiyun 0;
396*4882a593Smuzhiyun rtwpci->irq_mask[3] = IMR_H2CDOK |
397*4882a593Smuzhiyun 0;
398*4882a593Smuzhiyun spin_lock_init(&rtwpci->irq_lock);
399*4882a593Smuzhiyun spin_lock_init(&rtwpci->hwirq_lock);
400*4882a593Smuzhiyun ret = rtw_pci_init_trx_ring(rtwdev);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
rtw_pci_reset_buf_desc(struct rtw_dev * rtwdev)405*4882a593Smuzhiyun static void rtw_pci_reset_buf_desc(struct rtw_dev *rtwdev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
408*4882a593Smuzhiyun u32 len;
409*4882a593Smuzhiyun u8 tmp;
410*4882a593Smuzhiyun dma_addr_t dma;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun tmp = rtw_read8(rtwdev, RTK_PCI_CTRL + 3);
413*4882a593Smuzhiyun rtw_write8(rtwdev, RTK_PCI_CTRL + 3, tmp | 0xf7);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_BCN].r.dma;
416*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BCNQ, dma);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (!rtw_chip_wcpu_11n(rtwdev)) {
419*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.len;
420*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.dma;
421*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.rp = 0;
422*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.wp = 0;
423*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_H2CQ, len & TRX_BD_IDX_MASK);
424*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_H2CQ, dma);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.len;
428*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.dma;
429*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.rp = 0;
430*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.wp = 0;
431*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_BKQ, len & TRX_BD_IDX_MASK);
432*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BKQ, dma);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.len;
435*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.dma;
436*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.rp = 0;
437*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.wp = 0;
438*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_BEQ, len & TRX_BD_IDX_MASK);
439*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BEQ, dma);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.len;
442*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.dma;
443*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.rp = 0;
444*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.wp = 0;
445*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_VOQ, len & TRX_BD_IDX_MASK);
446*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_VOQ, dma);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.len;
449*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.dma;
450*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.rp = 0;
451*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.wp = 0;
452*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_VIQ, len & TRX_BD_IDX_MASK);
453*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_VIQ, dma);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.len;
456*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.dma;
457*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.rp = 0;
458*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.wp = 0;
459*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_MGMTQ, len & TRX_BD_IDX_MASK);
460*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_MGMTQ, dma);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun len = rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.len;
463*4882a593Smuzhiyun dma = rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.dma;
464*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.rp = 0;
465*4882a593Smuzhiyun rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.wp = 0;
466*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_HI0Q, len & TRX_BD_IDX_MASK);
467*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_HI0Q, dma);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun len = rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.len;
470*4882a593Smuzhiyun dma = rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.dma;
471*4882a593Smuzhiyun rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.rp = 0;
472*4882a593Smuzhiyun rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.wp = 0;
473*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_RXBD_NUM_MPDUQ, len & TRX_BD_IDX_MASK);
474*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_RXBD_DESA_MPDUQ, dma);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* reset read/write point */
477*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_TXBD_RWPTR_CLR, 0xffffffff);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* reset H2C Queue index in a single write */
480*4882a593Smuzhiyun if (rtw_chip_wcpu_11ac(rtwdev))
481*4882a593Smuzhiyun rtw_write32_set(rtwdev, RTK_PCI_TXBD_H2CQ_CSR,
482*4882a593Smuzhiyun BIT_CLR_H2CQ_HOST_IDX | BIT_CLR_H2CQ_HW_IDX);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
rtw_pci_reset_trx_ring(struct rtw_dev * rtwdev)485*4882a593Smuzhiyun static void rtw_pci_reset_trx_ring(struct rtw_dev *rtwdev)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun rtw_pci_reset_buf_desc(rtwdev);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
rtw_pci_enable_interrupt(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci)490*4882a593Smuzhiyun static void rtw_pci_enable_interrupt(struct rtw_dev *rtwdev,
491*4882a593Smuzhiyun struct rtw_pci *rtwpci)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun unsigned long flags;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun spin_lock_irqsave(&rtwpci->hwirq_lock, flags);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR0, rtwpci->irq_mask[0]);
498*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR1, rtwpci->irq_mask[1]);
499*4882a593Smuzhiyun if (rtw_chip_wcpu_11ac(rtwdev))
500*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR3, rtwpci->irq_mask[3]);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun rtwpci->irq_enabled = true;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
rtw_pci_disable_interrupt(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci)507*4882a593Smuzhiyun static void rtw_pci_disable_interrupt(struct rtw_dev *rtwdev,
508*4882a593Smuzhiyun struct rtw_pci *rtwpci)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun unsigned long flags;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun spin_lock_irqsave(&rtwpci->hwirq_lock, flags);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (!rtwpci->irq_enabled)
515*4882a593Smuzhiyun goto out;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR0, 0);
518*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR1, 0);
519*4882a593Smuzhiyun if (rtw_chip_wcpu_11ac(rtwdev))
520*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HIMR3, 0);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun rtwpci->irq_enabled = false;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun out:
525*4882a593Smuzhiyun spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
rtw_pci_dma_reset(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci)528*4882a593Smuzhiyun static void rtw_pci_dma_reset(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun /* reset dma and rx tag */
531*4882a593Smuzhiyun rtw_write32_set(rtwdev, RTK_PCI_CTRL,
532*4882a593Smuzhiyun BIT_RST_TRXDMA_INTF | BIT_RX_TAG_EN);
533*4882a593Smuzhiyun rtwpci->rx_tag = 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
rtw_pci_setup(struct rtw_dev * rtwdev)536*4882a593Smuzhiyun static int rtw_pci_setup(struct rtw_dev *rtwdev)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun rtw_pci_reset_trx_ring(rtwdev);
541*4882a593Smuzhiyun rtw_pci_dma_reset(rtwdev, rtwpci);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
rtw_pci_dma_release(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci)546*4882a593Smuzhiyun static void rtw_pci_dma_release(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring;
549*4882a593Smuzhiyun u8 queue;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun rtw_pci_reset_trx_ring(rtwdev);
552*4882a593Smuzhiyun for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++) {
553*4882a593Smuzhiyun tx_ring = &rtwpci->tx_rings[queue];
554*4882a593Smuzhiyun rtw_pci_free_tx_ring_skbs(rtwdev, tx_ring);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
rtw_pci_start(struct rtw_dev * rtwdev)558*4882a593Smuzhiyun static int rtw_pci_start(struct rtw_dev *rtwdev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
563*4882a593Smuzhiyun rtw_pci_enable_interrupt(rtwdev, rtwpci);
564*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
rtw_pci_stop(struct rtw_dev * rtwdev)569*4882a593Smuzhiyun static void rtw_pci_stop(struct rtw_dev *rtwdev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
574*4882a593Smuzhiyun rtw_pci_disable_interrupt(rtwdev, rtwpci);
575*4882a593Smuzhiyun rtw_pci_dma_release(rtwdev, rtwpci);
576*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
rtw_pci_deep_ps_enter(struct rtw_dev * rtwdev)579*4882a593Smuzhiyun static void rtw_pci_deep_ps_enter(struct rtw_dev *rtwdev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
582*4882a593Smuzhiyun struct rtw_pci_tx_ring *tx_ring;
583*4882a593Smuzhiyun bool tx_empty = true;
584*4882a593Smuzhiyun u8 queue;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun lockdep_assert_held(&rtwpci->irq_lock);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Deep PS state is not allowed to TX-DMA */
589*4882a593Smuzhiyun for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++) {
590*4882a593Smuzhiyun /* BCN queue is rsvd page, does not have DMA interrupt
591*4882a593Smuzhiyun * H2C queue is managed by firmware
592*4882a593Smuzhiyun */
593*4882a593Smuzhiyun if (queue == RTW_TX_QUEUE_BCN ||
594*4882a593Smuzhiyun queue == RTW_TX_QUEUE_H2C)
595*4882a593Smuzhiyun continue;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun tx_ring = &rtwpci->tx_rings[queue];
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* check if there is any skb DMAing */
600*4882a593Smuzhiyun if (skb_queue_len(&tx_ring->queue)) {
601*4882a593Smuzhiyun tx_empty = false;
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (!tx_empty) {
607*4882a593Smuzhiyun rtw_dbg(rtwdev, RTW_DBG_PS,
608*4882a593Smuzhiyun "TX path not empty, cannot enter deep power save state\n");
609*4882a593Smuzhiyun return;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun set_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags);
613*4882a593Smuzhiyun rtw_power_mode_change(rtwdev, true);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
rtw_pci_deep_ps_leave(struct rtw_dev * rtwdev)616*4882a593Smuzhiyun static void rtw_pci_deep_ps_leave(struct rtw_dev *rtwdev)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun lockdep_assert_held(&rtwpci->irq_lock);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (test_and_clear_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags))
623*4882a593Smuzhiyun rtw_power_mode_change(rtwdev, false);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
rtw_pci_deep_ps(struct rtw_dev * rtwdev,bool enter)626*4882a593Smuzhiyun static void rtw_pci_deep_ps(struct rtw_dev *rtwdev, bool enter)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (enter && !test_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags))
633*4882a593Smuzhiyun rtw_pci_deep_ps_enter(rtwdev);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (!enter && test_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags))
636*4882a593Smuzhiyun rtw_pci_deep_ps_leave(rtwdev);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static u8 ac_to_hwq[] = {
642*4882a593Smuzhiyun [IEEE80211_AC_VO] = RTW_TX_QUEUE_VO,
643*4882a593Smuzhiyun [IEEE80211_AC_VI] = RTW_TX_QUEUE_VI,
644*4882a593Smuzhiyun [IEEE80211_AC_BE] = RTW_TX_QUEUE_BE,
645*4882a593Smuzhiyun [IEEE80211_AC_BK] = RTW_TX_QUEUE_BK,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
rtw_hw_queue_mapping(struct sk_buff * skb)648*4882a593Smuzhiyun static u8 rtw_hw_queue_mapping(struct sk_buff *skb)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
651*4882a593Smuzhiyun __le16 fc = hdr->frame_control;
652*4882a593Smuzhiyun u8 q_mapping = skb_get_queue_mapping(skb);
653*4882a593Smuzhiyun u8 queue;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (unlikely(ieee80211_is_beacon(fc)))
656*4882a593Smuzhiyun queue = RTW_TX_QUEUE_BCN;
657*4882a593Smuzhiyun else if (unlikely(ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc)))
658*4882a593Smuzhiyun queue = RTW_TX_QUEUE_MGMT;
659*4882a593Smuzhiyun else if (WARN_ON_ONCE(q_mapping >= ARRAY_SIZE(ac_to_hwq)))
660*4882a593Smuzhiyun queue = ac_to_hwq[IEEE80211_AC_BE];
661*4882a593Smuzhiyun else
662*4882a593Smuzhiyun queue = ac_to_hwq[q_mapping];
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return queue;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
rtw_pci_release_rsvd_page(struct rtw_pci * rtwpci,struct rtw_pci_tx_ring * ring)667*4882a593Smuzhiyun static void rtw_pci_release_rsvd_page(struct rtw_pci *rtwpci,
668*4882a593Smuzhiyun struct rtw_pci_tx_ring *ring)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct sk_buff *prev = skb_dequeue(&ring->queue);
671*4882a593Smuzhiyun struct rtw_pci_tx_data *tx_data;
672*4882a593Smuzhiyun dma_addr_t dma;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (!prev)
675*4882a593Smuzhiyun return;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun tx_data = rtw_pci_get_tx_data(prev);
678*4882a593Smuzhiyun dma = tx_data->dma;
679*4882a593Smuzhiyun dma_unmap_single(&rtwpci->pdev->dev, dma, prev->len, DMA_TO_DEVICE);
680*4882a593Smuzhiyun dev_kfree_skb_any(prev);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
rtw_pci_dma_check(struct rtw_dev * rtwdev,struct rtw_pci_rx_ring * rx_ring,u32 idx)683*4882a593Smuzhiyun static void rtw_pci_dma_check(struct rtw_dev *rtwdev,
684*4882a593Smuzhiyun struct rtw_pci_rx_ring *rx_ring,
685*4882a593Smuzhiyun u32 idx)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
688*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
689*4882a593Smuzhiyun struct rtw_pci_rx_buffer_desc *buf_desc;
690*4882a593Smuzhiyun u32 desc_sz = chip->rx_buf_desc_sz;
691*4882a593Smuzhiyun u16 total_pkt_size;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head +
694*4882a593Smuzhiyun idx * desc_sz);
695*4882a593Smuzhiyun total_pkt_size = le16_to_cpu(buf_desc->total_pkt_size);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* rx tag mismatch, throw a warning */
698*4882a593Smuzhiyun if (total_pkt_size != rtwpci->rx_tag)
699*4882a593Smuzhiyun rtw_warn(rtwdev, "pci bus timeout, check dma status\n");
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun rtwpci->rx_tag = (rtwpci->rx_tag + 1) % RX_TAG_MAX;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
rtw_pci_tx_kick_off_queue(struct rtw_dev * rtwdev,u8 queue)704*4882a593Smuzhiyun static void rtw_pci_tx_kick_off_queue(struct rtw_dev *rtwdev, u8 queue)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
707*4882a593Smuzhiyun struct rtw_pci_tx_ring *ring;
708*4882a593Smuzhiyun u32 bd_idx;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun ring = &rtwpci->tx_rings[queue];
711*4882a593Smuzhiyun bd_idx = rtw_pci_tx_queue_idx_addr[queue];
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
714*4882a593Smuzhiyun rtw_pci_deep_ps_leave(rtwdev);
715*4882a593Smuzhiyun rtw_write16(rtwdev, bd_idx, ring->r.wp & TRX_BD_IDX_MASK);
716*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
rtw_pci_tx_kick_off(struct rtw_dev * rtwdev)719*4882a593Smuzhiyun static void rtw_pci_tx_kick_off(struct rtw_dev *rtwdev)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
722*4882a593Smuzhiyun u8 queue;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++)
725*4882a593Smuzhiyun if (test_and_clear_bit(queue, rtwpci->tx_queued))
726*4882a593Smuzhiyun rtw_pci_tx_kick_off_queue(rtwdev, queue);
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
rtw_pci_tx_write_data(struct rtw_dev * rtwdev,struct rtw_tx_pkt_info * pkt_info,struct sk_buff * skb,u8 queue)729*4882a593Smuzhiyun static int rtw_pci_tx_write_data(struct rtw_dev *rtwdev,
730*4882a593Smuzhiyun struct rtw_tx_pkt_info *pkt_info,
731*4882a593Smuzhiyun struct sk_buff *skb, u8 queue)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
734*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
735*4882a593Smuzhiyun struct rtw_pci_tx_ring *ring;
736*4882a593Smuzhiyun struct rtw_pci_tx_data *tx_data;
737*4882a593Smuzhiyun dma_addr_t dma;
738*4882a593Smuzhiyun u32 tx_pkt_desc_sz = chip->tx_pkt_desc_sz;
739*4882a593Smuzhiyun u32 tx_buf_desc_sz = chip->tx_buf_desc_sz;
740*4882a593Smuzhiyun u32 size;
741*4882a593Smuzhiyun u32 psb_len;
742*4882a593Smuzhiyun u8 *pkt_desc;
743*4882a593Smuzhiyun struct rtw_pci_tx_buffer_desc *buf_desc;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun ring = &rtwpci->tx_rings[queue];
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun size = skb->len;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (queue == RTW_TX_QUEUE_BCN)
750*4882a593Smuzhiyun rtw_pci_release_rsvd_page(rtwpci, ring);
751*4882a593Smuzhiyun else if (!avail_desc(ring->r.wp, ring->r.rp, ring->r.len))
752*4882a593Smuzhiyun return -ENOSPC;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun pkt_desc = skb_push(skb, chip->tx_pkt_desc_sz);
755*4882a593Smuzhiyun memset(pkt_desc, 0, tx_pkt_desc_sz);
756*4882a593Smuzhiyun pkt_info->qsel = rtw_pci_get_tx_qsel(skb, queue);
757*4882a593Smuzhiyun rtw_tx_fill_tx_desc(pkt_info, skb);
758*4882a593Smuzhiyun dma = dma_map_single(&rtwpci->pdev->dev, skb->data, skb->len,
759*4882a593Smuzhiyun DMA_TO_DEVICE);
760*4882a593Smuzhiyun if (dma_mapping_error(&rtwpci->pdev->dev, dma))
761*4882a593Smuzhiyun return -EBUSY;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* after this we got dma mapped, there is no way back */
764*4882a593Smuzhiyun buf_desc = get_tx_buffer_desc(ring, tx_buf_desc_sz);
765*4882a593Smuzhiyun memset(buf_desc, 0, tx_buf_desc_sz);
766*4882a593Smuzhiyun psb_len = (skb->len - 1) / 128 + 1;
767*4882a593Smuzhiyun if (queue == RTW_TX_QUEUE_BCN)
768*4882a593Smuzhiyun psb_len |= 1 << RTK_PCI_TXBD_OWN_OFFSET;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun buf_desc[0].psb_len = cpu_to_le16(psb_len);
771*4882a593Smuzhiyun buf_desc[0].buf_size = cpu_to_le16(tx_pkt_desc_sz);
772*4882a593Smuzhiyun buf_desc[0].dma = cpu_to_le32(dma);
773*4882a593Smuzhiyun buf_desc[1].buf_size = cpu_to_le16(size);
774*4882a593Smuzhiyun buf_desc[1].dma = cpu_to_le32(dma + tx_pkt_desc_sz);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun tx_data = rtw_pci_get_tx_data(skb);
777*4882a593Smuzhiyun tx_data->dma = dma;
778*4882a593Smuzhiyun tx_data->sn = pkt_info->sn;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun skb_queue_tail(&ring->queue, skb);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (queue == RTW_TX_QUEUE_BCN)
785*4882a593Smuzhiyun goto out_unlock;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* update write-index, and kick it off later */
788*4882a593Smuzhiyun set_bit(queue, rtwpci->tx_queued);
789*4882a593Smuzhiyun if (++ring->r.wp >= ring->r.len)
790*4882a593Smuzhiyun ring->r.wp = 0;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun out_unlock:
793*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
rtw_pci_write_data_rsvd_page(struct rtw_dev * rtwdev,u8 * buf,u32 size)798*4882a593Smuzhiyun static int rtw_pci_write_data_rsvd_page(struct rtw_dev *rtwdev, u8 *buf,
799*4882a593Smuzhiyun u32 size)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct sk_buff *skb;
802*4882a593Smuzhiyun struct rtw_tx_pkt_info pkt_info = {0};
803*4882a593Smuzhiyun u8 reg_bcn_work;
804*4882a593Smuzhiyun int ret;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun skb = rtw_tx_write_data_rsvd_page_get(rtwdev, &pkt_info, buf, size);
807*4882a593Smuzhiyun if (!skb)
808*4882a593Smuzhiyun return -ENOMEM;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun ret = rtw_pci_tx_write_data(rtwdev, &pkt_info, skb, RTW_TX_QUEUE_BCN);
811*4882a593Smuzhiyun if (ret) {
812*4882a593Smuzhiyun rtw_err(rtwdev, "failed to write rsvd page data\n");
813*4882a593Smuzhiyun return ret;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* reserved pages go through beacon queue */
817*4882a593Smuzhiyun reg_bcn_work = rtw_read8(rtwdev, RTK_PCI_TXBD_BCN_WORK);
818*4882a593Smuzhiyun reg_bcn_work |= BIT_PCI_BCNQ_FLAG;
819*4882a593Smuzhiyun rtw_write8(rtwdev, RTK_PCI_TXBD_BCN_WORK, reg_bcn_work);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
rtw_pci_write_data_h2c(struct rtw_dev * rtwdev,u8 * buf,u32 size)824*4882a593Smuzhiyun static int rtw_pci_write_data_h2c(struct rtw_dev *rtwdev, u8 *buf, u32 size)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct sk_buff *skb;
827*4882a593Smuzhiyun struct rtw_tx_pkt_info pkt_info = {0};
828*4882a593Smuzhiyun int ret;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun skb = rtw_tx_write_data_h2c_get(rtwdev, &pkt_info, buf, size);
831*4882a593Smuzhiyun if (!skb)
832*4882a593Smuzhiyun return -ENOMEM;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ret = rtw_pci_tx_write_data(rtwdev, &pkt_info, skb, RTW_TX_QUEUE_H2C);
835*4882a593Smuzhiyun if (ret) {
836*4882a593Smuzhiyun rtw_err(rtwdev, "failed to write h2c data\n");
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun rtw_pci_tx_kick_off_queue(rtwdev, RTW_TX_QUEUE_H2C);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
rtw_pci_tx_write(struct rtw_dev * rtwdev,struct rtw_tx_pkt_info * pkt_info,struct sk_buff * skb)845*4882a593Smuzhiyun static int rtw_pci_tx_write(struct rtw_dev *rtwdev,
846*4882a593Smuzhiyun struct rtw_tx_pkt_info *pkt_info,
847*4882a593Smuzhiyun struct sk_buff *skb)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
850*4882a593Smuzhiyun struct rtw_pci_tx_ring *ring;
851*4882a593Smuzhiyun u8 queue = rtw_hw_queue_mapping(skb);
852*4882a593Smuzhiyun int ret;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun ret = rtw_pci_tx_write_data(rtwdev, pkt_info, skb, queue);
855*4882a593Smuzhiyun if (ret)
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun ring = &rtwpci->tx_rings[queue];
859*4882a593Smuzhiyun if (avail_desc(ring->r.wp, ring->r.rp, ring->r.len) < 2) {
860*4882a593Smuzhiyun ieee80211_stop_queue(rtwdev->hw, skb_get_queue_mapping(skb));
861*4882a593Smuzhiyun ring->queue_stopped = true;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
rtw_pci_tx_isr(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci,u8 hw_queue)867*4882a593Smuzhiyun static void rtw_pci_tx_isr(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci,
868*4882a593Smuzhiyun u8 hw_queue)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct ieee80211_hw *hw = rtwdev->hw;
871*4882a593Smuzhiyun struct ieee80211_tx_info *info;
872*4882a593Smuzhiyun struct rtw_pci_tx_ring *ring;
873*4882a593Smuzhiyun struct rtw_pci_tx_data *tx_data;
874*4882a593Smuzhiyun struct sk_buff *skb;
875*4882a593Smuzhiyun u32 count;
876*4882a593Smuzhiyun u32 bd_idx_addr;
877*4882a593Smuzhiyun u32 bd_idx, cur_rp;
878*4882a593Smuzhiyun u16 q_map;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun ring = &rtwpci->tx_rings[hw_queue];
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun bd_idx_addr = rtw_pci_tx_queue_idx_addr[hw_queue];
883*4882a593Smuzhiyun bd_idx = rtw_read32(rtwdev, bd_idx_addr);
884*4882a593Smuzhiyun cur_rp = bd_idx >> 16;
885*4882a593Smuzhiyun cur_rp &= TRX_BD_IDX_MASK;
886*4882a593Smuzhiyun if (cur_rp >= ring->r.rp)
887*4882a593Smuzhiyun count = cur_rp - ring->r.rp;
888*4882a593Smuzhiyun else
889*4882a593Smuzhiyun count = ring->r.len - (ring->r.rp - cur_rp);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun while (count--) {
892*4882a593Smuzhiyun skb = skb_dequeue(&ring->queue);
893*4882a593Smuzhiyun if (!skb) {
894*4882a593Smuzhiyun rtw_err(rtwdev, "failed to dequeue %d skb TX queue %d, BD=0x%08x, rp %d -> %d\n",
895*4882a593Smuzhiyun count, hw_queue, bd_idx, ring->r.rp, cur_rp);
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun tx_data = rtw_pci_get_tx_data(skb);
899*4882a593Smuzhiyun dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
900*4882a593Smuzhiyun DMA_TO_DEVICE);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* just free command packets from host to card */
903*4882a593Smuzhiyun if (hw_queue == RTW_TX_QUEUE_H2C) {
904*4882a593Smuzhiyun dev_kfree_skb_irq(skb);
905*4882a593Smuzhiyun continue;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (ring->queue_stopped &&
909*4882a593Smuzhiyun avail_desc(ring->r.wp, ring->r.rp, ring->r.len) > 4) {
910*4882a593Smuzhiyun q_map = skb_get_queue_mapping(skb);
911*4882a593Smuzhiyun ieee80211_wake_queue(hw, q_map);
912*4882a593Smuzhiyun ring->queue_stopped = false;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun skb_pull(skb, rtwdev->chip->tx_pkt_desc_sz);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun info = IEEE80211_SKB_CB(skb);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* enqueue to wait for tx report */
920*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS) {
921*4882a593Smuzhiyun rtw_tx_report_enqueue(rtwdev, skb, tx_data->sn);
922*4882a593Smuzhiyun continue;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /* always ACK for others, then they won't be marked as drop */
926*4882a593Smuzhiyun if (info->flags & IEEE80211_TX_CTL_NO_ACK)
927*4882a593Smuzhiyun info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
928*4882a593Smuzhiyun else
929*4882a593Smuzhiyun info->flags |= IEEE80211_TX_STAT_ACK;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun ieee80211_tx_info_clear_status(info);
932*4882a593Smuzhiyun ieee80211_tx_status_irqsafe(hw, skb);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun ring->r.rp = cur_rp;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
rtw_pci_rx_isr(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci,u8 hw_queue)938*4882a593Smuzhiyun static void rtw_pci_rx_isr(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci,
939*4882a593Smuzhiyun u8 hw_queue)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
942*4882a593Smuzhiyun struct rtw_pci_rx_ring *ring;
943*4882a593Smuzhiyun struct rtw_rx_pkt_stat pkt_stat;
944*4882a593Smuzhiyun struct ieee80211_rx_status rx_status;
945*4882a593Smuzhiyun struct sk_buff *skb, *new;
946*4882a593Smuzhiyun u32 cur_wp, cur_rp, tmp;
947*4882a593Smuzhiyun u32 count;
948*4882a593Smuzhiyun u32 pkt_offset;
949*4882a593Smuzhiyun u32 pkt_desc_sz = chip->rx_pkt_desc_sz;
950*4882a593Smuzhiyun u32 buf_desc_sz = chip->rx_buf_desc_sz;
951*4882a593Smuzhiyun u32 new_len;
952*4882a593Smuzhiyun u8 *rx_desc;
953*4882a593Smuzhiyun dma_addr_t dma;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ring = &rtwpci->rx_rings[RTW_RX_QUEUE_MPDU];
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun tmp = rtw_read32(rtwdev, RTK_PCI_RXBD_IDX_MPDUQ);
958*4882a593Smuzhiyun cur_wp = tmp >> 16;
959*4882a593Smuzhiyun cur_wp &= TRX_BD_IDX_MASK;
960*4882a593Smuzhiyun if (cur_wp >= ring->r.wp)
961*4882a593Smuzhiyun count = cur_wp - ring->r.wp;
962*4882a593Smuzhiyun else
963*4882a593Smuzhiyun count = ring->r.len - (ring->r.wp - cur_wp);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun cur_rp = ring->r.rp;
966*4882a593Smuzhiyun while (count--) {
967*4882a593Smuzhiyun rtw_pci_dma_check(rtwdev, ring, cur_rp);
968*4882a593Smuzhiyun skb = ring->buf[cur_rp];
969*4882a593Smuzhiyun dma = *((dma_addr_t *)skb->cb);
970*4882a593Smuzhiyun dma_sync_single_for_cpu(rtwdev->dev, dma, RTK_PCI_RX_BUF_SIZE,
971*4882a593Smuzhiyun DMA_FROM_DEVICE);
972*4882a593Smuzhiyun rx_desc = skb->data;
973*4882a593Smuzhiyun chip->ops->query_rx_desc(rtwdev, rx_desc, &pkt_stat, &rx_status);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* offset from rx_desc to payload */
976*4882a593Smuzhiyun pkt_offset = pkt_desc_sz + pkt_stat.drv_info_sz +
977*4882a593Smuzhiyun pkt_stat.shift;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* allocate a new skb for this frame,
980*4882a593Smuzhiyun * discard the frame if none available
981*4882a593Smuzhiyun */
982*4882a593Smuzhiyun new_len = pkt_stat.pkt_len + pkt_offset;
983*4882a593Smuzhiyun new = dev_alloc_skb(new_len);
984*4882a593Smuzhiyun if (WARN_ONCE(!new, "rx routine starvation\n"))
985*4882a593Smuzhiyun goto next_rp;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* put the DMA data including rx_desc from phy to new skb */
988*4882a593Smuzhiyun skb_put_data(new, skb->data, new_len);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (pkt_stat.is_c2h) {
991*4882a593Smuzhiyun rtw_fw_c2h_cmd_rx_irqsafe(rtwdev, pkt_offset, new);
992*4882a593Smuzhiyun } else {
993*4882a593Smuzhiyun /* remove rx_desc */
994*4882a593Smuzhiyun skb_pull(new, pkt_offset);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun rtw_rx_stats(rtwdev, pkt_stat.vif, new);
997*4882a593Smuzhiyun memcpy(new->cb, &rx_status, sizeof(rx_status));
998*4882a593Smuzhiyun ieee80211_rx_irqsafe(rtwdev->hw, new);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun next_rp:
1002*4882a593Smuzhiyun /* new skb delivered to mac80211, re-enable original skb DMA */
1003*4882a593Smuzhiyun rtw_pci_sync_rx_desc_device(rtwdev, dma, ring, cur_rp,
1004*4882a593Smuzhiyun buf_desc_sz);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* host read next element in ring */
1007*4882a593Smuzhiyun if (++cur_rp >= ring->r.len)
1008*4882a593Smuzhiyun cur_rp = 0;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun ring->r.rp = cur_rp;
1012*4882a593Smuzhiyun ring->r.wp = cur_wp;
1013*4882a593Smuzhiyun rtw_write16(rtwdev, RTK_PCI_RXBD_IDX_MPDUQ, ring->r.rp);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
rtw_pci_irq_recognized(struct rtw_dev * rtwdev,struct rtw_pci * rtwpci,u32 * irq_status)1016*4882a593Smuzhiyun static void rtw_pci_irq_recognized(struct rtw_dev *rtwdev,
1017*4882a593Smuzhiyun struct rtw_pci *rtwpci, u32 *irq_status)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun unsigned long flags;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun spin_lock_irqsave(&rtwpci->hwirq_lock, flags);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun irq_status[0] = rtw_read32(rtwdev, RTK_PCI_HISR0);
1024*4882a593Smuzhiyun irq_status[1] = rtw_read32(rtwdev, RTK_PCI_HISR1);
1025*4882a593Smuzhiyun if (rtw_chip_wcpu_11ac(rtwdev))
1026*4882a593Smuzhiyun irq_status[3] = rtw_read32(rtwdev, RTK_PCI_HISR3);
1027*4882a593Smuzhiyun else
1028*4882a593Smuzhiyun irq_status[3] = 0;
1029*4882a593Smuzhiyun irq_status[0] &= rtwpci->irq_mask[0];
1030*4882a593Smuzhiyun irq_status[1] &= rtwpci->irq_mask[1];
1031*4882a593Smuzhiyun irq_status[3] &= rtwpci->irq_mask[3];
1032*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HISR0, irq_status[0]);
1033*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HISR1, irq_status[1]);
1034*4882a593Smuzhiyun if (rtw_chip_wcpu_11ac(rtwdev))
1035*4882a593Smuzhiyun rtw_write32(rtwdev, RTK_PCI_HISR3, irq_status[3]);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
rtw_pci_interrupt_handler(int irq,void * dev)1040*4882a593Smuzhiyun static irqreturn_t rtw_pci_interrupt_handler(int irq, void *dev)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun struct rtw_dev *rtwdev = dev;
1043*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* disable RTW PCI interrupt to avoid more interrupts before the end of
1046*4882a593Smuzhiyun * thread function
1047*4882a593Smuzhiyun *
1048*4882a593Smuzhiyun * disable HIMR here to also avoid new HISR flag being raised before
1049*4882a593Smuzhiyun * the HISRs have been Write-1-cleared for MSI. If not all of the HISRs
1050*4882a593Smuzhiyun * are cleared, the edge-triggered interrupt will not be generated when
1051*4882a593Smuzhiyun * a new HISR flag is set.
1052*4882a593Smuzhiyun */
1053*4882a593Smuzhiyun rtw_pci_disable_interrupt(rtwdev, rtwpci);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
rtw_pci_interrupt_threadfn(int irq,void * dev)1058*4882a593Smuzhiyun static irqreturn_t rtw_pci_interrupt_threadfn(int irq, void *dev)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct rtw_dev *rtwdev = dev;
1061*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1062*4882a593Smuzhiyun u32 irq_status[4];
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun spin_lock_bh(&rtwpci->irq_lock);
1065*4882a593Smuzhiyun rtw_pci_irq_recognized(rtwdev, rtwpci, irq_status);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (irq_status[0] & IMR_MGNTDOK)
1068*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_MGMT);
1069*4882a593Smuzhiyun if (irq_status[0] & IMR_HIGHDOK)
1070*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_HI0);
1071*4882a593Smuzhiyun if (irq_status[0] & IMR_BEDOK)
1072*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_BE);
1073*4882a593Smuzhiyun if (irq_status[0] & IMR_BKDOK)
1074*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_BK);
1075*4882a593Smuzhiyun if (irq_status[0] & IMR_VODOK)
1076*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_VO);
1077*4882a593Smuzhiyun if (irq_status[0] & IMR_VIDOK)
1078*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_VI);
1079*4882a593Smuzhiyun if (irq_status[3] & IMR_H2CDOK)
1080*4882a593Smuzhiyun rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_H2C);
1081*4882a593Smuzhiyun if (irq_status[0] & IMR_ROK)
1082*4882a593Smuzhiyun rtw_pci_rx_isr(rtwdev, rtwpci, RTW_RX_QUEUE_MPDU);
1083*4882a593Smuzhiyun if (unlikely(irq_status[0] & IMR_C2HCMD))
1084*4882a593Smuzhiyun rtw_fw_c2h_cmd_isr(rtwdev);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* all of the jobs for this interrupt have been done */
1087*4882a593Smuzhiyun rtw_pci_enable_interrupt(rtwdev, rtwpci);
1088*4882a593Smuzhiyun spin_unlock_bh(&rtwpci->irq_lock);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun return IRQ_HANDLED;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
rtw_pci_io_mapping(struct rtw_dev * rtwdev,struct pci_dev * pdev)1093*4882a593Smuzhiyun static int rtw_pci_io_mapping(struct rtw_dev *rtwdev,
1094*4882a593Smuzhiyun struct pci_dev *pdev)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1097*4882a593Smuzhiyun unsigned long len;
1098*4882a593Smuzhiyun u8 bar_id = 2;
1099*4882a593Smuzhiyun int ret;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun ret = pci_request_regions(pdev, KBUILD_MODNAME);
1102*4882a593Smuzhiyun if (ret) {
1103*4882a593Smuzhiyun rtw_err(rtwdev, "failed to request pci regions\n");
1104*4882a593Smuzhiyun return ret;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun len = pci_resource_len(pdev, bar_id);
1108*4882a593Smuzhiyun rtwpci->mmap = pci_iomap(pdev, bar_id, len);
1109*4882a593Smuzhiyun if (!rtwpci->mmap) {
1110*4882a593Smuzhiyun pci_release_regions(pdev);
1111*4882a593Smuzhiyun rtw_err(rtwdev, "failed to map pci memory\n");
1112*4882a593Smuzhiyun return -ENOMEM;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return 0;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
rtw_pci_io_unmapping(struct rtw_dev * rtwdev,struct pci_dev * pdev)1118*4882a593Smuzhiyun static void rtw_pci_io_unmapping(struct rtw_dev *rtwdev,
1119*4882a593Smuzhiyun struct pci_dev *pdev)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (rtwpci->mmap) {
1124*4882a593Smuzhiyun pci_iounmap(pdev, rtwpci->mmap);
1125*4882a593Smuzhiyun pci_release_regions(pdev);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
rtw_dbi_write8(struct rtw_dev * rtwdev,u16 addr,u8 data)1129*4882a593Smuzhiyun static void rtw_dbi_write8(struct rtw_dev *rtwdev, u16 addr, u8 data)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun u16 write_addr;
1132*4882a593Smuzhiyun u16 remainder = addr & ~(BITS_DBI_WREN | BITS_DBI_ADDR_MASK);
1133*4882a593Smuzhiyun u8 flag;
1134*4882a593Smuzhiyun u8 cnt;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun write_addr = addr & BITS_DBI_ADDR_MASK;
1137*4882a593Smuzhiyun write_addr |= u16_encode_bits(BIT(remainder), BITS_DBI_WREN);
1138*4882a593Smuzhiyun rtw_write8(rtwdev, REG_DBI_WDATA_V1 + remainder, data);
1139*4882a593Smuzhiyun rtw_write16(rtwdev, REG_DBI_FLAG_V1, write_addr);
1140*4882a593Smuzhiyun rtw_write8(rtwdev, REG_DBI_FLAG_V1 + 2, BIT_DBI_WFLAG >> 16);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) {
1143*4882a593Smuzhiyun flag = rtw_read8(rtwdev, REG_DBI_FLAG_V1 + 2);
1144*4882a593Smuzhiyun if (flag == 0)
1145*4882a593Smuzhiyun return;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun udelay(10);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun WARN(flag, "failed to write to DBI register, addr=0x%04x\n", addr);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
rtw_dbi_read8(struct rtw_dev * rtwdev,u16 addr,u8 * value)1153*4882a593Smuzhiyun static int rtw_dbi_read8(struct rtw_dev *rtwdev, u16 addr, u8 *value)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun u16 read_addr = addr & BITS_DBI_ADDR_MASK;
1156*4882a593Smuzhiyun u8 flag;
1157*4882a593Smuzhiyun u8 cnt;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun rtw_write16(rtwdev, REG_DBI_FLAG_V1, read_addr);
1160*4882a593Smuzhiyun rtw_write8(rtwdev, REG_DBI_FLAG_V1 + 2, BIT_DBI_RFLAG >> 16);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) {
1163*4882a593Smuzhiyun flag = rtw_read8(rtwdev, REG_DBI_FLAG_V1 + 2);
1164*4882a593Smuzhiyun if (flag == 0) {
1165*4882a593Smuzhiyun read_addr = REG_DBI_RDATA_V1 + (addr & 3);
1166*4882a593Smuzhiyun *value = rtw_read8(rtwdev, read_addr);
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun udelay(10);
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun WARN(1, "failed to read DBI register, addr=0x%04x\n", addr);
1174*4882a593Smuzhiyun return -EIO;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
rtw_mdio_write(struct rtw_dev * rtwdev,u8 addr,u16 data,bool g1)1177*4882a593Smuzhiyun static void rtw_mdio_write(struct rtw_dev *rtwdev, u8 addr, u16 data, bool g1)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun u8 page;
1180*4882a593Smuzhiyun u8 wflag;
1181*4882a593Smuzhiyun u8 cnt;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun rtw_write16(rtwdev, REG_MDIO_V1, data);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun page = addr < RTW_PCI_MDIO_PG_SZ ? 0 : 1;
1186*4882a593Smuzhiyun page += g1 ? RTW_PCI_MDIO_PG_OFFS_G1 : RTW_PCI_MDIO_PG_OFFS_G2;
1187*4882a593Smuzhiyun rtw_write8(rtwdev, REG_PCIE_MIX_CFG, addr & BITS_MDIO_ADDR_MASK);
1188*4882a593Smuzhiyun rtw_write8(rtwdev, REG_PCIE_MIX_CFG + 3, page);
1189*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_PCIE_MIX_CFG, BIT_MDIO_WFLAG_V1, 1);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) {
1192*4882a593Smuzhiyun wflag = rtw_read32_mask(rtwdev, REG_PCIE_MIX_CFG,
1193*4882a593Smuzhiyun BIT_MDIO_WFLAG_V1);
1194*4882a593Smuzhiyun if (wflag == 0)
1195*4882a593Smuzhiyun return;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun udelay(10);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun WARN(wflag, "failed to write to MDIO register, addr=0x%02x\n", addr);
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
rtw_pci_clkreq_set(struct rtw_dev * rtwdev,bool enable)1203*4882a593Smuzhiyun static void rtw_pci_clkreq_set(struct rtw_dev *rtwdev, bool enable)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun u8 value;
1206*4882a593Smuzhiyun int ret;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun if (rtw_pci_disable_aspm)
1209*4882a593Smuzhiyun return;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun ret = rtw_dbi_read8(rtwdev, RTK_PCIE_LINK_CFG, &value);
1212*4882a593Smuzhiyun if (ret) {
1213*4882a593Smuzhiyun rtw_err(rtwdev, "failed to read CLKREQ_L1, ret=%d", ret);
1214*4882a593Smuzhiyun return;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun if (enable)
1218*4882a593Smuzhiyun value |= BIT_CLKREQ_SW_EN;
1219*4882a593Smuzhiyun else
1220*4882a593Smuzhiyun value &= ~BIT_CLKREQ_SW_EN;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun rtw_dbi_write8(rtwdev, RTK_PCIE_LINK_CFG, value);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
rtw_pci_aspm_set(struct rtw_dev * rtwdev,bool enable)1225*4882a593Smuzhiyun static void rtw_pci_aspm_set(struct rtw_dev *rtwdev, bool enable)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun u8 value;
1228*4882a593Smuzhiyun int ret;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun if (rtw_pci_disable_aspm)
1231*4882a593Smuzhiyun return;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun ret = rtw_dbi_read8(rtwdev, RTK_PCIE_LINK_CFG, &value);
1234*4882a593Smuzhiyun if (ret) {
1235*4882a593Smuzhiyun rtw_err(rtwdev, "failed to read ASPM, ret=%d", ret);
1236*4882a593Smuzhiyun return;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (enable)
1240*4882a593Smuzhiyun value |= BIT_L1_SW_EN;
1241*4882a593Smuzhiyun else
1242*4882a593Smuzhiyun value &= ~BIT_L1_SW_EN;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun rtw_dbi_write8(rtwdev, RTK_PCIE_LINK_CFG, value);
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
rtw_pci_link_ps(struct rtw_dev * rtwdev,bool enter)1247*4882a593Smuzhiyun static void rtw_pci_link_ps(struct rtw_dev *rtwdev, bool enter)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* Like CLKREQ, ASPM is also implemented by two HW modules, and can
1252*4882a593Smuzhiyun * only be enabled when host supports it.
1253*4882a593Smuzhiyun *
1254*4882a593Smuzhiyun * And ASPM mechanism should be enabled when driver/firmware enters
1255*4882a593Smuzhiyun * power save mode, without having heavy traffic. Because we've
1256*4882a593Smuzhiyun * experienced some inter-operability issues that the link tends
1257*4882a593Smuzhiyun * to enter L1 state on the fly even when driver is having high
1258*4882a593Smuzhiyun * throughput. This is probably because the ASPM behavior slightly
1259*4882a593Smuzhiyun * varies from different SOC.
1260*4882a593Smuzhiyun */
1261*4882a593Smuzhiyun if (rtwpci->link_ctrl & PCI_EXP_LNKCTL_ASPM_L1)
1262*4882a593Smuzhiyun rtw_pci_aspm_set(rtwdev, enter);
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
rtw_pci_link_cfg(struct rtw_dev * rtwdev)1265*4882a593Smuzhiyun static void rtw_pci_link_cfg(struct rtw_dev *rtwdev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1268*4882a593Smuzhiyun struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv;
1269*4882a593Smuzhiyun struct pci_dev *pdev = rtwpci->pdev;
1270*4882a593Smuzhiyun u16 link_ctrl;
1271*4882a593Smuzhiyun int ret;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* RTL8822CE has enabled REFCLK auto calibration, it does not need
1274*4882a593Smuzhiyun * to add clock delay to cover the REFCLK timing gap.
1275*4882a593Smuzhiyun */
1276*4882a593Smuzhiyun if (chip->id == RTW_CHIP_TYPE_8822C)
1277*4882a593Smuzhiyun rtw_dbi_write8(rtwdev, RTK_PCIE_CLKDLY_CTRL, 0);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Though there is standard PCIE configuration space to set the
1280*4882a593Smuzhiyun * link control register, but by Realtek's design, driver should
1281*4882a593Smuzhiyun * check if host supports CLKREQ/ASPM to enable the HW module.
1282*4882a593Smuzhiyun *
1283*4882a593Smuzhiyun * These functions are implemented by two HW modules associated,
1284*4882a593Smuzhiyun * one is responsible to access PCIE configuration space to
1285*4882a593Smuzhiyun * follow the host settings, and another is in charge of doing
1286*4882a593Smuzhiyun * CLKREQ/ASPM mechanisms, it is default disabled. Because sometimes
1287*4882a593Smuzhiyun * the host does not support it, and due to some reasons or wrong
1288*4882a593Smuzhiyun * settings (ex. CLKREQ# not Bi-Direction), it could lead to device
1289*4882a593Smuzhiyun * loss if HW misbehaves on the link.
1290*4882a593Smuzhiyun *
1291*4882a593Smuzhiyun * Hence it's designed that driver should first check the PCIE
1292*4882a593Smuzhiyun * configuration space is sync'ed and enabled, then driver can turn
1293*4882a593Smuzhiyun * on the other module that is actually working on the mechanism.
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun ret = pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &link_ctrl);
1296*4882a593Smuzhiyun if (ret) {
1297*4882a593Smuzhiyun rtw_err(rtwdev, "failed to read PCI cap, ret=%d\n", ret);
1298*4882a593Smuzhiyun return;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun if (link_ctrl & PCI_EXP_LNKCTL_CLKREQ_EN)
1302*4882a593Smuzhiyun rtw_pci_clkreq_set(rtwdev, true);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun rtwpci->link_ctrl = link_ctrl;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
rtw_pci_interface_cfg(struct rtw_dev * rtwdev)1307*4882a593Smuzhiyun static void rtw_pci_interface_cfg(struct rtw_dev *rtwdev)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun switch (chip->id) {
1312*4882a593Smuzhiyun case RTW_CHIP_TYPE_8822C:
1313*4882a593Smuzhiyun if (rtwdev->hal.cut_version >= RTW_CHIP_VER_CUT_D)
1314*4882a593Smuzhiyun rtw_write32_mask(rtwdev, REG_HCI_MIX_CFG,
1315*4882a593Smuzhiyun BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK, 1);
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun default:
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
rtw_pci_phy_cfg(struct rtw_dev * rtwdev)1322*4882a593Smuzhiyun static void rtw_pci_phy_cfg(struct rtw_dev *rtwdev)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
1325*4882a593Smuzhiyun const struct rtw_intf_phy_para *para;
1326*4882a593Smuzhiyun u16 cut;
1327*4882a593Smuzhiyun u16 value;
1328*4882a593Smuzhiyun u16 offset;
1329*4882a593Smuzhiyun int i;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun cut = BIT(0) << rtwdev->hal.cut_version;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun for (i = 0; i < chip->intf_table->n_gen1_para; i++) {
1334*4882a593Smuzhiyun para = &chip->intf_table->gen1_para[i];
1335*4882a593Smuzhiyun if (!(para->cut_mask & cut))
1336*4882a593Smuzhiyun continue;
1337*4882a593Smuzhiyun if (para->offset == 0xffff)
1338*4882a593Smuzhiyun break;
1339*4882a593Smuzhiyun offset = para->offset;
1340*4882a593Smuzhiyun value = para->value;
1341*4882a593Smuzhiyun if (para->ip_sel == RTW_IP_SEL_PHY)
1342*4882a593Smuzhiyun rtw_mdio_write(rtwdev, offset, value, true);
1343*4882a593Smuzhiyun else
1344*4882a593Smuzhiyun rtw_dbi_write8(rtwdev, offset, value);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun for (i = 0; i < chip->intf_table->n_gen2_para; i++) {
1348*4882a593Smuzhiyun para = &chip->intf_table->gen2_para[i];
1349*4882a593Smuzhiyun if (!(para->cut_mask & cut))
1350*4882a593Smuzhiyun continue;
1351*4882a593Smuzhiyun if (para->offset == 0xffff)
1352*4882a593Smuzhiyun break;
1353*4882a593Smuzhiyun offset = para->offset;
1354*4882a593Smuzhiyun value = para->value;
1355*4882a593Smuzhiyun if (para->ip_sel == RTW_IP_SEL_PHY)
1356*4882a593Smuzhiyun rtw_mdio_write(rtwdev, offset, value, false);
1357*4882a593Smuzhiyun else
1358*4882a593Smuzhiyun rtw_dbi_write8(rtwdev, offset, value);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun rtw_pci_link_cfg(rtwdev);
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
rtw_pci_suspend(struct device * dev)1364*4882a593Smuzhiyun static int __maybe_unused rtw_pci_suspend(struct device *dev)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun return 0;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
rtw_pci_resume(struct device * dev)1369*4882a593Smuzhiyun static int __maybe_unused rtw_pci_resume(struct device *dev)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun SIMPLE_DEV_PM_OPS(rtw_pm_ops, rtw_pci_suspend, rtw_pci_resume);
1375*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_pm_ops);
1376*4882a593Smuzhiyun
rtw_pci_claim(struct rtw_dev * rtwdev,struct pci_dev * pdev)1377*4882a593Smuzhiyun static int rtw_pci_claim(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun int ret;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun ret = pci_enable_device(pdev);
1382*4882a593Smuzhiyun if (ret) {
1383*4882a593Smuzhiyun rtw_err(rtwdev, "failed to enable pci device\n");
1384*4882a593Smuzhiyun return ret;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun pci_set_master(pdev);
1388*4882a593Smuzhiyun pci_set_drvdata(pdev, rtwdev->hw);
1389*4882a593Smuzhiyun SET_IEEE80211_DEV(rtwdev->hw, &pdev->dev);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
rtw_pci_declaim(struct rtw_dev * rtwdev,struct pci_dev * pdev)1394*4882a593Smuzhiyun static void rtw_pci_declaim(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun pci_clear_master(pdev);
1397*4882a593Smuzhiyun pci_disable_device(pdev);
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
rtw_pci_setup_resource(struct rtw_dev * rtwdev,struct pci_dev * pdev)1400*4882a593Smuzhiyun static int rtw_pci_setup_resource(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun struct rtw_pci *rtwpci;
1403*4882a593Smuzhiyun int ret;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun rtwpci = (struct rtw_pci *)rtwdev->priv;
1406*4882a593Smuzhiyun rtwpci->pdev = pdev;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /* after this driver can access to hw registers */
1409*4882a593Smuzhiyun ret = rtw_pci_io_mapping(rtwdev, pdev);
1410*4882a593Smuzhiyun if (ret) {
1411*4882a593Smuzhiyun rtw_err(rtwdev, "failed to request pci io region\n");
1412*4882a593Smuzhiyun goto err_out;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun ret = rtw_pci_init(rtwdev);
1416*4882a593Smuzhiyun if (ret) {
1417*4882a593Smuzhiyun rtw_err(rtwdev, "failed to allocate pci resources\n");
1418*4882a593Smuzhiyun goto err_io_unmap;
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun return 0;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun err_io_unmap:
1424*4882a593Smuzhiyun rtw_pci_io_unmapping(rtwdev, pdev);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun err_out:
1427*4882a593Smuzhiyun return ret;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun
rtw_pci_destroy(struct rtw_dev * rtwdev,struct pci_dev * pdev)1430*4882a593Smuzhiyun static void rtw_pci_destroy(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun rtw_pci_deinit(rtwdev);
1433*4882a593Smuzhiyun rtw_pci_io_unmapping(rtwdev, pdev);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static struct rtw_hci_ops rtw_pci_ops = {
1437*4882a593Smuzhiyun .tx_write = rtw_pci_tx_write,
1438*4882a593Smuzhiyun .tx_kick_off = rtw_pci_tx_kick_off,
1439*4882a593Smuzhiyun .setup = rtw_pci_setup,
1440*4882a593Smuzhiyun .start = rtw_pci_start,
1441*4882a593Smuzhiyun .stop = rtw_pci_stop,
1442*4882a593Smuzhiyun .deep_ps = rtw_pci_deep_ps,
1443*4882a593Smuzhiyun .link_ps = rtw_pci_link_ps,
1444*4882a593Smuzhiyun .interface_cfg = rtw_pci_interface_cfg,
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun .read8 = rtw_pci_read8,
1447*4882a593Smuzhiyun .read16 = rtw_pci_read16,
1448*4882a593Smuzhiyun .read32 = rtw_pci_read32,
1449*4882a593Smuzhiyun .write8 = rtw_pci_write8,
1450*4882a593Smuzhiyun .write16 = rtw_pci_write16,
1451*4882a593Smuzhiyun .write32 = rtw_pci_write32,
1452*4882a593Smuzhiyun .write_data_rsvd_page = rtw_pci_write_data_rsvd_page,
1453*4882a593Smuzhiyun .write_data_h2c = rtw_pci_write_data_h2c,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun
rtw_pci_request_irq(struct rtw_dev * rtwdev,struct pci_dev * pdev)1456*4882a593Smuzhiyun static int rtw_pci_request_irq(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun unsigned int flags = PCI_IRQ_LEGACY;
1459*4882a593Smuzhiyun int ret;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (!rtw_disable_msi)
1462*4882a593Smuzhiyun flags |= PCI_IRQ_MSI;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun ret = pci_alloc_irq_vectors(pdev, 1, 1, flags);
1465*4882a593Smuzhiyun if (ret < 0) {
1466*4882a593Smuzhiyun rtw_err(rtwdev, "failed to alloc PCI irq vectors\n");
1467*4882a593Smuzhiyun return ret;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun ret = devm_request_threaded_irq(rtwdev->dev, pdev->irq,
1471*4882a593Smuzhiyun rtw_pci_interrupt_handler,
1472*4882a593Smuzhiyun rtw_pci_interrupt_threadfn,
1473*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME, rtwdev);
1474*4882a593Smuzhiyun if (ret) {
1475*4882a593Smuzhiyun rtw_err(rtwdev, "failed to request irq %d\n", ret);
1476*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return ret;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
rtw_pci_free_irq(struct rtw_dev * rtwdev,struct pci_dev * pdev)1482*4882a593Smuzhiyun static void rtw_pci_free_irq(struct rtw_dev *rtwdev, struct pci_dev *pdev)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun devm_free_irq(rtwdev->dev, pdev->irq, rtwdev);
1485*4882a593Smuzhiyun pci_free_irq_vectors(pdev);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
rtw_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1488*4882a593Smuzhiyun int rtw_pci_probe(struct pci_dev *pdev,
1489*4882a593Smuzhiyun const struct pci_device_id *id)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun struct ieee80211_hw *hw;
1492*4882a593Smuzhiyun struct rtw_dev *rtwdev;
1493*4882a593Smuzhiyun int drv_data_size;
1494*4882a593Smuzhiyun int ret;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun drv_data_size = sizeof(struct rtw_dev) + sizeof(struct rtw_pci);
1497*4882a593Smuzhiyun hw = ieee80211_alloc_hw(drv_data_size, &rtw_ops);
1498*4882a593Smuzhiyun if (!hw) {
1499*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate hw\n");
1500*4882a593Smuzhiyun return -ENOMEM;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun rtwdev = hw->priv;
1504*4882a593Smuzhiyun rtwdev->hw = hw;
1505*4882a593Smuzhiyun rtwdev->dev = &pdev->dev;
1506*4882a593Smuzhiyun rtwdev->chip = (struct rtw_chip_info *)id->driver_data;
1507*4882a593Smuzhiyun rtwdev->hci.ops = &rtw_pci_ops;
1508*4882a593Smuzhiyun rtwdev->hci.type = RTW_HCI_TYPE_PCIE;
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun ret = rtw_core_init(rtwdev);
1511*4882a593Smuzhiyun if (ret)
1512*4882a593Smuzhiyun goto err_release_hw;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun rtw_dbg(rtwdev, RTW_DBG_PCI,
1515*4882a593Smuzhiyun "rtw88 pci probe: vendor=0x%4.04X device=0x%4.04X rev=%d\n",
1516*4882a593Smuzhiyun pdev->vendor, pdev->device, pdev->revision);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun ret = rtw_pci_claim(rtwdev, pdev);
1519*4882a593Smuzhiyun if (ret) {
1520*4882a593Smuzhiyun rtw_err(rtwdev, "failed to claim pci device\n");
1521*4882a593Smuzhiyun goto err_deinit_core;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun ret = rtw_pci_setup_resource(rtwdev, pdev);
1525*4882a593Smuzhiyun if (ret) {
1526*4882a593Smuzhiyun rtw_err(rtwdev, "failed to setup pci resources\n");
1527*4882a593Smuzhiyun goto err_pci_declaim;
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun ret = rtw_chip_info_setup(rtwdev);
1531*4882a593Smuzhiyun if (ret) {
1532*4882a593Smuzhiyun rtw_err(rtwdev, "failed to setup chip information\n");
1533*4882a593Smuzhiyun goto err_destroy_pci;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun rtw_pci_phy_cfg(rtwdev);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun ret = rtw_register_hw(rtwdev, hw);
1539*4882a593Smuzhiyun if (ret) {
1540*4882a593Smuzhiyun rtw_err(rtwdev, "failed to register hw\n");
1541*4882a593Smuzhiyun goto err_destroy_pci;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun ret = rtw_pci_request_irq(rtwdev, pdev);
1545*4882a593Smuzhiyun if (ret) {
1546*4882a593Smuzhiyun ieee80211_unregister_hw(hw);
1547*4882a593Smuzhiyun goto err_destroy_pci;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun return 0;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun err_destroy_pci:
1553*4882a593Smuzhiyun rtw_pci_destroy(rtwdev, pdev);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun err_pci_declaim:
1556*4882a593Smuzhiyun rtw_pci_declaim(rtwdev, pdev);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun err_deinit_core:
1559*4882a593Smuzhiyun rtw_core_deinit(rtwdev);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun err_release_hw:
1562*4882a593Smuzhiyun ieee80211_free_hw(hw);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun return ret;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_pci_probe);
1567*4882a593Smuzhiyun
rtw_pci_remove(struct pci_dev * pdev)1568*4882a593Smuzhiyun void rtw_pci_remove(struct pci_dev *pdev)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1571*4882a593Smuzhiyun struct rtw_dev *rtwdev;
1572*4882a593Smuzhiyun struct rtw_pci *rtwpci;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun if (!hw)
1575*4882a593Smuzhiyun return;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun rtwdev = hw->priv;
1578*4882a593Smuzhiyun rtwpci = (struct rtw_pci *)rtwdev->priv;
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun rtw_unregister_hw(rtwdev, hw);
1581*4882a593Smuzhiyun rtw_pci_disable_interrupt(rtwdev, rtwpci);
1582*4882a593Smuzhiyun rtw_pci_destroy(rtwdev, pdev);
1583*4882a593Smuzhiyun rtw_pci_declaim(rtwdev, pdev);
1584*4882a593Smuzhiyun rtw_pci_free_irq(rtwdev, pdev);
1585*4882a593Smuzhiyun rtw_core_deinit(rtwdev);
1586*4882a593Smuzhiyun ieee80211_free_hw(hw);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_pci_remove);
1589*4882a593Smuzhiyun
rtw_pci_shutdown(struct pci_dev * pdev)1590*4882a593Smuzhiyun void rtw_pci_shutdown(struct pci_dev *pdev)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1593*4882a593Smuzhiyun struct rtw_dev *rtwdev;
1594*4882a593Smuzhiyun struct rtw_chip_info *chip;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (!hw)
1597*4882a593Smuzhiyun return;
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun rtwdev = hw->priv;
1600*4882a593Smuzhiyun chip = rtwdev->chip;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun if (chip->ops->shutdown)
1603*4882a593Smuzhiyun chip->ops->shutdown(rtwdev);
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun EXPORT_SYMBOL(rtw_pci_shutdown);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun MODULE_AUTHOR("Realtek Corporation");
1610*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 802.11ac wireless PCI driver");
1611*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1612