1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019 Realtek Corporation
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #ifndef __RTK_MAIN_H_
6*4882a593Smuzhiyun #define __RTK_MAIN_H_
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <net/mac80211.h>
9*4882a593Smuzhiyun #include <linux/vmalloc.h>
10*4882a593Smuzhiyun #include <linux/firmware.h>
11*4882a593Smuzhiyun #include <linux/average.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/bitfield.h>
14*4882a593Smuzhiyun #include <linux/iopoll.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "util.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define RTW_MAX_MAC_ID_NUM 32
20*4882a593Smuzhiyun #define RTW_MAX_SEC_CAM_NUM 32
21*4882a593Smuzhiyun #define MAX_PG_CAM_BACKUP_NUM 8
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define RTW_MAX_PATTERN_NUM 12
24*4882a593Smuzhiyun #define RTW_MAX_PATTERN_MASK_SIZE 16
25*4882a593Smuzhiyun #define RTW_MAX_PATTERN_SIZE 128
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define RTW_WATCH_DOG_DELAY_TIME round_jiffies_relative(HZ * 2)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define RFREG_MASK 0xfffff
30*4882a593Smuzhiyun #define INV_RF_DATA 0xffffffff
31*4882a593Smuzhiyun #define TX_PAGE_SIZE_SHIFT 7
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define RTW_CHANNEL_WIDTH_MAX 3
34*4882a593Smuzhiyun #define RTW_RF_PATH_MAX 4
35*4882a593Smuzhiyun #define HW_FEATURE_LEN 13
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define RTW_TP_SHIFT 18 /* bytes/2s --> Mbps */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun extern bool rtw_bf_support;
40*4882a593Smuzhiyun extern unsigned int rtw_fw_lps_deep_mode;
41*4882a593Smuzhiyun extern unsigned int rtw_debug_mask;
42*4882a593Smuzhiyun extern const struct ieee80211_ops rtw_ops;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define RTW_MAX_CHANNEL_NUM_2G 14
45*4882a593Smuzhiyun #define RTW_MAX_CHANNEL_NUM_5G 49
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct rtw_dev;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum rtw_hci_type {
50*4882a593Smuzhiyun RTW_HCI_TYPE_PCIE,
51*4882a593Smuzhiyun RTW_HCI_TYPE_USB,
52*4882a593Smuzhiyun RTW_HCI_TYPE_SDIO,
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun RTW_HCI_TYPE_UNDEFINE,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct rtw_hci {
58*4882a593Smuzhiyun struct rtw_hci_ops *ops;
59*4882a593Smuzhiyun enum rtw_hci_type type;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun u32 rpwm_addr;
62*4882a593Smuzhiyun u32 cpwm_addr;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun u8 bulkout_num;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define IS_CH_5G_BAND_1(channel) ((channel) >= 36 && (channel <= 48))
68*4882a593Smuzhiyun #define IS_CH_5G_BAND_2(channel) ((channel) >= 52 && (channel <= 64))
69*4882a593Smuzhiyun #define IS_CH_5G_BAND_3(channel) ((channel) >= 100 && (channel <= 144))
70*4882a593Smuzhiyun #define IS_CH_5G_BAND_4(channel) ((channel) >= 149 && (channel <= 177))
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define IS_CH_5G_BAND_MID(channel) \
73*4882a593Smuzhiyun (IS_CH_5G_BAND_2(channel) || IS_CH_5G_BAND_3(channel))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define IS_CH_2G_BAND(channel) ((channel) <= 14)
76*4882a593Smuzhiyun #define IS_CH_5G_BAND(channel) \
77*4882a593Smuzhiyun (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel) || \
78*4882a593Smuzhiyun IS_CH_5G_BAND_3(channel) || IS_CH_5G_BAND_4(channel))
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun enum rtw_supported_band {
81*4882a593Smuzhiyun RTW_BAND_2G = 1 << 0,
82*4882a593Smuzhiyun RTW_BAND_5G = 1 << 1,
83*4882a593Smuzhiyun RTW_BAND_60G = 1 << 2,
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun RTW_BAND_MAX,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* now, support upto 80M bw */
89*4882a593Smuzhiyun #define RTW_MAX_CHANNEL_WIDTH RTW_CHANNEL_WIDTH_80
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun enum rtw_bandwidth {
92*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_20 = 0,
93*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_40 = 1,
94*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_80 = 2,
95*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_160 = 3,
96*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_80_80 = 4,
97*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_5 = 5,
98*4882a593Smuzhiyun RTW_CHANNEL_WIDTH_10 = 6,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum rtw_sc_offset {
102*4882a593Smuzhiyun RTW_SC_DONT_CARE = 0,
103*4882a593Smuzhiyun RTW_SC_20_UPPER = 1,
104*4882a593Smuzhiyun RTW_SC_20_LOWER = 2,
105*4882a593Smuzhiyun RTW_SC_20_UPMOST = 3,
106*4882a593Smuzhiyun RTW_SC_20_LOWEST = 4,
107*4882a593Smuzhiyun RTW_SC_40_UPPER = 9,
108*4882a593Smuzhiyun RTW_SC_40_LOWER = 10,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun enum rtw_net_type {
112*4882a593Smuzhiyun RTW_NET_NO_LINK = 0,
113*4882a593Smuzhiyun RTW_NET_AD_HOC = 1,
114*4882a593Smuzhiyun RTW_NET_MGD_LINKED = 2,
115*4882a593Smuzhiyun RTW_NET_AP_MODE = 3,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun enum rtw_rf_type {
119*4882a593Smuzhiyun RF_1T1R = 0,
120*4882a593Smuzhiyun RF_1T2R = 1,
121*4882a593Smuzhiyun RF_2T2R = 2,
122*4882a593Smuzhiyun RF_2T3R = 3,
123*4882a593Smuzhiyun RF_2T4R = 4,
124*4882a593Smuzhiyun RF_3T3R = 5,
125*4882a593Smuzhiyun RF_3T4R = 6,
126*4882a593Smuzhiyun RF_4T4R = 7,
127*4882a593Smuzhiyun RF_TYPE_MAX,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun enum rtw_rf_path {
131*4882a593Smuzhiyun RF_PATH_A = 0,
132*4882a593Smuzhiyun RF_PATH_B = 1,
133*4882a593Smuzhiyun RF_PATH_C = 2,
134*4882a593Smuzhiyun RF_PATH_D = 3,
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun enum rtw_bb_path {
138*4882a593Smuzhiyun BB_PATH_A = BIT(0),
139*4882a593Smuzhiyun BB_PATH_B = BIT(1),
140*4882a593Smuzhiyun BB_PATH_C = BIT(2),
141*4882a593Smuzhiyun BB_PATH_D = BIT(3),
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun BB_PATH_AB = (BB_PATH_A | BB_PATH_B),
144*4882a593Smuzhiyun BB_PATH_AC = (BB_PATH_A | BB_PATH_C),
145*4882a593Smuzhiyun BB_PATH_AD = (BB_PATH_A | BB_PATH_D),
146*4882a593Smuzhiyun BB_PATH_BC = (BB_PATH_B | BB_PATH_C),
147*4882a593Smuzhiyun BB_PATH_BD = (BB_PATH_B | BB_PATH_D),
148*4882a593Smuzhiyun BB_PATH_CD = (BB_PATH_C | BB_PATH_D),
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun BB_PATH_ABC = (BB_PATH_A | BB_PATH_B | BB_PATH_C),
151*4882a593Smuzhiyun BB_PATH_ABD = (BB_PATH_A | BB_PATH_B | BB_PATH_D),
152*4882a593Smuzhiyun BB_PATH_ACD = (BB_PATH_A | BB_PATH_C | BB_PATH_D),
153*4882a593Smuzhiyun BB_PATH_BCD = (BB_PATH_B | BB_PATH_C | BB_PATH_D),
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun BB_PATH_ABCD = (BB_PATH_A | BB_PATH_B | BB_PATH_C | BB_PATH_D),
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun enum rtw_rate_section {
159*4882a593Smuzhiyun RTW_RATE_SECTION_CCK = 0,
160*4882a593Smuzhiyun RTW_RATE_SECTION_OFDM,
161*4882a593Smuzhiyun RTW_RATE_SECTION_HT_1S,
162*4882a593Smuzhiyun RTW_RATE_SECTION_HT_2S,
163*4882a593Smuzhiyun RTW_RATE_SECTION_VHT_1S,
164*4882a593Smuzhiyun RTW_RATE_SECTION_VHT_2S,
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* keep last */
167*4882a593Smuzhiyun RTW_RATE_SECTION_MAX,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun enum rtw_wireless_set {
171*4882a593Smuzhiyun WIRELESS_CCK = 0x00000001,
172*4882a593Smuzhiyun WIRELESS_OFDM = 0x00000002,
173*4882a593Smuzhiyun WIRELESS_HT = 0x00000004,
174*4882a593Smuzhiyun WIRELESS_VHT = 0x00000008,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define HT_STBC_EN BIT(0)
178*4882a593Smuzhiyun #define VHT_STBC_EN BIT(1)
179*4882a593Smuzhiyun #define HT_LDPC_EN BIT(0)
180*4882a593Smuzhiyun #define VHT_LDPC_EN BIT(1)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun enum rtw_chip_type {
183*4882a593Smuzhiyun RTW_CHIP_TYPE_8822B,
184*4882a593Smuzhiyun RTW_CHIP_TYPE_8822C,
185*4882a593Smuzhiyun RTW_CHIP_TYPE_8723D,
186*4882a593Smuzhiyun RTW_CHIP_TYPE_8821C,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun enum rtw_tx_queue_type {
190*4882a593Smuzhiyun /* the order of AC queues matters */
191*4882a593Smuzhiyun RTW_TX_QUEUE_BK = 0x0,
192*4882a593Smuzhiyun RTW_TX_QUEUE_BE = 0x1,
193*4882a593Smuzhiyun RTW_TX_QUEUE_VI = 0x2,
194*4882a593Smuzhiyun RTW_TX_QUEUE_VO = 0x3,
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun RTW_TX_QUEUE_BCN = 0x4,
197*4882a593Smuzhiyun RTW_TX_QUEUE_MGMT = 0x5,
198*4882a593Smuzhiyun RTW_TX_QUEUE_HI0 = 0x6,
199*4882a593Smuzhiyun RTW_TX_QUEUE_H2C = 0x7,
200*4882a593Smuzhiyun /* keep it last */
201*4882a593Smuzhiyun RTK_MAX_TX_QUEUE_NUM
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun enum rtw_rx_queue_type {
205*4882a593Smuzhiyun RTW_RX_QUEUE_MPDU = 0x0,
206*4882a593Smuzhiyun RTW_RX_QUEUE_C2H = 0x1,
207*4882a593Smuzhiyun /* keep it last */
208*4882a593Smuzhiyun RTK_MAX_RX_QUEUE_NUM
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun enum rtw_fw_type {
212*4882a593Smuzhiyun RTW_NORMAL_FW = 0x0,
213*4882a593Smuzhiyun RTW_WOWLAN_FW = 0x1,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun enum rtw_rate_index {
217*4882a593Smuzhiyun RTW_RATEID_BGN_40M_2SS = 0,
218*4882a593Smuzhiyun RTW_RATEID_BGN_40M_1SS = 1,
219*4882a593Smuzhiyun RTW_RATEID_BGN_20M_2SS = 2,
220*4882a593Smuzhiyun RTW_RATEID_BGN_20M_1SS = 3,
221*4882a593Smuzhiyun RTW_RATEID_GN_N2SS = 4,
222*4882a593Smuzhiyun RTW_RATEID_GN_N1SS = 5,
223*4882a593Smuzhiyun RTW_RATEID_BG = 6,
224*4882a593Smuzhiyun RTW_RATEID_G = 7,
225*4882a593Smuzhiyun RTW_RATEID_B_20M = 8,
226*4882a593Smuzhiyun RTW_RATEID_ARFR0_AC_2SS = 9,
227*4882a593Smuzhiyun RTW_RATEID_ARFR1_AC_1SS = 10,
228*4882a593Smuzhiyun RTW_RATEID_ARFR2_AC_2G_1SS = 11,
229*4882a593Smuzhiyun RTW_RATEID_ARFR3_AC_2G_2SS = 12,
230*4882a593Smuzhiyun RTW_RATEID_ARFR4_AC_3SS = 13,
231*4882a593Smuzhiyun RTW_RATEID_ARFR5_N_3SS = 14,
232*4882a593Smuzhiyun RTW_RATEID_ARFR7_N_4SS = 15,
233*4882a593Smuzhiyun RTW_RATEID_ARFR6_AC_4SS = 16
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enum rtw_trx_desc_rate {
237*4882a593Smuzhiyun DESC_RATE1M = 0x00,
238*4882a593Smuzhiyun DESC_RATE2M = 0x01,
239*4882a593Smuzhiyun DESC_RATE5_5M = 0x02,
240*4882a593Smuzhiyun DESC_RATE11M = 0x03,
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun DESC_RATE6M = 0x04,
243*4882a593Smuzhiyun DESC_RATE9M = 0x05,
244*4882a593Smuzhiyun DESC_RATE12M = 0x06,
245*4882a593Smuzhiyun DESC_RATE18M = 0x07,
246*4882a593Smuzhiyun DESC_RATE24M = 0x08,
247*4882a593Smuzhiyun DESC_RATE36M = 0x09,
248*4882a593Smuzhiyun DESC_RATE48M = 0x0a,
249*4882a593Smuzhiyun DESC_RATE54M = 0x0b,
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun DESC_RATEMCS0 = 0x0c,
252*4882a593Smuzhiyun DESC_RATEMCS1 = 0x0d,
253*4882a593Smuzhiyun DESC_RATEMCS2 = 0x0e,
254*4882a593Smuzhiyun DESC_RATEMCS3 = 0x0f,
255*4882a593Smuzhiyun DESC_RATEMCS4 = 0x10,
256*4882a593Smuzhiyun DESC_RATEMCS5 = 0x11,
257*4882a593Smuzhiyun DESC_RATEMCS6 = 0x12,
258*4882a593Smuzhiyun DESC_RATEMCS7 = 0x13,
259*4882a593Smuzhiyun DESC_RATEMCS8 = 0x14,
260*4882a593Smuzhiyun DESC_RATEMCS9 = 0x15,
261*4882a593Smuzhiyun DESC_RATEMCS10 = 0x16,
262*4882a593Smuzhiyun DESC_RATEMCS11 = 0x17,
263*4882a593Smuzhiyun DESC_RATEMCS12 = 0x18,
264*4882a593Smuzhiyun DESC_RATEMCS13 = 0x19,
265*4882a593Smuzhiyun DESC_RATEMCS14 = 0x1a,
266*4882a593Smuzhiyun DESC_RATEMCS15 = 0x1b,
267*4882a593Smuzhiyun DESC_RATEMCS16 = 0x1c,
268*4882a593Smuzhiyun DESC_RATEMCS17 = 0x1d,
269*4882a593Smuzhiyun DESC_RATEMCS18 = 0x1e,
270*4882a593Smuzhiyun DESC_RATEMCS19 = 0x1f,
271*4882a593Smuzhiyun DESC_RATEMCS20 = 0x20,
272*4882a593Smuzhiyun DESC_RATEMCS21 = 0x21,
273*4882a593Smuzhiyun DESC_RATEMCS22 = 0x22,
274*4882a593Smuzhiyun DESC_RATEMCS23 = 0x23,
275*4882a593Smuzhiyun DESC_RATEMCS24 = 0x24,
276*4882a593Smuzhiyun DESC_RATEMCS25 = 0x25,
277*4882a593Smuzhiyun DESC_RATEMCS26 = 0x26,
278*4882a593Smuzhiyun DESC_RATEMCS27 = 0x27,
279*4882a593Smuzhiyun DESC_RATEMCS28 = 0x28,
280*4882a593Smuzhiyun DESC_RATEMCS29 = 0x29,
281*4882a593Smuzhiyun DESC_RATEMCS30 = 0x2a,
282*4882a593Smuzhiyun DESC_RATEMCS31 = 0x2b,
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS0 = 0x2c,
285*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS1 = 0x2d,
286*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS2 = 0x2e,
287*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS3 = 0x2f,
288*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS4 = 0x30,
289*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS5 = 0x31,
290*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS6 = 0x32,
291*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS7 = 0x33,
292*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS8 = 0x34,
293*4882a593Smuzhiyun DESC_RATEVHT1SS_MCS9 = 0x35,
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS0 = 0x36,
296*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS1 = 0x37,
297*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS2 = 0x38,
298*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS3 = 0x39,
299*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS4 = 0x3a,
300*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS5 = 0x3b,
301*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS6 = 0x3c,
302*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS7 = 0x3d,
303*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS8 = 0x3e,
304*4882a593Smuzhiyun DESC_RATEVHT2SS_MCS9 = 0x3f,
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS0 = 0x40,
307*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS1 = 0x41,
308*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS2 = 0x42,
309*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS3 = 0x43,
310*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS4 = 0x44,
311*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS5 = 0x45,
312*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS6 = 0x46,
313*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS7 = 0x47,
314*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS8 = 0x48,
315*4882a593Smuzhiyun DESC_RATEVHT3SS_MCS9 = 0x49,
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS0 = 0x4a,
318*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS1 = 0x4b,
319*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS2 = 0x4c,
320*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS3 = 0x4d,
321*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS4 = 0x4e,
322*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS5 = 0x4f,
323*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS6 = 0x50,
324*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS7 = 0x51,
325*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS8 = 0x52,
326*4882a593Smuzhiyun DESC_RATEVHT4SS_MCS9 = 0x53,
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun DESC_RATE_MAX,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun enum rtw_regulatory_domains {
332*4882a593Smuzhiyun RTW_REGD_FCC = 0,
333*4882a593Smuzhiyun RTW_REGD_MKK = 1,
334*4882a593Smuzhiyun RTW_REGD_ETSI = 2,
335*4882a593Smuzhiyun RTW_REGD_IC = 3,
336*4882a593Smuzhiyun RTW_REGD_KCC = 4,
337*4882a593Smuzhiyun RTW_REGD_ACMA = 5,
338*4882a593Smuzhiyun RTW_REGD_CHILE = 6,
339*4882a593Smuzhiyun RTW_REGD_UKRAINE = 7,
340*4882a593Smuzhiyun RTW_REGD_MEXICO = 8,
341*4882a593Smuzhiyun RTW_REGD_CN = 9,
342*4882a593Smuzhiyun RTW_REGD_WW,
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun RTW_REGD_MAX
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun enum rtw_txq_flags {
348*4882a593Smuzhiyun RTW_TXQ_AMPDU,
349*4882a593Smuzhiyun RTW_TXQ_BLOCK_BA,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun enum rtw_flags {
353*4882a593Smuzhiyun RTW_FLAG_RUNNING,
354*4882a593Smuzhiyun RTW_FLAG_FW_RUNNING,
355*4882a593Smuzhiyun RTW_FLAG_SCANNING,
356*4882a593Smuzhiyun RTW_FLAG_INACTIVE_PS,
357*4882a593Smuzhiyun RTW_FLAG_LEISURE_PS,
358*4882a593Smuzhiyun RTW_FLAG_LEISURE_PS_DEEP,
359*4882a593Smuzhiyun RTW_FLAG_DIG_DISABLE,
360*4882a593Smuzhiyun RTW_FLAG_BUSY_TRAFFIC,
361*4882a593Smuzhiyun RTW_FLAG_WOWLAN,
362*4882a593Smuzhiyun RTW_FLAG_RESTARTING,
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun NUM_OF_RTW_FLAGS,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun enum rtw_evm {
368*4882a593Smuzhiyun RTW_EVM_OFDM = 0,
369*4882a593Smuzhiyun RTW_EVM_1SS,
370*4882a593Smuzhiyun RTW_EVM_2SS_A,
371*4882a593Smuzhiyun RTW_EVM_2SS_B,
372*4882a593Smuzhiyun /* keep it last */
373*4882a593Smuzhiyun RTW_EVM_NUM
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun enum rtw_snr {
377*4882a593Smuzhiyun RTW_SNR_OFDM_A = 0,
378*4882a593Smuzhiyun RTW_SNR_OFDM_B,
379*4882a593Smuzhiyun RTW_SNR_OFDM_C,
380*4882a593Smuzhiyun RTW_SNR_OFDM_D,
381*4882a593Smuzhiyun RTW_SNR_1SS_A,
382*4882a593Smuzhiyun RTW_SNR_1SS_B,
383*4882a593Smuzhiyun RTW_SNR_1SS_C,
384*4882a593Smuzhiyun RTW_SNR_1SS_D,
385*4882a593Smuzhiyun RTW_SNR_2SS_A,
386*4882a593Smuzhiyun RTW_SNR_2SS_B,
387*4882a593Smuzhiyun RTW_SNR_2SS_C,
388*4882a593Smuzhiyun RTW_SNR_2SS_D,
389*4882a593Smuzhiyun /* keep it last */
390*4882a593Smuzhiyun RTW_SNR_NUM
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun enum rtw_wow_flags {
394*4882a593Smuzhiyun RTW_WOW_FLAG_EN_MAGIC_PKT,
395*4882a593Smuzhiyun RTW_WOW_FLAG_EN_REKEY_PKT,
396*4882a593Smuzhiyun RTW_WOW_FLAG_EN_DISCONNECT,
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* keep it last */
399*4882a593Smuzhiyun RTW_WOW_FLAG_MAX,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* the power index is represented by differences, which cck-1s & ht40-1s are
403*4882a593Smuzhiyun * the base values, so for 1s's differences, there are only ht20 & ofdm
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun struct rtw_2g_1s_pwr_idx_diff {
406*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
407*4882a593Smuzhiyun s8 ofdm:4;
408*4882a593Smuzhiyun s8 bw20:4;
409*4882a593Smuzhiyun #else
410*4882a593Smuzhiyun s8 bw20:4;
411*4882a593Smuzhiyun s8 ofdm:4;
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun } __packed;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun struct rtw_2g_ns_pwr_idx_diff {
416*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
417*4882a593Smuzhiyun s8 bw20:4;
418*4882a593Smuzhiyun s8 bw40:4;
419*4882a593Smuzhiyun s8 cck:4;
420*4882a593Smuzhiyun s8 ofdm:4;
421*4882a593Smuzhiyun #else
422*4882a593Smuzhiyun s8 ofdm:4;
423*4882a593Smuzhiyun s8 cck:4;
424*4882a593Smuzhiyun s8 bw40:4;
425*4882a593Smuzhiyun s8 bw20:4;
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun } __packed;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun struct rtw_2g_txpwr_idx {
430*4882a593Smuzhiyun u8 cck_base[6];
431*4882a593Smuzhiyun u8 bw40_base[5];
432*4882a593Smuzhiyun struct rtw_2g_1s_pwr_idx_diff ht_1s_diff;
433*4882a593Smuzhiyun struct rtw_2g_ns_pwr_idx_diff ht_2s_diff;
434*4882a593Smuzhiyun struct rtw_2g_ns_pwr_idx_diff ht_3s_diff;
435*4882a593Smuzhiyun struct rtw_2g_ns_pwr_idx_diff ht_4s_diff;
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun struct rtw_5g_ht_1s_pwr_idx_diff {
439*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
440*4882a593Smuzhiyun s8 ofdm:4;
441*4882a593Smuzhiyun s8 bw20:4;
442*4882a593Smuzhiyun #else
443*4882a593Smuzhiyun s8 bw20:4;
444*4882a593Smuzhiyun s8 ofdm:4;
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun } __packed;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun struct rtw_5g_ht_ns_pwr_idx_diff {
449*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
450*4882a593Smuzhiyun s8 bw20:4;
451*4882a593Smuzhiyun s8 bw40:4;
452*4882a593Smuzhiyun #else
453*4882a593Smuzhiyun s8 bw40:4;
454*4882a593Smuzhiyun s8 bw20:4;
455*4882a593Smuzhiyun #endif
456*4882a593Smuzhiyun } __packed;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun struct rtw_5g_ofdm_ns_pwr_idx_diff {
459*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
460*4882a593Smuzhiyun s8 ofdm_3s:4;
461*4882a593Smuzhiyun s8 ofdm_2s:4;
462*4882a593Smuzhiyun s8 ofdm_4s:4;
463*4882a593Smuzhiyun s8 res:4;
464*4882a593Smuzhiyun #else
465*4882a593Smuzhiyun s8 res:4;
466*4882a593Smuzhiyun s8 ofdm_4s:4;
467*4882a593Smuzhiyun s8 ofdm_2s:4;
468*4882a593Smuzhiyun s8 ofdm_3s:4;
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun } __packed;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun struct rtw_5g_vht_ns_pwr_idx_diff {
473*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
474*4882a593Smuzhiyun s8 bw160:4;
475*4882a593Smuzhiyun s8 bw80:4;
476*4882a593Smuzhiyun #else
477*4882a593Smuzhiyun s8 bw80:4;
478*4882a593Smuzhiyun s8 bw160:4;
479*4882a593Smuzhiyun #endif
480*4882a593Smuzhiyun } __packed;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun struct rtw_5g_txpwr_idx {
483*4882a593Smuzhiyun u8 bw40_base[14];
484*4882a593Smuzhiyun struct rtw_5g_ht_1s_pwr_idx_diff ht_1s_diff;
485*4882a593Smuzhiyun struct rtw_5g_ht_ns_pwr_idx_diff ht_2s_diff;
486*4882a593Smuzhiyun struct rtw_5g_ht_ns_pwr_idx_diff ht_3s_diff;
487*4882a593Smuzhiyun struct rtw_5g_ht_ns_pwr_idx_diff ht_4s_diff;
488*4882a593Smuzhiyun struct rtw_5g_ofdm_ns_pwr_idx_diff ofdm_diff;
489*4882a593Smuzhiyun struct rtw_5g_vht_ns_pwr_idx_diff vht_1s_diff;
490*4882a593Smuzhiyun struct rtw_5g_vht_ns_pwr_idx_diff vht_2s_diff;
491*4882a593Smuzhiyun struct rtw_5g_vht_ns_pwr_idx_diff vht_3s_diff;
492*4882a593Smuzhiyun struct rtw_5g_vht_ns_pwr_idx_diff vht_4s_diff;
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun struct rtw_txpwr_idx {
496*4882a593Smuzhiyun struct rtw_2g_txpwr_idx pwr_idx_2g;
497*4882a593Smuzhiyun struct rtw_5g_txpwr_idx pwr_idx_5g;
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun struct rtw_timer_list {
501*4882a593Smuzhiyun struct timer_list timer;
502*4882a593Smuzhiyun void (*function)(void *data);
503*4882a593Smuzhiyun void *args;
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun struct rtw_channel_params {
507*4882a593Smuzhiyun u8 center_chan;
508*4882a593Smuzhiyun u8 bandwidth;
509*4882a593Smuzhiyun u8 primary_chan_idx;
510*4882a593Smuzhiyun /* center channel by different available bandwidth,
511*4882a593Smuzhiyun * val of (bw > current bandwidth) is invalid
512*4882a593Smuzhiyun */
513*4882a593Smuzhiyun u8 cch_by_bw[RTW_MAX_CHANNEL_WIDTH + 1];
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun struct rtw_hw_reg {
517*4882a593Smuzhiyun u32 addr;
518*4882a593Smuzhiyun u32 mask;
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun struct rtw_ltecoex_addr {
522*4882a593Smuzhiyun u32 ctrl;
523*4882a593Smuzhiyun u32 wdata;
524*4882a593Smuzhiyun u32 rdata;
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun struct rtw_reg_domain {
528*4882a593Smuzhiyun u32 addr;
529*4882a593Smuzhiyun u32 mask;
530*4882a593Smuzhiyun #define RTW_REG_DOMAIN_MAC32 0
531*4882a593Smuzhiyun #define RTW_REG_DOMAIN_MAC16 1
532*4882a593Smuzhiyun #define RTW_REG_DOMAIN_MAC8 2
533*4882a593Smuzhiyun #define RTW_REG_DOMAIN_RF_A 3
534*4882a593Smuzhiyun #define RTW_REG_DOMAIN_RF_B 4
535*4882a593Smuzhiyun #define RTW_REG_DOMAIN_NL 0xFF
536*4882a593Smuzhiyun u8 domain;
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun struct rtw_rf_sipi_addr {
540*4882a593Smuzhiyun u32 hssi_1;
541*4882a593Smuzhiyun u32 hssi_2;
542*4882a593Smuzhiyun u32 lssi_read;
543*4882a593Smuzhiyun u32 lssi_read_pi;
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun struct rtw_backup_info {
547*4882a593Smuzhiyun u8 len;
548*4882a593Smuzhiyun u32 reg;
549*4882a593Smuzhiyun u32 val;
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun enum rtw_vif_port_set {
553*4882a593Smuzhiyun PORT_SET_MAC_ADDR = BIT(0),
554*4882a593Smuzhiyun PORT_SET_BSSID = BIT(1),
555*4882a593Smuzhiyun PORT_SET_NET_TYPE = BIT(2),
556*4882a593Smuzhiyun PORT_SET_AID = BIT(3),
557*4882a593Smuzhiyun PORT_SET_BCN_CTRL = BIT(4),
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct rtw_vif_port {
561*4882a593Smuzhiyun struct rtw_hw_reg mac_addr;
562*4882a593Smuzhiyun struct rtw_hw_reg bssid;
563*4882a593Smuzhiyun struct rtw_hw_reg net_type;
564*4882a593Smuzhiyun struct rtw_hw_reg aid;
565*4882a593Smuzhiyun struct rtw_hw_reg bcn_ctrl;
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun struct rtw_tx_pkt_info {
569*4882a593Smuzhiyun u32 tx_pkt_size;
570*4882a593Smuzhiyun u8 offset;
571*4882a593Smuzhiyun u8 pkt_offset;
572*4882a593Smuzhiyun u8 mac_id;
573*4882a593Smuzhiyun u8 rate_id;
574*4882a593Smuzhiyun u8 rate;
575*4882a593Smuzhiyun u8 qsel;
576*4882a593Smuzhiyun u8 bw;
577*4882a593Smuzhiyun u8 sec_type;
578*4882a593Smuzhiyun u8 sn;
579*4882a593Smuzhiyun bool ampdu_en;
580*4882a593Smuzhiyun u8 ampdu_factor;
581*4882a593Smuzhiyun u8 ampdu_density;
582*4882a593Smuzhiyun u16 seq;
583*4882a593Smuzhiyun bool stbc;
584*4882a593Smuzhiyun bool ldpc;
585*4882a593Smuzhiyun bool dis_rate_fallback;
586*4882a593Smuzhiyun bool bmc;
587*4882a593Smuzhiyun bool use_rate;
588*4882a593Smuzhiyun bool ls;
589*4882a593Smuzhiyun bool fs;
590*4882a593Smuzhiyun bool short_gi;
591*4882a593Smuzhiyun bool report;
592*4882a593Smuzhiyun bool rts;
593*4882a593Smuzhiyun bool dis_qselseq;
594*4882a593Smuzhiyun bool en_hwseq;
595*4882a593Smuzhiyun u8 hw_ssn_sel;
596*4882a593Smuzhiyun bool nav_use_hdr;
597*4882a593Smuzhiyun bool bt_null;
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun struct rtw_rx_pkt_stat {
601*4882a593Smuzhiyun bool phy_status;
602*4882a593Smuzhiyun bool icv_err;
603*4882a593Smuzhiyun bool crc_err;
604*4882a593Smuzhiyun bool decrypted;
605*4882a593Smuzhiyun bool is_c2h;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun s32 signal_power;
608*4882a593Smuzhiyun u16 pkt_len;
609*4882a593Smuzhiyun u8 bw;
610*4882a593Smuzhiyun u8 drv_info_sz;
611*4882a593Smuzhiyun u8 shift;
612*4882a593Smuzhiyun u8 rate;
613*4882a593Smuzhiyun u8 mac_id;
614*4882a593Smuzhiyun u8 cam_id;
615*4882a593Smuzhiyun u8 ppdu_cnt;
616*4882a593Smuzhiyun u32 tsf_low;
617*4882a593Smuzhiyun s8 rx_power[RTW_RF_PATH_MAX];
618*4882a593Smuzhiyun u8 rssi;
619*4882a593Smuzhiyun u8 rxsc;
620*4882a593Smuzhiyun s8 rx_snr[RTW_RF_PATH_MAX];
621*4882a593Smuzhiyun u8 rx_evm[RTW_RF_PATH_MAX];
622*4882a593Smuzhiyun s8 cfo_tail[RTW_RF_PATH_MAX];
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun struct rtw_sta_info *si;
625*4882a593Smuzhiyun struct ieee80211_vif *vif;
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun DECLARE_EWMA(tp, 10, 2);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun struct rtw_traffic_stats {
631*4882a593Smuzhiyun /* units in bytes */
632*4882a593Smuzhiyun u64 tx_unicast;
633*4882a593Smuzhiyun u64 rx_unicast;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* count for packets */
636*4882a593Smuzhiyun u64 tx_cnt;
637*4882a593Smuzhiyun u64 rx_cnt;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* units in Mbps */
640*4882a593Smuzhiyun u32 tx_throughput;
641*4882a593Smuzhiyun u32 rx_throughput;
642*4882a593Smuzhiyun struct ewma_tp tx_ewma_tp;
643*4882a593Smuzhiyun struct ewma_tp rx_ewma_tp;
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun enum rtw_lps_mode {
647*4882a593Smuzhiyun RTW_MODE_ACTIVE = 0,
648*4882a593Smuzhiyun RTW_MODE_LPS = 1,
649*4882a593Smuzhiyun RTW_MODE_WMM_PS = 2,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun enum rtw_lps_deep_mode {
653*4882a593Smuzhiyun LPS_DEEP_MODE_NONE = 0,
654*4882a593Smuzhiyun LPS_DEEP_MODE_LCLK = 1,
655*4882a593Smuzhiyun LPS_DEEP_MODE_PG = 2,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun enum rtw_pwr_state {
659*4882a593Smuzhiyun RTW_RF_OFF = 0x0,
660*4882a593Smuzhiyun RTW_RF_ON = 0x4,
661*4882a593Smuzhiyun RTW_ALL_ON = 0xc,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun struct rtw_lps_conf {
665*4882a593Smuzhiyun enum rtw_lps_mode mode;
666*4882a593Smuzhiyun enum rtw_lps_deep_mode deep_mode;
667*4882a593Smuzhiyun enum rtw_pwr_state state;
668*4882a593Smuzhiyun u8 awake_interval;
669*4882a593Smuzhiyun u8 rlbm;
670*4882a593Smuzhiyun u8 smart_ps;
671*4882a593Smuzhiyun u8 port_id;
672*4882a593Smuzhiyun bool sec_cam_backup;
673*4882a593Smuzhiyun bool pattern_cam_backup;
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun enum rtw_hw_key_type {
677*4882a593Smuzhiyun RTW_CAM_NONE = 0,
678*4882a593Smuzhiyun RTW_CAM_WEP40 = 1,
679*4882a593Smuzhiyun RTW_CAM_TKIP = 2,
680*4882a593Smuzhiyun RTW_CAM_AES = 4,
681*4882a593Smuzhiyun RTW_CAM_WEP104 = 5,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun struct rtw_cam_entry {
685*4882a593Smuzhiyun bool valid;
686*4882a593Smuzhiyun bool group;
687*4882a593Smuzhiyun u8 addr[ETH_ALEN];
688*4882a593Smuzhiyun u8 hw_key_type;
689*4882a593Smuzhiyun struct ieee80211_key_conf *key;
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun struct rtw_sec_desc {
693*4882a593Smuzhiyun /* search strategy */
694*4882a593Smuzhiyun bool default_key_search;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun u32 total_cam_num;
697*4882a593Smuzhiyun struct rtw_cam_entry cam_table[RTW_MAX_SEC_CAM_NUM];
698*4882a593Smuzhiyun DECLARE_BITMAP(cam_map, RTW_MAX_SEC_CAM_NUM);
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun struct rtw_tx_report {
702*4882a593Smuzhiyun /* protect the tx report queue */
703*4882a593Smuzhiyun spinlock_t q_lock;
704*4882a593Smuzhiyun struct sk_buff_head queue;
705*4882a593Smuzhiyun atomic_t sn;
706*4882a593Smuzhiyun struct timer_list purge_timer;
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun struct rtw_ra_report {
710*4882a593Smuzhiyun struct rate_info txrate;
711*4882a593Smuzhiyun u32 bit_rate;
712*4882a593Smuzhiyun u8 desc_rate;
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct rtw_txq {
716*4882a593Smuzhiyun struct list_head list;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun unsigned long flags;
719*4882a593Smuzhiyun unsigned long last_push;
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun #define RTW_BC_MC_MACID 1
723*4882a593Smuzhiyun DECLARE_EWMA(rssi, 10, 16);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun struct rtw_sta_info {
726*4882a593Smuzhiyun struct ieee80211_sta *sta;
727*4882a593Smuzhiyun struct ieee80211_vif *vif;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun struct ewma_rssi avg_rssi;
730*4882a593Smuzhiyun u8 rssi_level;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun u8 mac_id;
733*4882a593Smuzhiyun u8 rate_id;
734*4882a593Smuzhiyun enum rtw_bandwidth bw_mode;
735*4882a593Smuzhiyun enum rtw_rf_type rf_type;
736*4882a593Smuzhiyun enum rtw_wireless_set wireless_set;
737*4882a593Smuzhiyun u8 stbc_en:2;
738*4882a593Smuzhiyun u8 ldpc_en:2;
739*4882a593Smuzhiyun bool sgi_enable;
740*4882a593Smuzhiyun bool vht_enable;
741*4882a593Smuzhiyun bool updated;
742*4882a593Smuzhiyun u8 init_ra_lv;
743*4882a593Smuzhiyun u64 ra_mask;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun DECLARE_BITMAP(tid_ba, IEEE80211_NUM_TIDS);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun struct rtw_ra_report ra_report;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun bool use_cfg_mask;
750*4882a593Smuzhiyun struct cfg80211_bitrate_mask *mask;
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun enum rtw_bfee_role {
754*4882a593Smuzhiyun RTW_BFEE_NONE,
755*4882a593Smuzhiyun RTW_BFEE_SU,
756*4882a593Smuzhiyun RTW_BFEE_MU
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun struct rtw_bfee {
760*4882a593Smuzhiyun enum rtw_bfee_role role;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun u16 p_aid;
763*4882a593Smuzhiyun u8 g_id;
764*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN];
765*4882a593Smuzhiyun u8 sound_dim;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* SU-MIMO */
768*4882a593Smuzhiyun u8 su_reg_index;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* MU-MIMO */
771*4882a593Smuzhiyun u16 aid;
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun struct rtw_bf_info {
775*4882a593Smuzhiyun u8 bfer_mu_cnt;
776*4882a593Smuzhiyun u8 bfer_su_cnt;
777*4882a593Smuzhiyun DECLARE_BITMAP(bfer_su_reg_maping, 2);
778*4882a593Smuzhiyun u8 cur_csi_rpt_rate;
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun struct rtw_vif {
782*4882a593Smuzhiyun enum rtw_net_type net_type;
783*4882a593Smuzhiyun u16 aid;
784*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN];
785*4882a593Smuzhiyun u8 bssid[ETH_ALEN];
786*4882a593Smuzhiyun u8 port;
787*4882a593Smuzhiyun u8 bcn_ctrl;
788*4882a593Smuzhiyun struct list_head rsvd_page_list;
789*4882a593Smuzhiyun struct ieee80211_tx_queue_params tx_params[IEEE80211_NUM_ACS];
790*4882a593Smuzhiyun const struct rtw_vif_port *conf;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun struct rtw_traffic_stats stats;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun struct rtw_bfee bfee;
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun struct rtw_regulatory {
798*4882a593Smuzhiyun char alpha2[2];
799*4882a593Smuzhiyun u8 chplan;
800*4882a593Smuzhiyun u8 txpwr_regd;
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun struct rtw_chip_ops {
804*4882a593Smuzhiyun int (*mac_init)(struct rtw_dev *rtwdev);
805*4882a593Smuzhiyun void (*shutdown)(struct rtw_dev *rtwdev);
806*4882a593Smuzhiyun int (*read_efuse)(struct rtw_dev *rtwdev, u8 *map);
807*4882a593Smuzhiyun void (*phy_set_param)(struct rtw_dev *rtwdev);
808*4882a593Smuzhiyun void (*set_channel)(struct rtw_dev *rtwdev, u8 channel,
809*4882a593Smuzhiyun u8 bandwidth, u8 primary_chan_idx);
810*4882a593Smuzhiyun void (*query_rx_desc)(struct rtw_dev *rtwdev, u8 *rx_desc,
811*4882a593Smuzhiyun struct rtw_rx_pkt_stat *pkt_stat,
812*4882a593Smuzhiyun struct ieee80211_rx_status *rx_status);
813*4882a593Smuzhiyun u32 (*read_rf)(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
814*4882a593Smuzhiyun u32 addr, u32 mask);
815*4882a593Smuzhiyun bool (*write_rf)(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
816*4882a593Smuzhiyun u32 addr, u32 mask, u32 data);
817*4882a593Smuzhiyun void (*set_tx_power_index)(struct rtw_dev *rtwdev);
818*4882a593Smuzhiyun int (*rsvd_page_dump)(struct rtw_dev *rtwdev, u8 *buf, u32 offset,
819*4882a593Smuzhiyun u32 size);
820*4882a593Smuzhiyun int (*set_antenna)(struct rtw_dev *rtwdev,
821*4882a593Smuzhiyun u32 antenna_tx,
822*4882a593Smuzhiyun u32 antenna_rx);
823*4882a593Smuzhiyun void (*cfg_ldo25)(struct rtw_dev *rtwdev, bool enable);
824*4882a593Smuzhiyun void (*efuse_grant)(struct rtw_dev *rtwdev, bool enable);
825*4882a593Smuzhiyun void (*false_alarm_statistics)(struct rtw_dev *rtwdev);
826*4882a593Smuzhiyun void (*phy_calibration)(struct rtw_dev *rtwdev);
827*4882a593Smuzhiyun void (*dpk_track)(struct rtw_dev *rtwdev);
828*4882a593Smuzhiyun void (*cck_pd_set)(struct rtw_dev *rtwdev, u8 level);
829*4882a593Smuzhiyun void (*pwr_track)(struct rtw_dev *rtwdev);
830*4882a593Smuzhiyun void (*config_bfee)(struct rtw_dev *rtwdev, struct rtw_vif *vif,
831*4882a593Smuzhiyun struct rtw_bfee *bfee, bool enable);
832*4882a593Smuzhiyun void (*set_gid_table)(struct rtw_dev *rtwdev,
833*4882a593Smuzhiyun struct ieee80211_vif *vif,
834*4882a593Smuzhiyun struct ieee80211_bss_conf *conf);
835*4882a593Smuzhiyun void (*cfg_csi_rate)(struct rtw_dev *rtwdev, u8 rssi, u8 cur_rate,
836*4882a593Smuzhiyun u8 fixrate_en, u8 *new_rate);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* for coex */
839*4882a593Smuzhiyun void (*coex_set_init)(struct rtw_dev *rtwdev);
840*4882a593Smuzhiyun void (*coex_set_ant_switch)(struct rtw_dev *rtwdev,
841*4882a593Smuzhiyun u8 ctrl_type, u8 pos_type);
842*4882a593Smuzhiyun void (*coex_set_gnt_fix)(struct rtw_dev *rtwdev);
843*4882a593Smuzhiyun void (*coex_set_gnt_debug)(struct rtw_dev *rtwdev);
844*4882a593Smuzhiyun void (*coex_set_rfe_type)(struct rtw_dev *rtwdev);
845*4882a593Smuzhiyun void (*coex_set_wl_tx_power)(struct rtw_dev *rtwdev, u8 wl_pwr);
846*4882a593Smuzhiyun void (*coex_set_wl_rx_gain)(struct rtw_dev *rtwdev, bool low_gain);
847*4882a593Smuzhiyun };
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun #define RTW_PWR_POLLING_CNT 20000
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun #define RTW_PWR_CMD_READ 0x00
852*4882a593Smuzhiyun #define RTW_PWR_CMD_WRITE 0x01
853*4882a593Smuzhiyun #define RTW_PWR_CMD_POLLING 0x02
854*4882a593Smuzhiyun #define RTW_PWR_CMD_DELAY 0x03
855*4882a593Smuzhiyun #define RTW_PWR_CMD_END 0x04
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* define the base address of each block */
858*4882a593Smuzhiyun #define RTW_PWR_ADDR_MAC 0x00
859*4882a593Smuzhiyun #define RTW_PWR_ADDR_USB 0x01
860*4882a593Smuzhiyun #define RTW_PWR_ADDR_PCIE 0x02
861*4882a593Smuzhiyun #define RTW_PWR_ADDR_SDIO 0x03
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun #define RTW_PWR_INTF_SDIO_MSK BIT(0)
864*4882a593Smuzhiyun #define RTW_PWR_INTF_USB_MSK BIT(1)
865*4882a593Smuzhiyun #define RTW_PWR_INTF_PCI_MSK BIT(2)
866*4882a593Smuzhiyun #define RTW_PWR_INTF_ALL_MSK (BIT(0) | BIT(1) | BIT(2) | BIT(3))
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun #define RTW_PWR_CUT_TEST_MSK BIT(0)
869*4882a593Smuzhiyun #define RTW_PWR_CUT_A_MSK BIT(1)
870*4882a593Smuzhiyun #define RTW_PWR_CUT_B_MSK BIT(2)
871*4882a593Smuzhiyun #define RTW_PWR_CUT_C_MSK BIT(3)
872*4882a593Smuzhiyun #define RTW_PWR_CUT_D_MSK BIT(4)
873*4882a593Smuzhiyun #define RTW_PWR_CUT_E_MSK BIT(5)
874*4882a593Smuzhiyun #define RTW_PWR_CUT_F_MSK BIT(6)
875*4882a593Smuzhiyun #define RTW_PWR_CUT_G_MSK BIT(7)
876*4882a593Smuzhiyun #define RTW_PWR_CUT_ALL_MSK 0xFF
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun enum rtw_pwr_seq_cmd_delay_unit {
879*4882a593Smuzhiyun RTW_PWR_DELAY_US,
880*4882a593Smuzhiyun RTW_PWR_DELAY_MS,
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun struct rtw_pwr_seq_cmd {
884*4882a593Smuzhiyun u16 offset;
885*4882a593Smuzhiyun u8 cut_mask;
886*4882a593Smuzhiyun u8 intf_mask;
887*4882a593Smuzhiyun u8 base:4;
888*4882a593Smuzhiyun u8 cmd:4;
889*4882a593Smuzhiyun u8 mask;
890*4882a593Smuzhiyun u8 value;
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun enum rtw_chip_ver {
894*4882a593Smuzhiyun RTW_CHIP_VER_CUT_A = 0x00,
895*4882a593Smuzhiyun RTW_CHIP_VER_CUT_B = 0x01,
896*4882a593Smuzhiyun RTW_CHIP_VER_CUT_C = 0x02,
897*4882a593Smuzhiyun RTW_CHIP_VER_CUT_D = 0x03,
898*4882a593Smuzhiyun RTW_CHIP_VER_CUT_E = 0x04,
899*4882a593Smuzhiyun RTW_CHIP_VER_CUT_F = 0x05,
900*4882a593Smuzhiyun RTW_CHIP_VER_CUT_G = 0x06,
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun #define RTW_INTF_PHY_PLATFORM_ALL 0
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun enum rtw_intf_phy_cut {
906*4882a593Smuzhiyun RTW_INTF_PHY_CUT_A = BIT(0),
907*4882a593Smuzhiyun RTW_INTF_PHY_CUT_B = BIT(1),
908*4882a593Smuzhiyun RTW_INTF_PHY_CUT_C = BIT(2),
909*4882a593Smuzhiyun RTW_INTF_PHY_CUT_D = BIT(3),
910*4882a593Smuzhiyun RTW_INTF_PHY_CUT_E = BIT(4),
911*4882a593Smuzhiyun RTW_INTF_PHY_CUT_F = BIT(5),
912*4882a593Smuzhiyun RTW_INTF_PHY_CUT_G = BIT(6),
913*4882a593Smuzhiyun RTW_INTF_PHY_CUT_ALL = 0xFFFF,
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun enum rtw_ip_sel {
917*4882a593Smuzhiyun RTW_IP_SEL_PHY = 0,
918*4882a593Smuzhiyun RTW_IP_SEL_MAC = 1,
919*4882a593Smuzhiyun RTW_IP_SEL_DBI = 2,
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun RTW_IP_SEL_UNDEF = 0xFFFF
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun enum rtw_pq_map_id {
925*4882a593Smuzhiyun RTW_PQ_MAP_VO = 0x0,
926*4882a593Smuzhiyun RTW_PQ_MAP_VI = 0x1,
927*4882a593Smuzhiyun RTW_PQ_MAP_BE = 0x2,
928*4882a593Smuzhiyun RTW_PQ_MAP_BK = 0x3,
929*4882a593Smuzhiyun RTW_PQ_MAP_MG = 0x4,
930*4882a593Smuzhiyun RTW_PQ_MAP_HI = 0x5,
931*4882a593Smuzhiyun RTW_PQ_MAP_NUM = 0x6,
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun RTW_PQ_MAP_UNDEF,
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun enum rtw_dma_mapping {
937*4882a593Smuzhiyun RTW_DMA_MAPPING_EXTRA = 0,
938*4882a593Smuzhiyun RTW_DMA_MAPPING_LOW = 1,
939*4882a593Smuzhiyun RTW_DMA_MAPPING_NORMAL = 2,
940*4882a593Smuzhiyun RTW_DMA_MAPPING_HIGH = 3,
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun RTW_DMA_MAPPING_MAX,
943*4882a593Smuzhiyun RTW_DMA_MAPPING_UNDEF,
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun struct rtw_rqpn {
947*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_vo;
948*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_vi;
949*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_be;
950*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_bk;
951*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_mg;
952*4882a593Smuzhiyun enum rtw_dma_mapping dma_map_hi;
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun struct rtw_prioq_addr {
956*4882a593Smuzhiyun u32 rsvd;
957*4882a593Smuzhiyun u32 avail;
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun struct rtw_prioq_addrs {
961*4882a593Smuzhiyun struct rtw_prioq_addr prio[RTW_DMA_MAPPING_MAX];
962*4882a593Smuzhiyun bool wsize;
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun struct rtw_page_table {
966*4882a593Smuzhiyun u16 hq_num;
967*4882a593Smuzhiyun u16 nq_num;
968*4882a593Smuzhiyun u16 lq_num;
969*4882a593Smuzhiyun u16 exq_num;
970*4882a593Smuzhiyun u16 gapq_num;
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun struct rtw_intf_phy_para {
974*4882a593Smuzhiyun u16 offset;
975*4882a593Smuzhiyun u16 value;
976*4882a593Smuzhiyun u16 ip_sel;
977*4882a593Smuzhiyun u16 cut_mask;
978*4882a593Smuzhiyun u16 platform;
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun struct rtw_wow_pattern {
982*4882a593Smuzhiyun u16 crc;
983*4882a593Smuzhiyun u8 type;
984*4882a593Smuzhiyun u8 valid;
985*4882a593Smuzhiyun u8 mask[RTW_MAX_PATTERN_MASK_SIZE];
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun struct rtw_pno_request {
989*4882a593Smuzhiyun bool inited;
990*4882a593Smuzhiyun u32 match_set_cnt;
991*4882a593Smuzhiyun struct cfg80211_match_set *match_sets;
992*4882a593Smuzhiyun u8 channel_cnt;
993*4882a593Smuzhiyun struct ieee80211_channel *channels;
994*4882a593Smuzhiyun struct cfg80211_sched_scan_plan scan_plan;
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun struct rtw_wow_param {
998*4882a593Smuzhiyun struct ieee80211_vif *wow_vif;
999*4882a593Smuzhiyun DECLARE_BITMAP(flags, RTW_WOW_FLAG_MAX);
1000*4882a593Smuzhiyun u8 txpause;
1001*4882a593Smuzhiyun u8 pattern_cnt;
1002*4882a593Smuzhiyun struct rtw_wow_pattern patterns[RTW_MAX_PATTERN_NUM];
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun bool ips_enabled;
1005*4882a593Smuzhiyun struct rtw_pno_request pno_req;
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun struct rtw_intf_phy_para_table {
1009*4882a593Smuzhiyun const struct rtw_intf_phy_para *usb2_para;
1010*4882a593Smuzhiyun const struct rtw_intf_phy_para *usb3_para;
1011*4882a593Smuzhiyun const struct rtw_intf_phy_para *gen1_para;
1012*4882a593Smuzhiyun const struct rtw_intf_phy_para *gen2_para;
1013*4882a593Smuzhiyun u8 n_usb2_para;
1014*4882a593Smuzhiyun u8 n_usb3_para;
1015*4882a593Smuzhiyun u8 n_gen1_para;
1016*4882a593Smuzhiyun u8 n_gen2_para;
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun struct rtw_table {
1020*4882a593Smuzhiyun const void *data;
1021*4882a593Smuzhiyun const u32 size;
1022*4882a593Smuzhiyun void (*parse)(struct rtw_dev *rtwdev, const struct rtw_table *tbl);
1023*4882a593Smuzhiyun void (*do_cfg)(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1024*4882a593Smuzhiyun u32 addr, u32 data);
1025*4882a593Smuzhiyun enum rtw_rf_path rf_path;
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
rtw_load_table(struct rtw_dev * rtwdev,const struct rtw_table * tbl)1028*4882a593Smuzhiyun static inline void rtw_load_table(struct rtw_dev *rtwdev,
1029*4882a593Smuzhiyun const struct rtw_table *tbl)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun (*tbl->parse)(rtwdev, tbl);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun enum rtw_rfe_fem {
1035*4882a593Smuzhiyun RTW_RFE_IFEM,
1036*4882a593Smuzhiyun RTW_RFE_EFEM,
1037*4882a593Smuzhiyun RTW_RFE_IFEM2G_EFEM5G,
1038*4882a593Smuzhiyun RTW_RFE_NUM,
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun struct rtw_rfe_def {
1042*4882a593Smuzhiyun const struct rtw_table *phy_pg_tbl;
1043*4882a593Smuzhiyun const struct rtw_table *txpwr_lmt_tbl;
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun #define RTW_DEF_RFE(chip, bb_pg, pwrlmt) { \
1047*4882a593Smuzhiyun .phy_pg_tbl = &rtw ## chip ## _bb_pg_type ## bb_pg ## _tbl, \
1048*4882a593Smuzhiyun .txpwr_lmt_tbl = &rtw ## chip ## _txpwr_lmt_type ## pwrlmt ## _tbl, \
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun #define RTW_PWR_TRK_5G_1 0
1052*4882a593Smuzhiyun #define RTW_PWR_TRK_5G_2 1
1053*4882a593Smuzhiyun #define RTW_PWR_TRK_5G_3 2
1054*4882a593Smuzhiyun #define RTW_PWR_TRK_5G_NUM 3
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun #define RTW_PWR_TRK_TBL_SZ 30
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* This table stores the values of TX power that will be adjusted by power
1059*4882a593Smuzhiyun * tracking.
1060*4882a593Smuzhiyun *
1061*4882a593Smuzhiyun * For 5G bands, there are 3 different settings.
1062*4882a593Smuzhiyun * For 2G there are cck rate and ofdm rate with different settings.
1063*4882a593Smuzhiyun */
1064*4882a593Smuzhiyun struct rtw_pwr_track_tbl {
1065*4882a593Smuzhiyun const u8 *pwrtrk_5gb_n[RTW_PWR_TRK_5G_NUM];
1066*4882a593Smuzhiyun const u8 *pwrtrk_5gb_p[RTW_PWR_TRK_5G_NUM];
1067*4882a593Smuzhiyun const u8 *pwrtrk_5ga_n[RTW_PWR_TRK_5G_NUM];
1068*4882a593Smuzhiyun const u8 *pwrtrk_5ga_p[RTW_PWR_TRK_5G_NUM];
1069*4882a593Smuzhiyun const u8 *pwrtrk_2gb_n;
1070*4882a593Smuzhiyun const u8 *pwrtrk_2gb_p;
1071*4882a593Smuzhiyun const u8 *pwrtrk_2ga_n;
1072*4882a593Smuzhiyun const u8 *pwrtrk_2ga_p;
1073*4882a593Smuzhiyun const u8 *pwrtrk_2g_cckb_n;
1074*4882a593Smuzhiyun const u8 *pwrtrk_2g_cckb_p;
1075*4882a593Smuzhiyun const u8 *pwrtrk_2g_ccka_n;
1076*4882a593Smuzhiyun const u8 *pwrtrk_2g_ccka_p;
1077*4882a593Smuzhiyun const s8 *pwrtrk_xtal_n;
1078*4882a593Smuzhiyun const s8 *pwrtrk_xtal_p;
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun enum rtw_wlan_cpu {
1082*4882a593Smuzhiyun RTW_WCPU_11AC,
1083*4882a593Smuzhiyun RTW_WCPU_11N,
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun enum rtw_fw_fifo_sel {
1087*4882a593Smuzhiyun RTW_FW_FIFO_SEL_TX,
1088*4882a593Smuzhiyun RTW_FW_FIFO_SEL_RX,
1089*4882a593Smuzhiyun RTW_FW_FIFO_SEL_RSVD_PAGE,
1090*4882a593Smuzhiyun RTW_FW_FIFO_SEL_REPORT,
1091*4882a593Smuzhiyun RTW_FW_FIFO_SEL_LLT,
1092*4882a593Smuzhiyun RTW_FW_FIFO_SEL_RXBUF_FW,
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun RTW_FW_FIFO_MAX,
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* hardware configuration for each IC */
1098*4882a593Smuzhiyun struct rtw_chip_info {
1099*4882a593Smuzhiyun struct rtw_chip_ops *ops;
1100*4882a593Smuzhiyun u8 id;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun const char *fw_name;
1103*4882a593Smuzhiyun enum rtw_wlan_cpu wlan_cpu;
1104*4882a593Smuzhiyun u8 tx_pkt_desc_sz;
1105*4882a593Smuzhiyun u8 tx_buf_desc_sz;
1106*4882a593Smuzhiyun u8 rx_pkt_desc_sz;
1107*4882a593Smuzhiyun u8 rx_buf_desc_sz;
1108*4882a593Smuzhiyun u32 phy_efuse_size;
1109*4882a593Smuzhiyun u32 log_efuse_size;
1110*4882a593Smuzhiyun u32 ptct_efuse_size;
1111*4882a593Smuzhiyun u32 txff_size;
1112*4882a593Smuzhiyun u32 rxff_size;
1113*4882a593Smuzhiyun u32 fw_rxff_size;
1114*4882a593Smuzhiyun u8 band;
1115*4882a593Smuzhiyun u8 page_size;
1116*4882a593Smuzhiyun u8 csi_buf_pg_num;
1117*4882a593Smuzhiyun u8 dig_max;
1118*4882a593Smuzhiyun u8 dig_min;
1119*4882a593Smuzhiyun u8 txgi_factor;
1120*4882a593Smuzhiyun bool is_pwr_by_rate_dec;
1121*4882a593Smuzhiyun bool rx_ldpc;
1122*4882a593Smuzhiyun u8 max_power_index;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun u16 fw_fifo_addr[RTW_FW_FIFO_MAX];
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun bool ht_supported;
1127*4882a593Smuzhiyun bool vht_supported;
1128*4882a593Smuzhiyun u8 lps_deep_mode_supported;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /* init values */
1131*4882a593Smuzhiyun u8 sys_func_en;
1132*4882a593Smuzhiyun const struct rtw_pwr_seq_cmd **pwr_on_seq;
1133*4882a593Smuzhiyun const struct rtw_pwr_seq_cmd **pwr_off_seq;
1134*4882a593Smuzhiyun const struct rtw_rqpn *rqpn_table;
1135*4882a593Smuzhiyun const struct rtw_prioq_addrs *prioq_addrs;
1136*4882a593Smuzhiyun const struct rtw_page_table *page_table;
1137*4882a593Smuzhiyun const struct rtw_intf_phy_para_table *intf_table;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun const struct rtw_hw_reg *dig;
1140*4882a593Smuzhiyun const struct rtw_hw_reg *dig_cck;
1141*4882a593Smuzhiyun u32 rf_base_addr[2];
1142*4882a593Smuzhiyun u32 rf_sipi_addr[2];
1143*4882a593Smuzhiyun const struct rtw_rf_sipi_addr *rf_sipi_read_addr;
1144*4882a593Smuzhiyun u8 fix_rf_phy_num;
1145*4882a593Smuzhiyun const struct rtw_ltecoex_addr *ltecoex_addr;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun const struct rtw_table *mac_tbl;
1148*4882a593Smuzhiyun const struct rtw_table *agc_tbl;
1149*4882a593Smuzhiyun const struct rtw_table *bb_tbl;
1150*4882a593Smuzhiyun const struct rtw_table *rf_tbl[RTW_RF_PATH_MAX];
1151*4882a593Smuzhiyun const struct rtw_table *rfk_init_tbl;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun const struct rtw_rfe_def *rfe_defs;
1154*4882a593Smuzhiyun u32 rfe_defs_size;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun bool en_dis_dpd;
1157*4882a593Smuzhiyun u16 dpd_ratemask;
1158*4882a593Smuzhiyun u8 iqk_threshold;
1159*4882a593Smuzhiyun u8 lck_threshold;
1160*4882a593Smuzhiyun const struct rtw_pwr_track_tbl *pwr_track_tbl;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun u8 bfer_su_max_num;
1163*4882a593Smuzhiyun u8 bfer_mu_max_num;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun const char *wow_fw_name;
1166*4882a593Smuzhiyun const struct wiphy_wowlan_support *wowlan_stub;
1167*4882a593Smuzhiyun const u8 max_sched_scan_ssids;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* for 8821c set channel */
1170*4882a593Smuzhiyun u32 ch_param[3];
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /* coex paras */
1173*4882a593Smuzhiyun u32 coex_para_ver;
1174*4882a593Smuzhiyun u8 bt_desired_ver;
1175*4882a593Smuzhiyun bool scbd_support;
1176*4882a593Smuzhiyun bool new_scbd10_def; /* true: fix 2M(8822c) */
1177*4882a593Smuzhiyun u8 pstdma_type; /* 0: LPSoff, 1:LPSon */
1178*4882a593Smuzhiyun u8 bt_rssi_type;
1179*4882a593Smuzhiyun u8 ant_isolation;
1180*4882a593Smuzhiyun u8 rssi_tolerance;
1181*4882a593Smuzhiyun u8 table_sant_num;
1182*4882a593Smuzhiyun u8 table_nsant_num;
1183*4882a593Smuzhiyun u8 tdma_sant_num;
1184*4882a593Smuzhiyun u8 tdma_nsant_num;
1185*4882a593Smuzhiyun u8 bt_afh_span_bw20;
1186*4882a593Smuzhiyun u8 bt_afh_span_bw40;
1187*4882a593Smuzhiyun u8 afh_5g_num;
1188*4882a593Smuzhiyun u8 wl_rf_para_num;
1189*4882a593Smuzhiyun u8 coex_info_hw_regs_num;
1190*4882a593Smuzhiyun const u8 *bt_rssi_step;
1191*4882a593Smuzhiyun const u8 *wl_rssi_step;
1192*4882a593Smuzhiyun const struct coex_table_para *table_nsant;
1193*4882a593Smuzhiyun const struct coex_table_para *table_sant;
1194*4882a593Smuzhiyun const struct coex_tdma_para *tdma_sant;
1195*4882a593Smuzhiyun const struct coex_tdma_para *tdma_nsant;
1196*4882a593Smuzhiyun const struct coex_rf_para *wl_rf_para_tx;
1197*4882a593Smuzhiyun const struct coex_rf_para *wl_rf_para_rx;
1198*4882a593Smuzhiyun const struct coex_5g_afh_map *afh_5g;
1199*4882a593Smuzhiyun const struct rtw_hw_reg *btg_reg;
1200*4882a593Smuzhiyun const struct rtw_reg_domain *coex_info_hw_regs;
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun enum rtw_coex_bt_state_cnt {
1204*4882a593Smuzhiyun COEX_CNT_BT_RETRY,
1205*4882a593Smuzhiyun COEX_CNT_BT_REINIT,
1206*4882a593Smuzhiyun COEX_CNT_BT_REENABLE,
1207*4882a593Smuzhiyun COEX_CNT_BT_POPEVENT,
1208*4882a593Smuzhiyun COEX_CNT_BT_SETUPLINK,
1209*4882a593Smuzhiyun COEX_CNT_BT_IGNWLANACT,
1210*4882a593Smuzhiyun COEX_CNT_BT_INQ,
1211*4882a593Smuzhiyun COEX_CNT_BT_PAGE,
1212*4882a593Smuzhiyun COEX_CNT_BT_ROLESWITCH,
1213*4882a593Smuzhiyun COEX_CNT_BT_AFHUPDATE,
1214*4882a593Smuzhiyun COEX_CNT_BT_INFOUPDATE,
1215*4882a593Smuzhiyun COEX_CNT_BT_IQK,
1216*4882a593Smuzhiyun COEX_CNT_BT_IQKFAIL,
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun COEX_CNT_BT_MAX
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun enum rtw_coex_wl_state_cnt {
1222*4882a593Smuzhiyun COEX_CNT_WL_CONNPKT,
1223*4882a593Smuzhiyun COEX_CNT_WL_COEXRUN,
1224*4882a593Smuzhiyun COEX_CNT_WL_NOISY0,
1225*4882a593Smuzhiyun COEX_CNT_WL_NOISY1,
1226*4882a593Smuzhiyun COEX_CNT_WL_NOISY2,
1227*4882a593Smuzhiyun COEX_CNT_WL_5MS_NOEXTEND,
1228*4882a593Smuzhiyun COEX_CNT_WL_FW_NOTIFY,
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun COEX_CNT_WL_MAX
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun struct rtw_coex_rfe {
1234*4882a593Smuzhiyun bool ant_switch_exist;
1235*4882a593Smuzhiyun bool ant_switch_diversity;
1236*4882a593Smuzhiyun bool ant_switch_with_bt;
1237*4882a593Smuzhiyun u8 rfe_module_type;
1238*4882a593Smuzhiyun u8 ant_switch_polarity;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /* true if WLG at BTG, else at WLAG */
1241*4882a593Smuzhiyun bool wlg_at_btg;
1242*4882a593Smuzhiyun };
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun struct rtw_coex_dm {
1245*4882a593Smuzhiyun bool cur_ps_tdma_on;
1246*4882a593Smuzhiyun bool cur_wl_rx_low_gain_en;
1247*4882a593Smuzhiyun bool ignore_wl_act;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun u8 reason;
1250*4882a593Smuzhiyun u8 bt_rssi_state[4];
1251*4882a593Smuzhiyun u8 wl_rssi_state[4];
1252*4882a593Smuzhiyun u8 wl_ch_info[3];
1253*4882a593Smuzhiyun u8 cur_ps_tdma;
1254*4882a593Smuzhiyun u8 cur_table;
1255*4882a593Smuzhiyun u8 ps_tdma_para[5];
1256*4882a593Smuzhiyun u8 cur_bt_pwr_lvl;
1257*4882a593Smuzhiyun u8 cur_bt_lna_lvl;
1258*4882a593Smuzhiyun u8 cur_wl_pwr_lvl;
1259*4882a593Smuzhiyun u8 bt_status;
1260*4882a593Smuzhiyun u32 cur_ant_pos_type;
1261*4882a593Smuzhiyun u32 cur_switch_status;
1262*4882a593Smuzhiyun u32 setting_tdma;
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun #define COEX_BTINFO_SRC_WL_FW 0x0
1266*4882a593Smuzhiyun #define COEX_BTINFO_SRC_BT_RSP 0x1
1267*4882a593Smuzhiyun #define COEX_BTINFO_SRC_BT_ACT 0x2
1268*4882a593Smuzhiyun #define COEX_BTINFO_SRC_BT_IQK 0x3
1269*4882a593Smuzhiyun #define COEX_BTINFO_SRC_BT_SCBD 0x4
1270*4882a593Smuzhiyun #define COEX_BTINFO_SRC_MAX 0x5
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun #define COEX_INFO_FTP BIT(7)
1273*4882a593Smuzhiyun #define COEX_INFO_A2DP BIT(6)
1274*4882a593Smuzhiyun #define COEX_INFO_HID BIT(5)
1275*4882a593Smuzhiyun #define COEX_INFO_SCO_BUSY BIT(4)
1276*4882a593Smuzhiyun #define COEX_INFO_ACL_BUSY BIT(3)
1277*4882a593Smuzhiyun #define COEX_INFO_INQ_PAGE BIT(2)
1278*4882a593Smuzhiyun #define COEX_INFO_SCO_ESCO BIT(1)
1279*4882a593Smuzhiyun #define COEX_INFO_CONNECTION BIT(0)
1280*4882a593Smuzhiyun #define COEX_BTINFO_LENGTH_MAX 10
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun struct rtw_coex_stat {
1283*4882a593Smuzhiyun bool bt_disabled;
1284*4882a593Smuzhiyun bool bt_disabled_pre;
1285*4882a593Smuzhiyun bool bt_link_exist;
1286*4882a593Smuzhiyun bool bt_whck_test;
1287*4882a593Smuzhiyun bool bt_inq_page;
1288*4882a593Smuzhiyun bool bt_inq_remain;
1289*4882a593Smuzhiyun bool bt_inq;
1290*4882a593Smuzhiyun bool bt_page;
1291*4882a593Smuzhiyun bool bt_ble_voice;
1292*4882a593Smuzhiyun bool bt_ble_exist;
1293*4882a593Smuzhiyun bool bt_hfp_exist;
1294*4882a593Smuzhiyun bool bt_a2dp_exist;
1295*4882a593Smuzhiyun bool bt_hid_exist;
1296*4882a593Smuzhiyun bool bt_pan_exist; /* PAN or OPP */
1297*4882a593Smuzhiyun bool bt_opp_exist; /* OPP only */
1298*4882a593Smuzhiyun bool bt_acl_busy;
1299*4882a593Smuzhiyun bool bt_fix_2M;
1300*4882a593Smuzhiyun bool bt_setup_link;
1301*4882a593Smuzhiyun bool bt_multi_link;
1302*4882a593Smuzhiyun bool bt_a2dp_sink;
1303*4882a593Smuzhiyun bool bt_a2dp_active;
1304*4882a593Smuzhiyun bool bt_reenable;
1305*4882a593Smuzhiyun bool bt_ble_scan_en;
1306*4882a593Smuzhiyun bool bt_init_scan;
1307*4882a593Smuzhiyun bool bt_slave;
1308*4882a593Smuzhiyun bool bt_418_hid_exist;
1309*4882a593Smuzhiyun bool bt_mailbox_reply;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun bool wl_under_lps;
1312*4882a593Smuzhiyun bool wl_under_ips;
1313*4882a593Smuzhiyun bool wl_hi_pri_task1;
1314*4882a593Smuzhiyun bool wl_hi_pri_task2;
1315*4882a593Smuzhiyun bool wl_force_lps_ctrl;
1316*4882a593Smuzhiyun bool wl_gl_busy;
1317*4882a593Smuzhiyun bool wl_linkscan_proc;
1318*4882a593Smuzhiyun bool wl_ps_state_fail;
1319*4882a593Smuzhiyun bool wl_tx_limit_en;
1320*4882a593Smuzhiyun bool wl_ampdu_limit_en;
1321*4882a593Smuzhiyun bool wl_connected;
1322*4882a593Smuzhiyun bool wl_slot_extend;
1323*4882a593Smuzhiyun bool wl_cck_lock;
1324*4882a593Smuzhiyun bool wl_cck_lock_pre;
1325*4882a593Smuzhiyun bool wl_cck_lock_ever;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun u32 bt_supported_version;
1328*4882a593Smuzhiyun u32 bt_supported_feature;
1329*4882a593Smuzhiyun u32 patch_ver;
1330*4882a593Smuzhiyun u16 bt_reg_vendor_ae;
1331*4882a593Smuzhiyun u16 bt_reg_vendor_ac;
1332*4882a593Smuzhiyun s8 bt_rssi;
1333*4882a593Smuzhiyun u8 kt_ver;
1334*4882a593Smuzhiyun u8 gnt_workaround_state;
1335*4882a593Smuzhiyun u8 tdma_timer_base;
1336*4882a593Smuzhiyun u8 bt_profile_num;
1337*4882a593Smuzhiyun u8 bt_info_c2h[COEX_BTINFO_SRC_MAX][COEX_BTINFO_LENGTH_MAX];
1338*4882a593Smuzhiyun u8 bt_info_lb2;
1339*4882a593Smuzhiyun u8 bt_info_lb3;
1340*4882a593Smuzhiyun u8 bt_info_hb0;
1341*4882a593Smuzhiyun u8 bt_info_hb1;
1342*4882a593Smuzhiyun u8 bt_info_hb2;
1343*4882a593Smuzhiyun u8 bt_info_hb3;
1344*4882a593Smuzhiyun u8 bt_ble_scan_type;
1345*4882a593Smuzhiyun u8 bt_hid_pair_num;
1346*4882a593Smuzhiyun u8 bt_hid_slot;
1347*4882a593Smuzhiyun u8 bt_a2dp_bitpool;
1348*4882a593Smuzhiyun u8 bt_iqk_state;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun u8 wl_noisy_level;
1351*4882a593Smuzhiyun u8 wl_fw_dbg_info[10];
1352*4882a593Smuzhiyun u8 wl_fw_dbg_info_pre[10];
1353*4882a593Smuzhiyun u8 wl_coex_mode;
1354*4882a593Smuzhiyun u8 ampdu_max_time;
1355*4882a593Smuzhiyun u8 wl_tput_dir;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun u16 score_board;
1358*4882a593Smuzhiyun u16 retry_limit;
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /* counters to record bt states */
1361*4882a593Smuzhiyun u32 cnt_bt[COEX_CNT_BT_MAX];
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* counters to record wifi states */
1364*4882a593Smuzhiyun u32 cnt_wl[COEX_CNT_WL_MAX];
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun u32 darfrc;
1367*4882a593Smuzhiyun u32 darfrch;
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun struct rtw_coex {
1371*4882a593Smuzhiyun /* protects coex info request section */
1372*4882a593Smuzhiyun struct mutex mutex;
1373*4882a593Smuzhiyun struct sk_buff_head queue;
1374*4882a593Smuzhiyun wait_queue_head_t wait;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun bool under_5g;
1377*4882a593Smuzhiyun bool stop_dm;
1378*4882a593Smuzhiyun bool freeze;
1379*4882a593Smuzhiyun bool freerun;
1380*4882a593Smuzhiyun bool wl_rf_off;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun struct rtw_coex_stat stat;
1383*4882a593Smuzhiyun struct rtw_coex_dm dm;
1384*4882a593Smuzhiyun struct rtw_coex_rfe rfe;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun struct delayed_work bt_relink_work;
1387*4882a593Smuzhiyun struct delayed_work bt_reenable_work;
1388*4882a593Smuzhiyun struct delayed_work defreeze_work;
1389*4882a593Smuzhiyun struct delayed_work wl_remain_work;
1390*4882a593Smuzhiyun struct delayed_work bt_remain_work;
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun #define DPK_RF_REG_NUM 7
1394*4882a593Smuzhiyun #define DPK_RF_PATH_NUM 2
1395*4882a593Smuzhiyun #define DPK_BB_REG_NUM 18
1396*4882a593Smuzhiyun #define DPK_CHANNEL_WIDTH_80 1
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun DECLARE_EWMA(thermal, 10, 4);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun struct rtw_dpk_info {
1401*4882a593Smuzhiyun bool is_dpk_pwr_on;
1402*4882a593Smuzhiyun bool is_reload;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun DECLARE_BITMAP(dpk_path_ok, DPK_RF_PATH_NUM);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun u8 thermal_dpk[DPK_RF_PATH_NUM];
1407*4882a593Smuzhiyun struct ewma_thermal avg_thermal[DPK_RF_PATH_NUM];
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun u32 gnt_control;
1410*4882a593Smuzhiyun u32 gnt_value;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun u8 result[RTW_RF_PATH_MAX];
1413*4882a593Smuzhiyun u8 dpk_txagc[RTW_RF_PATH_MAX];
1414*4882a593Smuzhiyun u32 coef[RTW_RF_PATH_MAX][20];
1415*4882a593Smuzhiyun u16 dpk_gs[RTW_RF_PATH_MAX];
1416*4882a593Smuzhiyun u8 thermal_dpk_delta[RTW_RF_PATH_MAX];
1417*4882a593Smuzhiyun u8 pre_pwsf[RTW_RF_PATH_MAX];
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun u8 dpk_band;
1420*4882a593Smuzhiyun u8 dpk_ch;
1421*4882a593Smuzhiyun u8 dpk_bw;
1422*4882a593Smuzhiyun };
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun struct rtw_phy_cck_pd_reg {
1425*4882a593Smuzhiyun u32 reg_pd;
1426*4882a593Smuzhiyun u32 mask_pd;
1427*4882a593Smuzhiyun u32 reg_cs;
1428*4882a593Smuzhiyun u32 mask_cs;
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun #define DACK_MSBK_BACKUP_NUM 0xf
1432*4882a593Smuzhiyun #define DACK_DCK_BACKUP_NUM 0x2
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun struct rtw_swing_table {
1435*4882a593Smuzhiyun const u8 *p[RTW_RF_PATH_MAX];
1436*4882a593Smuzhiyun const u8 *n[RTW_RF_PATH_MAX];
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun struct rtw_pkt_count {
1440*4882a593Smuzhiyun u16 num_bcn_pkt;
1441*4882a593Smuzhiyun u16 num_qry_pkt[DESC_RATE_MAX];
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun DECLARE_EWMA(evm, 10, 4);
1445*4882a593Smuzhiyun DECLARE_EWMA(snr, 10, 4);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun struct rtw_iqk_info {
1448*4882a593Smuzhiyun bool done;
1449*4882a593Smuzhiyun struct {
1450*4882a593Smuzhiyun u32 s1_x;
1451*4882a593Smuzhiyun u32 s1_y;
1452*4882a593Smuzhiyun u32 s0_x;
1453*4882a593Smuzhiyun u32 s0_y;
1454*4882a593Smuzhiyun } result;
1455*4882a593Smuzhiyun };
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun struct rtw_dm_info {
1458*4882a593Smuzhiyun u32 cck_fa_cnt;
1459*4882a593Smuzhiyun u32 ofdm_fa_cnt;
1460*4882a593Smuzhiyun u32 total_fa_cnt;
1461*4882a593Smuzhiyun u32 cck_cca_cnt;
1462*4882a593Smuzhiyun u32 ofdm_cca_cnt;
1463*4882a593Smuzhiyun u32 total_cca_cnt;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun u32 cck_ok_cnt;
1466*4882a593Smuzhiyun u32 cck_err_cnt;
1467*4882a593Smuzhiyun u32 ofdm_ok_cnt;
1468*4882a593Smuzhiyun u32 ofdm_err_cnt;
1469*4882a593Smuzhiyun u32 ht_ok_cnt;
1470*4882a593Smuzhiyun u32 ht_err_cnt;
1471*4882a593Smuzhiyun u32 vht_ok_cnt;
1472*4882a593Smuzhiyun u32 vht_err_cnt;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun u8 min_rssi;
1475*4882a593Smuzhiyun u8 pre_min_rssi;
1476*4882a593Smuzhiyun u16 fa_history[4];
1477*4882a593Smuzhiyun u8 igi_history[4];
1478*4882a593Smuzhiyun u8 igi_bitmap;
1479*4882a593Smuzhiyun bool damping;
1480*4882a593Smuzhiyun u8 damping_cnt;
1481*4882a593Smuzhiyun u8 damping_rssi;
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun u8 cck_gi_u_bnd;
1484*4882a593Smuzhiyun u8 cck_gi_l_bnd;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun u8 tx_rate;
1487*4882a593Smuzhiyun u8 thermal_avg[RTW_RF_PATH_MAX];
1488*4882a593Smuzhiyun u8 thermal_meter_k;
1489*4882a593Smuzhiyun u8 thermal_meter_lck;
1490*4882a593Smuzhiyun s8 delta_power_index[RTW_RF_PATH_MAX];
1491*4882a593Smuzhiyun s8 delta_power_index_last[RTW_RF_PATH_MAX];
1492*4882a593Smuzhiyun u8 default_ofdm_index;
1493*4882a593Smuzhiyun bool pwr_trk_triggered;
1494*4882a593Smuzhiyun bool pwr_trk_init_trigger;
1495*4882a593Smuzhiyun struct ewma_thermal avg_thermal[RTW_RF_PATH_MAX];
1496*4882a593Smuzhiyun s8 txagc_remnant_cck;
1497*4882a593Smuzhiyun s8 txagc_remnant_ofdm;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /* backup dack results for each path and I/Q */
1500*4882a593Smuzhiyun u32 dack_adck[RTW_RF_PATH_MAX];
1501*4882a593Smuzhiyun u16 dack_msbk[RTW_RF_PATH_MAX][2][DACK_MSBK_BACKUP_NUM];
1502*4882a593Smuzhiyun u8 dack_dck[RTW_RF_PATH_MAX][2][DACK_DCK_BACKUP_NUM];
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun struct rtw_dpk_info dpk_info;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* [bandwidth 0:20M/1:40M][number of path] */
1507*4882a593Smuzhiyun u8 cck_pd_lv[2][RTW_RF_PATH_MAX];
1508*4882a593Smuzhiyun u32 cck_fa_avg;
1509*4882a593Smuzhiyun u8 cck_pd_default;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* save the last rx phy status for debug */
1512*4882a593Smuzhiyun s8 rx_snr[RTW_RF_PATH_MAX];
1513*4882a593Smuzhiyun u8 rx_evm_dbm[RTW_RF_PATH_MAX];
1514*4882a593Smuzhiyun s16 cfo_tail[RTW_RF_PATH_MAX];
1515*4882a593Smuzhiyun u8 rssi[RTW_RF_PATH_MAX];
1516*4882a593Smuzhiyun u8 curr_rx_rate;
1517*4882a593Smuzhiyun struct rtw_pkt_count cur_pkt_count;
1518*4882a593Smuzhiyun struct rtw_pkt_count last_pkt_count;
1519*4882a593Smuzhiyun struct ewma_evm ewma_evm[RTW_EVM_NUM];
1520*4882a593Smuzhiyun struct ewma_snr ewma_snr[RTW_SNR_NUM];
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun struct rtw_iqk_info iqk;
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun struct rtw_efuse {
1526*4882a593Smuzhiyun u32 size;
1527*4882a593Smuzhiyun u32 physical_size;
1528*4882a593Smuzhiyun u32 logical_size;
1529*4882a593Smuzhiyun u32 protect_size;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun u8 addr[ETH_ALEN];
1532*4882a593Smuzhiyun u8 channel_plan;
1533*4882a593Smuzhiyun u8 country_code[2];
1534*4882a593Smuzhiyun u8 rf_board_option;
1535*4882a593Smuzhiyun u8 rfe_option;
1536*4882a593Smuzhiyun u8 power_track_type;
1537*4882a593Smuzhiyun u8 thermal_meter[RTW_RF_PATH_MAX];
1538*4882a593Smuzhiyun u8 thermal_meter_k;
1539*4882a593Smuzhiyun u8 crystal_cap;
1540*4882a593Smuzhiyun u8 ant_div_cfg;
1541*4882a593Smuzhiyun u8 ant_div_type;
1542*4882a593Smuzhiyun u8 regd;
1543*4882a593Smuzhiyun u8 afe;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun u8 lna_type_2g;
1546*4882a593Smuzhiyun u8 lna_type_5g;
1547*4882a593Smuzhiyun u8 glna_type;
1548*4882a593Smuzhiyun u8 alna_type;
1549*4882a593Smuzhiyun bool ext_lna_2g;
1550*4882a593Smuzhiyun bool ext_lna_5g;
1551*4882a593Smuzhiyun u8 pa_type_2g;
1552*4882a593Smuzhiyun u8 pa_type_5g;
1553*4882a593Smuzhiyun u8 gpa_type;
1554*4882a593Smuzhiyun u8 apa_type;
1555*4882a593Smuzhiyun bool ext_pa_2g;
1556*4882a593Smuzhiyun bool ext_pa_5g;
1557*4882a593Smuzhiyun u8 tx_bb_swing_setting_2g;
1558*4882a593Smuzhiyun u8 tx_bb_swing_setting_5g;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun bool btcoex;
1561*4882a593Smuzhiyun /* bt share antenna with wifi */
1562*4882a593Smuzhiyun bool share_ant;
1563*4882a593Smuzhiyun u8 bt_setting;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun struct {
1566*4882a593Smuzhiyun u8 hci;
1567*4882a593Smuzhiyun u8 bw;
1568*4882a593Smuzhiyun u8 ptcl;
1569*4882a593Smuzhiyun u8 nss;
1570*4882a593Smuzhiyun u8 ant_num;
1571*4882a593Smuzhiyun } hw_cap;
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun struct rtw_txpwr_idx txpwr_idx_table[4];
1574*4882a593Smuzhiyun };
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun struct rtw_phy_cond {
1577*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
1578*4882a593Smuzhiyun u32 rfe:8;
1579*4882a593Smuzhiyun u32 intf:4;
1580*4882a593Smuzhiyun u32 pkg:4;
1581*4882a593Smuzhiyun u32 plat:4;
1582*4882a593Smuzhiyun u32 intf_rsvd:4;
1583*4882a593Smuzhiyun u32 cut:4;
1584*4882a593Smuzhiyun u32 branch:2;
1585*4882a593Smuzhiyun u32 neg:1;
1586*4882a593Smuzhiyun u32 pos:1;
1587*4882a593Smuzhiyun #else
1588*4882a593Smuzhiyun u32 pos:1;
1589*4882a593Smuzhiyun u32 neg:1;
1590*4882a593Smuzhiyun u32 branch:2;
1591*4882a593Smuzhiyun u32 cut:4;
1592*4882a593Smuzhiyun u32 intf_rsvd:4;
1593*4882a593Smuzhiyun u32 plat:4;
1594*4882a593Smuzhiyun u32 pkg:4;
1595*4882a593Smuzhiyun u32 intf:4;
1596*4882a593Smuzhiyun u32 rfe:8;
1597*4882a593Smuzhiyun #endif
1598*4882a593Smuzhiyun /* for intf:4 */
1599*4882a593Smuzhiyun #define INTF_PCIE BIT(0)
1600*4882a593Smuzhiyun #define INTF_USB BIT(1)
1601*4882a593Smuzhiyun #define INTF_SDIO BIT(2)
1602*4882a593Smuzhiyun /* for branch:2 */
1603*4882a593Smuzhiyun #define BRANCH_IF 0
1604*4882a593Smuzhiyun #define BRANCH_ELIF 1
1605*4882a593Smuzhiyun #define BRANCH_ELSE 2
1606*4882a593Smuzhiyun #define BRANCH_ENDIF 3
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun struct rtw_fifo_conf {
1610*4882a593Smuzhiyun /* tx fifo information */
1611*4882a593Smuzhiyun u16 rsvd_boundary;
1612*4882a593Smuzhiyun u16 rsvd_pg_num;
1613*4882a593Smuzhiyun u16 rsvd_drv_pg_num;
1614*4882a593Smuzhiyun u16 txff_pg_num;
1615*4882a593Smuzhiyun u16 acq_pg_num;
1616*4882a593Smuzhiyun u16 rsvd_drv_addr;
1617*4882a593Smuzhiyun u16 rsvd_h2c_info_addr;
1618*4882a593Smuzhiyun u16 rsvd_h2c_sta_info_addr;
1619*4882a593Smuzhiyun u16 rsvd_h2cq_addr;
1620*4882a593Smuzhiyun u16 rsvd_cpu_instr_addr;
1621*4882a593Smuzhiyun u16 rsvd_fw_txbuf_addr;
1622*4882a593Smuzhiyun u16 rsvd_csibuf_addr;
1623*4882a593Smuzhiyun const struct rtw_rqpn *rqpn;
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun #define FW_CD_TYPE 0xffff
1627*4882a593Smuzhiyun #define FW_CD_LEN 4
1628*4882a593Smuzhiyun #define FW_CD_VAL 0xaabbccdd
1629*4882a593Smuzhiyun struct rtw_fw_state {
1630*4882a593Smuzhiyun const struct firmware *firmware;
1631*4882a593Smuzhiyun struct rtw_dev *rtwdev;
1632*4882a593Smuzhiyun struct completion completion;
1633*4882a593Smuzhiyun u16 version;
1634*4882a593Smuzhiyun u8 sub_version;
1635*4882a593Smuzhiyun u8 sub_index;
1636*4882a593Smuzhiyun u16 h2c_version;
1637*4882a593Smuzhiyun u8 prev_dump_seq;
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun struct rtw_hal {
1641*4882a593Smuzhiyun u32 rcr;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun u32 chip_version;
1644*4882a593Smuzhiyun u8 cut_version;
1645*4882a593Smuzhiyun u8 mp_chip;
1646*4882a593Smuzhiyun u8 oem_id;
1647*4882a593Smuzhiyun struct rtw_phy_cond phy_cond;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun u8 ps_mode;
1650*4882a593Smuzhiyun u8 current_channel;
1651*4882a593Smuzhiyun u8 current_band_width;
1652*4882a593Smuzhiyun u8 current_band_type;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* center channel for different available bandwidth,
1655*4882a593Smuzhiyun * val of (bw > current_band_width) is invalid
1656*4882a593Smuzhiyun */
1657*4882a593Smuzhiyun u8 cch_by_bw[RTW_MAX_CHANNEL_WIDTH + 1];
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun u8 sec_ch_offset;
1660*4882a593Smuzhiyun u8 rf_type;
1661*4882a593Smuzhiyun u8 rf_path_num;
1662*4882a593Smuzhiyun u8 rf_phy_num;
1663*4882a593Smuzhiyun u32 antenna_tx;
1664*4882a593Smuzhiyun u32 antenna_rx;
1665*4882a593Smuzhiyun u8 bfee_sts_cap;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* protect tx power section */
1668*4882a593Smuzhiyun struct mutex tx_power_mutex;
1669*4882a593Smuzhiyun s8 tx_pwr_by_rate_offset_2g[RTW_RF_PATH_MAX]
1670*4882a593Smuzhiyun [DESC_RATE_MAX];
1671*4882a593Smuzhiyun s8 tx_pwr_by_rate_offset_5g[RTW_RF_PATH_MAX]
1672*4882a593Smuzhiyun [DESC_RATE_MAX];
1673*4882a593Smuzhiyun s8 tx_pwr_by_rate_base_2g[RTW_RF_PATH_MAX]
1674*4882a593Smuzhiyun [RTW_RATE_SECTION_MAX];
1675*4882a593Smuzhiyun s8 tx_pwr_by_rate_base_5g[RTW_RF_PATH_MAX]
1676*4882a593Smuzhiyun [RTW_RATE_SECTION_MAX];
1677*4882a593Smuzhiyun s8 tx_pwr_limit_2g[RTW_REGD_MAX]
1678*4882a593Smuzhiyun [RTW_CHANNEL_WIDTH_MAX]
1679*4882a593Smuzhiyun [RTW_RATE_SECTION_MAX]
1680*4882a593Smuzhiyun [RTW_MAX_CHANNEL_NUM_2G];
1681*4882a593Smuzhiyun s8 tx_pwr_limit_5g[RTW_REGD_MAX]
1682*4882a593Smuzhiyun [RTW_CHANNEL_WIDTH_MAX]
1683*4882a593Smuzhiyun [RTW_RATE_SECTION_MAX]
1684*4882a593Smuzhiyun [RTW_MAX_CHANNEL_NUM_5G];
1685*4882a593Smuzhiyun s8 tx_pwr_tbl[RTW_RF_PATH_MAX]
1686*4882a593Smuzhiyun [DESC_RATE_MAX];
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun struct rtw_dev {
1690*4882a593Smuzhiyun struct ieee80211_hw *hw;
1691*4882a593Smuzhiyun struct device *dev;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun struct rtw_hci hci;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun struct rtw_chip_info *chip;
1696*4882a593Smuzhiyun struct rtw_hal hal;
1697*4882a593Smuzhiyun struct rtw_fifo_conf fifo;
1698*4882a593Smuzhiyun struct rtw_fw_state fw;
1699*4882a593Smuzhiyun struct rtw_efuse efuse;
1700*4882a593Smuzhiyun struct rtw_sec_desc sec;
1701*4882a593Smuzhiyun struct rtw_traffic_stats stats;
1702*4882a593Smuzhiyun struct rtw_regulatory regd;
1703*4882a593Smuzhiyun struct rtw_bf_info bf_info;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun struct rtw_dm_info dm_info;
1706*4882a593Smuzhiyun struct rtw_coex coex;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun /* ensures exclusive access from mac80211 callbacks */
1709*4882a593Smuzhiyun struct mutex mutex;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* read/write rf register */
1712*4882a593Smuzhiyun spinlock_t rf_lock;
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun /* watch dog every 2 sec */
1715*4882a593Smuzhiyun struct delayed_work watch_dog_work;
1716*4882a593Smuzhiyun u32 watch_dog_cnt;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun struct list_head rsvd_page_list;
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun /* c2h cmd queue & handler work */
1721*4882a593Smuzhiyun struct sk_buff_head c2h_queue;
1722*4882a593Smuzhiyun struct work_struct c2h_work;
1723*4882a593Smuzhiyun struct work_struct fw_recovery_work;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun /* used to protect txqs list */
1726*4882a593Smuzhiyun spinlock_t txq_lock;
1727*4882a593Smuzhiyun struct list_head txqs;
1728*4882a593Smuzhiyun struct tasklet_struct tx_tasklet;
1729*4882a593Smuzhiyun struct work_struct ba_work;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun struct rtw_tx_report tx_report;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun struct {
1734*4882a593Smuzhiyun /* incicate the mail box to use with fw */
1735*4882a593Smuzhiyun u8 last_box_num;
1736*4882a593Smuzhiyun /* protect to send h2c to fw */
1737*4882a593Smuzhiyun spinlock_t lock;
1738*4882a593Smuzhiyun u32 seq;
1739*4882a593Smuzhiyun } h2c;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* lps power state & handler work */
1742*4882a593Smuzhiyun struct rtw_lps_conf lps_conf;
1743*4882a593Smuzhiyun bool ps_enabled;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun struct dentry *debugfs;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun u8 sta_cnt;
1748*4882a593Smuzhiyun u32 rts_threshold;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun DECLARE_BITMAP(mac_id_map, RTW_MAX_MAC_ID_NUM);
1751*4882a593Smuzhiyun DECLARE_BITMAP(flags, NUM_OF_RTW_FLAGS);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun u8 mp_mode;
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun struct rtw_fw_state wow_fw;
1756*4882a593Smuzhiyun struct rtw_wow_param wow;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun bool need_rfk;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun /* hci related data, must be last */
1761*4882a593Smuzhiyun u8 priv[] __aligned(sizeof(void *));
1762*4882a593Smuzhiyun };
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun #include "hci.h"
1765*4882a593Smuzhiyun
rtw_is_assoc(struct rtw_dev * rtwdev)1766*4882a593Smuzhiyun static inline bool rtw_is_assoc(struct rtw_dev *rtwdev)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun return !!rtwdev->sta_cnt;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
rtwtxq_to_txq(struct rtw_txq * rtwtxq)1771*4882a593Smuzhiyun static inline struct ieee80211_txq *rtwtxq_to_txq(struct rtw_txq *rtwtxq)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun void *p = rtwtxq;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun return container_of(p, struct ieee80211_txq, drv_priv);
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
rtwvif_to_vif(struct rtw_vif * rtwvif)1778*4882a593Smuzhiyun static inline struct ieee80211_vif *rtwvif_to_vif(struct rtw_vif *rtwvif)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun void *p = rtwvif;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun return container_of(p, struct ieee80211_vif, drv_priv);
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
rtw_ssid_equal(struct cfg80211_ssid * a,struct cfg80211_ssid * b)1785*4882a593Smuzhiyun static inline bool rtw_ssid_equal(struct cfg80211_ssid *a,
1786*4882a593Smuzhiyun struct cfg80211_ssid *b)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun if (!a || !b || a->ssid_len != b->ssid_len)
1789*4882a593Smuzhiyun return false;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (memcmp(a->ssid, b->ssid, a->ssid_len))
1792*4882a593Smuzhiyun return false;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun return true;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
rtw_chip_efuse_grant_on(struct rtw_dev * rtwdev)1797*4882a593Smuzhiyun static inline void rtw_chip_efuse_grant_on(struct rtw_dev *rtwdev)
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun if (rtwdev->chip->ops->efuse_grant)
1800*4882a593Smuzhiyun rtwdev->chip->ops->efuse_grant(rtwdev, true);
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
rtw_chip_efuse_grant_off(struct rtw_dev * rtwdev)1803*4882a593Smuzhiyun static inline void rtw_chip_efuse_grant_off(struct rtw_dev *rtwdev)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun if (rtwdev->chip->ops->efuse_grant)
1806*4882a593Smuzhiyun rtwdev->chip->ops->efuse_grant(rtwdev, false);
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
rtw_chip_wcpu_11n(struct rtw_dev * rtwdev)1809*4882a593Smuzhiyun static inline bool rtw_chip_wcpu_11n(struct rtw_dev *rtwdev)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun return rtwdev->chip->wlan_cpu == RTW_WCPU_11N;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
rtw_chip_wcpu_11ac(struct rtw_dev * rtwdev)1814*4882a593Smuzhiyun static inline bool rtw_chip_wcpu_11ac(struct rtw_dev *rtwdev)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun return rtwdev->chip->wlan_cpu == RTW_WCPU_11AC;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun
rtw_chip_has_rx_ldpc(struct rtw_dev * rtwdev)1819*4882a593Smuzhiyun static inline bool rtw_chip_has_rx_ldpc(struct rtw_dev *rtwdev)
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun return rtwdev->chip->rx_ldpc;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
rtw_release_macid(struct rtw_dev * rtwdev,u8 mac_id)1824*4882a593Smuzhiyun static inline void rtw_release_macid(struct rtw_dev *rtwdev, u8 mac_id)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun clear_bit(mac_id, rtwdev->mac_id_map);
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun void rtw_get_channel_params(struct cfg80211_chan_def *chandef,
1830*4882a593Smuzhiyun struct rtw_channel_params *ch_param);
1831*4882a593Smuzhiyun bool check_hw_ready(struct rtw_dev *rtwdev, u32 addr, u32 mask, u32 target);
1832*4882a593Smuzhiyun bool ltecoex_read_reg(struct rtw_dev *rtwdev, u16 offset, u32 *val);
1833*4882a593Smuzhiyun bool ltecoex_reg_write(struct rtw_dev *rtwdev, u16 offset, u32 value);
1834*4882a593Smuzhiyun void rtw_restore_reg(struct rtw_dev *rtwdev,
1835*4882a593Smuzhiyun struct rtw_backup_info *bckp, u32 num);
1836*4882a593Smuzhiyun void rtw_desc_to_mcsrate(u16 rate, u8 *mcs, u8 *nss);
1837*4882a593Smuzhiyun void rtw_set_channel(struct rtw_dev *rtwdev);
1838*4882a593Smuzhiyun void rtw_chip_prepare_tx(struct rtw_dev *rtwdev);
1839*4882a593Smuzhiyun void rtw_vif_port_config(struct rtw_dev *rtwdev, struct rtw_vif *rtwvif,
1840*4882a593Smuzhiyun u32 config);
1841*4882a593Smuzhiyun void rtw_tx_report_purge_timer(struct timer_list *t);
1842*4882a593Smuzhiyun void rtw_update_sta_info(struct rtw_dev *rtwdev, struct rtw_sta_info *si);
1843*4882a593Smuzhiyun int rtw_core_start(struct rtw_dev *rtwdev);
1844*4882a593Smuzhiyun void rtw_core_stop(struct rtw_dev *rtwdev);
1845*4882a593Smuzhiyun int rtw_chip_info_setup(struct rtw_dev *rtwdev);
1846*4882a593Smuzhiyun int rtw_core_init(struct rtw_dev *rtwdev);
1847*4882a593Smuzhiyun void rtw_core_deinit(struct rtw_dev *rtwdev);
1848*4882a593Smuzhiyun int rtw_register_hw(struct rtw_dev *rtwdev, struct ieee80211_hw *hw);
1849*4882a593Smuzhiyun void rtw_unregister_hw(struct rtw_dev *rtwdev, struct ieee80211_hw *hw);
1850*4882a593Smuzhiyun u16 rtw_desc_to_bitrate(u8 desc_rate);
1851*4882a593Smuzhiyun void rtw_vif_assoc_changed(struct rtw_vif *rtwvif,
1852*4882a593Smuzhiyun struct ieee80211_bss_conf *conf);
1853*4882a593Smuzhiyun int rtw_sta_add(struct rtw_dev *rtwdev, struct ieee80211_sta *sta,
1854*4882a593Smuzhiyun struct ieee80211_vif *vif);
1855*4882a593Smuzhiyun void rtw_sta_remove(struct rtw_dev *rtwdev, struct ieee80211_sta *sta,
1856*4882a593Smuzhiyun bool fw_exist);
1857*4882a593Smuzhiyun void rtw_fw_recovery(struct rtw_dev *rtwdev);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun #endif
1860