1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2*4882a593Smuzhiyun /* Copyright(c) 2018-2019 Realtek Corporation
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #ifndef __RTW_COEX_H__
6*4882a593Smuzhiyun #define __RTW_COEX_H__
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* BT profile map bit definition */
9*4882a593Smuzhiyun #define BPM_HFP BIT(0)
10*4882a593Smuzhiyun #define BPM_HID BIT(1)
11*4882a593Smuzhiyun #define BPM_A2DP BIT(2)
12*4882a593Smuzhiyun #define BPM_PAN BIT(3)
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define COEX_RESP_ACK_BY_WL_FW 0x1
15*4882a593Smuzhiyun #define COEX_REQUEST_TIMEOUT msecs_to_jiffies(10)
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define COEX_MIN_DELAY 10 /* delay unit in ms */
18*4882a593Smuzhiyun #define COEX_RFK_TIMEOUT 600 /* RFK timeout in ms */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define COEX_RF_OFF 0x0
21*4882a593Smuzhiyun #define COEX_RF_ON 0x1
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define COEX_H2C69_WL_LEAKAP 0xc
24*4882a593Smuzhiyun #define PARA1_H2C69_DIS_5MS 0x1
25*4882a593Smuzhiyun #define PARA1_H2C69_EN_5MS 0x0
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define COEX_H2C69_TDMA_SLOT 0xb
28*4882a593Smuzhiyun #define PARA1_H2C69_TDMA_4SLOT 0xc1
29*4882a593Smuzhiyun #define PARA1_H2C69_TDMA_2SLOT 0x1
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define TDMA_4SLOT BIT(8)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define COEX_RSSI_STEP 4
34*4882a593Smuzhiyun #define COEX_RSSI_HIGH(rssi) \
35*4882a593Smuzhiyun ({ typeof(rssi) __rssi__ = rssi; \
36*4882a593Smuzhiyun (__rssi__ == COEX_RSSI_STATE_HIGH || \
37*4882a593Smuzhiyun __rssi__ == COEX_RSSI_STATE_STAY_HIGH ? true : false); })
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define COEX_RSSI_MEDIUM(rssi) \
40*4882a593Smuzhiyun ({ typeof(rssi) __rssi__ = rssi; \
41*4882a593Smuzhiyun (__rssi__ == COEX_RSSI_STATE_MEDIUM || \
42*4882a593Smuzhiyun __rssi__ == COEX_RSSI_STATE_STAY_MEDIUM ? true : false); })
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define COEX_RSSI_LOW(rssi) \
45*4882a593Smuzhiyun ({ typeof(rssi) __rssi__ = rssi; \
46*4882a593Smuzhiyun (__rssi__ == COEX_RSSI_STATE_LOW || \
47*4882a593Smuzhiyun __rssi__ == COEX_RSSI_STATE_STAY_LOW ? true : false); })
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define GET_COEX_RESP_BT_SUPP_VER(payload) \
50*4882a593Smuzhiyun le64_get_bits(*((__le64 *)(payload)), GENMASK_ULL(39, 32))
51*4882a593Smuzhiyun #define GET_COEX_RESP_BT_SUPP_FEAT(payload) \
52*4882a593Smuzhiyun le64_get_bits(*((__le64 *)(payload)), GENMASK_ULL(39, 24))
53*4882a593Smuzhiyun #define GET_COEX_RESP_BT_PATCH_VER(payload) \
54*4882a593Smuzhiyun le64_get_bits(*((__le64 *)(payload)), GENMASK_ULL(55, 24))
55*4882a593Smuzhiyun #define GET_COEX_RESP_BT_REG_VAL(payload) \
56*4882a593Smuzhiyun le64_get_bits(*((__le64 *)(payload)), GENMASK_ULL(39, 24))
57*4882a593Smuzhiyun #define GET_COEX_RESP_BT_SCAN_TYPE(payload) \
58*4882a593Smuzhiyun le64_get_bits(*((__le64 *)(payload)), GENMASK(31, 24))
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun enum coex_mp_info_op {
61*4882a593Smuzhiyun BT_MP_INFO_OP_PATCH_VER = 0x00,
62*4882a593Smuzhiyun BT_MP_INFO_OP_READ_REG = 0x11,
63*4882a593Smuzhiyun BT_MP_INFO_OP_SUPP_FEAT = 0x2a,
64*4882a593Smuzhiyun BT_MP_INFO_OP_SUPP_VER = 0x2b,
65*4882a593Smuzhiyun BT_MP_INFO_OP_SCAN_TYPE = 0x2d,
66*4882a593Smuzhiyun BT_MP_INFO_OP_LNA_CONSTRAINT = 0x32,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun enum coex_set_ant_phase {
70*4882a593Smuzhiyun COEX_SET_ANT_INIT,
71*4882a593Smuzhiyun COEX_SET_ANT_WONLY,
72*4882a593Smuzhiyun COEX_SET_ANT_WOFF,
73*4882a593Smuzhiyun COEX_SET_ANT_2G,
74*4882a593Smuzhiyun COEX_SET_ANT_5G,
75*4882a593Smuzhiyun COEX_SET_ANT_POWERON,
76*4882a593Smuzhiyun COEX_SET_ANT_2G_WLBT,
77*4882a593Smuzhiyun COEX_SET_ANT_2G_FREERUN,
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun COEX_SET_ANT_MAX
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun enum coex_runreason {
83*4882a593Smuzhiyun COEX_RSN_2GSCANSTART = 0,
84*4882a593Smuzhiyun COEX_RSN_5GSCANSTART = 1,
85*4882a593Smuzhiyun COEX_RSN_SCANFINISH = 2,
86*4882a593Smuzhiyun COEX_RSN_2GSWITCHBAND = 3,
87*4882a593Smuzhiyun COEX_RSN_5GSWITCHBAND = 4,
88*4882a593Smuzhiyun COEX_RSN_2GCONSTART = 5,
89*4882a593Smuzhiyun COEX_RSN_5GCONSTART = 6,
90*4882a593Smuzhiyun COEX_RSN_2GCONFINISH = 7,
91*4882a593Smuzhiyun COEX_RSN_5GCONFINISH = 8,
92*4882a593Smuzhiyun COEX_RSN_2GMEDIA = 9,
93*4882a593Smuzhiyun COEX_RSN_5GMEDIA = 10,
94*4882a593Smuzhiyun COEX_RSN_MEDIADISCON = 11,
95*4882a593Smuzhiyun COEX_RSN_BTINFO = 12,
96*4882a593Smuzhiyun COEX_RSN_LPS = 13,
97*4882a593Smuzhiyun COEX_RSN_WLSTATUS = 14,
98*4882a593Smuzhiyun COEX_RSN_BTSTATUS = 15,
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun COEX_RSN_MAX
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum coex_lte_coex_table_type {
104*4882a593Smuzhiyun COEX_CTT_WL_VS_LTE,
105*4882a593Smuzhiyun COEX_CTT_BT_VS_LTE,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun enum coex_gnt_setup_state {
109*4882a593Smuzhiyun COEX_GNT_SET_HW_PTA = 0x0,
110*4882a593Smuzhiyun COEX_GNT_SET_SW_LOW = 0x1,
111*4882a593Smuzhiyun COEX_GNT_SET_SW_HIGH = 0x3,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun enum coex_ext_ant_switch_pos_type {
115*4882a593Smuzhiyun COEX_SWITCH_TO_BT,
116*4882a593Smuzhiyun COEX_SWITCH_TO_WLG,
117*4882a593Smuzhiyun COEX_SWITCH_TO_WLA,
118*4882a593Smuzhiyun COEX_SWITCH_TO_NOCARE,
119*4882a593Smuzhiyun COEX_SWITCH_TO_WLG_BT,
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun COEX_SWITCH_TO_MAX
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun enum coex_ext_ant_switch_ctrl_type {
125*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_BBSW,
126*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_PTA,
127*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_ANTDIV,
128*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_MAC,
129*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_BT,
130*4882a593Smuzhiyun COEX_SWITCH_CTRL_BY_FW,
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun COEX_SWITCH_CTRL_MAX
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun enum coex_algorithm {
136*4882a593Smuzhiyun COEX_ALGO_NOPROFILE = 0,
137*4882a593Smuzhiyun COEX_ALGO_HFP = 1,
138*4882a593Smuzhiyun COEX_ALGO_HID = 2,
139*4882a593Smuzhiyun COEX_ALGO_A2DP = 3,
140*4882a593Smuzhiyun COEX_ALGO_PAN = 4,
141*4882a593Smuzhiyun COEX_ALGO_A2DP_HID = 5,
142*4882a593Smuzhiyun COEX_ALGO_A2DP_PAN = 6,
143*4882a593Smuzhiyun COEX_ALGO_PAN_HID = 7,
144*4882a593Smuzhiyun COEX_ALGO_A2DP_PAN_HID = 8,
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun COEX_ALGO_MAX
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum coex_wl_link_mode {
150*4882a593Smuzhiyun COEX_WLINK_2G1PORT = 0x0,
151*4882a593Smuzhiyun COEX_WLINK_5G = 0x3,
152*4882a593Smuzhiyun COEX_WLINK_MAX
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun enum coex_wl2bt_scoreboard {
156*4882a593Smuzhiyun COEX_SCBD_ACTIVE = BIT(0),
157*4882a593Smuzhiyun COEX_SCBD_ONOFF = BIT(1),
158*4882a593Smuzhiyun COEX_SCBD_SCAN = BIT(2),
159*4882a593Smuzhiyun COEX_SCBD_UNDERTEST = BIT(3),
160*4882a593Smuzhiyun COEX_SCBD_RXGAIN = BIT(4),
161*4882a593Smuzhiyun COEX_SCBD_BT_RFK = BIT(5),
162*4882a593Smuzhiyun COEX_SCBD_WLBUSY = BIT(6),
163*4882a593Smuzhiyun COEX_SCBD_EXTFEM = BIT(8),
164*4882a593Smuzhiyun COEX_SCBD_TDMA = BIT(9),
165*4882a593Smuzhiyun COEX_SCBD_FIX2M = BIT(10),
166*4882a593Smuzhiyun COEX_SCBD_ALL = GENMASK(15, 0),
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun enum coex_power_save_type {
170*4882a593Smuzhiyun COEX_PS_WIFI_NATIVE = 0,
171*4882a593Smuzhiyun COEX_PS_LPS_ON = 1,
172*4882a593Smuzhiyun COEX_PS_LPS_OFF = 2,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun enum coex_rssi_state {
176*4882a593Smuzhiyun COEX_RSSI_STATE_HIGH,
177*4882a593Smuzhiyun COEX_RSSI_STATE_MEDIUM,
178*4882a593Smuzhiyun COEX_RSSI_STATE_LOW,
179*4882a593Smuzhiyun COEX_RSSI_STATE_STAY_HIGH,
180*4882a593Smuzhiyun COEX_RSSI_STATE_STAY_MEDIUM,
181*4882a593Smuzhiyun COEX_RSSI_STATE_STAY_LOW,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun enum coex_notify_type_ips {
185*4882a593Smuzhiyun COEX_IPS_LEAVE = 0x0,
186*4882a593Smuzhiyun COEX_IPS_ENTER = 0x1,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun enum coex_notify_type_lps {
190*4882a593Smuzhiyun COEX_LPS_DISABLE = 0x0,
191*4882a593Smuzhiyun COEX_LPS_ENABLE = 0x1,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun enum coex_notify_type_scan {
195*4882a593Smuzhiyun COEX_SCAN_FINISH,
196*4882a593Smuzhiyun COEX_SCAN_START,
197*4882a593Smuzhiyun COEX_SCAN_START_2G,
198*4882a593Smuzhiyun COEX_SCAN_START_5G,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun enum coex_notify_type_switchband {
202*4882a593Smuzhiyun COEX_NOT_SWITCH,
203*4882a593Smuzhiyun COEX_SWITCH_TO_24G,
204*4882a593Smuzhiyun COEX_SWITCH_TO_5G,
205*4882a593Smuzhiyun COEX_SWITCH_TO_24G_NOFORSCAN,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun enum coex_notify_type_associate {
209*4882a593Smuzhiyun COEX_ASSOCIATE_FINISH,
210*4882a593Smuzhiyun COEX_ASSOCIATE_START,
211*4882a593Smuzhiyun COEX_ASSOCIATE_5G_FINISH,
212*4882a593Smuzhiyun COEX_ASSOCIATE_5G_START,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun enum coex_notify_type_media_status {
216*4882a593Smuzhiyun COEX_MEDIA_DISCONNECT,
217*4882a593Smuzhiyun COEX_MEDIA_CONNECT,
218*4882a593Smuzhiyun COEX_MEDIA_CONNECT_5G,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun enum coex_bt_status {
222*4882a593Smuzhiyun COEX_BTSTATUS_NCON_IDLE = 0,
223*4882a593Smuzhiyun COEX_BTSTATUS_CON_IDLE = 1,
224*4882a593Smuzhiyun COEX_BTSTATUS_INQ_PAGE = 2,
225*4882a593Smuzhiyun COEX_BTSTATUS_ACL_BUSY = 3,
226*4882a593Smuzhiyun COEX_BTSTATUS_SCO_BUSY = 4,
227*4882a593Smuzhiyun COEX_BTSTATUS_ACL_SCO_BUSY = 5,
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun COEX_BTSTATUS_MAX
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun enum coex_wl_tput_dir {
233*4882a593Smuzhiyun COEX_WL_TPUT_TX = 0x0,
234*4882a593Smuzhiyun COEX_WL_TPUT_RX = 0x1,
235*4882a593Smuzhiyun COEX_WL_TPUT_MAX
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun enum coex_wl_priority_mask {
239*4882a593Smuzhiyun COEX_WLPRI_RX_RSP = 2,
240*4882a593Smuzhiyun COEX_WLPRI_TX_RSP = 3,
241*4882a593Smuzhiyun COEX_WLPRI_TX_BEACON = 4,
242*4882a593Smuzhiyun COEX_WLPRI_TX_OFDM = 11,
243*4882a593Smuzhiyun COEX_WLPRI_TX_CCK = 12,
244*4882a593Smuzhiyun COEX_WLPRI_TX_BEACONQ = 27,
245*4882a593Smuzhiyun COEX_WLPRI_RX_CCK = 28,
246*4882a593Smuzhiyun COEX_WLPRI_RX_OFDM = 29,
247*4882a593Smuzhiyun COEX_WLPRI_MAX
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun enum coex_commom_chip_setup {
251*4882a593Smuzhiyun COEX_CSETUP_INIT_HW = 0x0,
252*4882a593Smuzhiyun COEX_CSETUP_ANT_SWITCH = 0x1,
253*4882a593Smuzhiyun COEX_CSETUP_GNT_FIX = 0x2,
254*4882a593Smuzhiyun COEX_CSETUP_GNT_DEBUG = 0x3,
255*4882a593Smuzhiyun COEX_CSETUP_RFE_TYPE = 0x4,
256*4882a593Smuzhiyun COEX_CSETUP_COEXINFO_HW = 0x5,
257*4882a593Smuzhiyun COEX_CSETUP_WL_TX_POWER = 0x6,
258*4882a593Smuzhiyun COEX_CSETUP_WL_RX_GAIN = 0x7,
259*4882a593Smuzhiyun COEX_CSETUP_WLAN_ACT_IPS = 0x8,
260*4882a593Smuzhiyun COEX_CSETUP_MAX
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun enum coex_indirect_reg_type {
264*4882a593Smuzhiyun COEX_INDIRECT_1700 = 0x0,
265*4882a593Smuzhiyun COEX_INDIRECT_7C0 = 0x1,
266*4882a593Smuzhiyun COEX_INDIRECT_MAX
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun enum coex_pstdma_type {
270*4882a593Smuzhiyun COEX_PSTDMA_FORCE_LPSOFF = 0x0,
271*4882a593Smuzhiyun COEX_PSTDMA_FORCE_LPSON = 0x1,
272*4882a593Smuzhiyun COEX_PSTDMA_MAX
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun enum coex_btrssi_type {
276*4882a593Smuzhiyun COEX_BTRSSI_RATIO = 0x0,
277*4882a593Smuzhiyun COEX_BTRSSI_DBM = 0x1,
278*4882a593Smuzhiyun COEX_BTRSSI_MAX
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct coex_table_para {
282*4882a593Smuzhiyun u32 bt;
283*4882a593Smuzhiyun u32 wl;
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun struct coex_tdma_para {
287*4882a593Smuzhiyun u8 para[5];
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun struct coex_5g_afh_map {
291*4882a593Smuzhiyun u32 wl_5g_ch;
292*4882a593Smuzhiyun u8 bt_skip_ch;
293*4882a593Smuzhiyun u8 bt_skip_span;
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct coex_rf_para {
297*4882a593Smuzhiyun u8 wl_pwr_dec_lvl;
298*4882a593Smuzhiyun u8 bt_pwr_dec_lvl;
299*4882a593Smuzhiyun bool wl_low_gain_en;
300*4882a593Smuzhiyun u8 bt_lna_lvl;
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
rtw_coex_set_init(struct rtw_dev * rtwdev)303*4882a593Smuzhiyun static inline void rtw_coex_set_init(struct rtw_dev *rtwdev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun chip->ops->coex_set_init(rtwdev);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static inline
rtw_coex_set_ant_switch(struct rtw_dev * rtwdev,u8 ctrl_type,u8 pos_type)311*4882a593Smuzhiyun void rtw_coex_set_ant_switch(struct rtw_dev *rtwdev, u8 ctrl_type, u8 pos_type)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (!chip->ops->coex_set_ant_switch)
316*4882a593Smuzhiyun return;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun chip->ops->coex_set_ant_switch(rtwdev, ctrl_type, pos_type);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
rtw_coex_set_gnt_fix(struct rtw_dev * rtwdev)321*4882a593Smuzhiyun static inline void rtw_coex_set_gnt_fix(struct rtw_dev *rtwdev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun chip->ops->coex_set_gnt_fix(rtwdev);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
rtw_coex_set_gnt_debug(struct rtw_dev * rtwdev)328*4882a593Smuzhiyun static inline void rtw_coex_set_gnt_debug(struct rtw_dev *rtwdev)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun chip->ops->coex_set_gnt_debug(rtwdev);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
rtw_coex_set_rfe_type(struct rtw_dev * rtwdev)335*4882a593Smuzhiyun static inline void rtw_coex_set_rfe_type(struct rtw_dev *rtwdev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun chip->ops->coex_set_rfe_type(rtwdev);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
rtw_coex_set_wl_tx_power(struct rtw_dev * rtwdev,u8 wl_pwr)342*4882a593Smuzhiyun static inline void rtw_coex_set_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun chip->ops->coex_set_wl_tx_power(rtwdev, wl_pwr);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static inline
rtw_coex_set_wl_rx_gain(struct rtw_dev * rtwdev,bool low_gain)350*4882a593Smuzhiyun void rtw_coex_set_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct rtw_chip_info *chip = rtwdev->chip;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun chip->ops->coex_set_wl_rx_gain(rtwdev, low_gain);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun void rtw_coex_info_response(struct rtw_dev *rtwdev, struct sk_buff *skb);
358*4882a593Smuzhiyun u32 rtw_coex_read_indirect_reg(struct rtw_dev *rtwdev, u16 addr);
359*4882a593Smuzhiyun void rtw_coex_write_indirect_reg(struct rtw_dev *rtwdev, u16 addr,
360*4882a593Smuzhiyun u32 mask, u32 val);
361*4882a593Smuzhiyun void rtw_coex_write_scbd(struct rtw_dev *rtwdev, u16 bitpos, bool set);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun void rtw_coex_bt_relink_work(struct work_struct *work);
364*4882a593Smuzhiyun void rtw_coex_bt_reenable_work(struct work_struct *work);
365*4882a593Smuzhiyun void rtw_coex_defreeze_work(struct work_struct *work);
366*4882a593Smuzhiyun void rtw_coex_wl_remain_work(struct work_struct *work);
367*4882a593Smuzhiyun void rtw_coex_bt_remain_work(struct work_struct *work);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun void rtw_coex_power_on_setting(struct rtw_dev *rtwdev);
370*4882a593Smuzhiyun void rtw_coex_init_hw_config(struct rtw_dev *rtwdev, bool wifi_only);
371*4882a593Smuzhiyun void rtw_coex_ips_notify(struct rtw_dev *rtwdev, u8 type);
372*4882a593Smuzhiyun void rtw_coex_lps_notify(struct rtw_dev *rtwdev, u8 type);
373*4882a593Smuzhiyun void rtw_coex_scan_notify(struct rtw_dev *rtwdev, u8 type);
374*4882a593Smuzhiyun void rtw_coex_connect_notify(struct rtw_dev *rtwdev, u8 action);
375*4882a593Smuzhiyun void rtw_coex_media_status_notify(struct rtw_dev *rtwdev, u8 status);
376*4882a593Smuzhiyun void rtw_coex_bt_info_notify(struct rtw_dev *rtwdev, u8 *buf, u8 len);
377*4882a593Smuzhiyun void rtw_coex_wl_fwdbginfo_notify(struct rtw_dev *rtwdev, u8 *buf, u8 length);
378*4882a593Smuzhiyun void rtw_coex_switchband_notify(struct rtw_dev *rtwdev, u8 type);
379*4882a593Smuzhiyun void rtw_coex_wl_status_change_notify(struct rtw_dev *rtwdev);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun void rtw_coex_display_coex_info(struct rtw_dev *rtwdev, struct seq_file *m);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun #endif
384