xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/wifi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __RTL_WIFI_H__
5*4882a593Smuzhiyun #define __RTL_WIFI_H__
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/firmware.h>
11*4882a593Smuzhiyun #include <linux/etherdevice.h>
12*4882a593Smuzhiyun #include <linux/vmalloc.h>
13*4882a593Smuzhiyun #include <linux/usb.h>
14*4882a593Smuzhiyun #include <net/mac80211.h>
15*4882a593Smuzhiyun #include <linux/completion.h>
16*4882a593Smuzhiyun #include <linux/bitfield.h>
17*4882a593Smuzhiyun #include "debug.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define	MASKBYTE0				0xff
20*4882a593Smuzhiyun #define	MASKBYTE1				0xff00
21*4882a593Smuzhiyun #define	MASKBYTE2				0xff0000
22*4882a593Smuzhiyun #define	MASKBYTE3				0xff000000
23*4882a593Smuzhiyun #define	MASKHWORD				0xffff0000
24*4882a593Smuzhiyun #define	MASKLWORD				0x0000ffff
25*4882a593Smuzhiyun #define	MASKDWORD				0xffffffff
26*4882a593Smuzhiyun #define	MASK12BITS				0xfff
27*4882a593Smuzhiyun #define	MASKH4BITS				0xf0000000
28*4882a593Smuzhiyun #define MASKOFDM_D				0xffc00000
29*4882a593Smuzhiyun #define	MASKCCK					0x3f3f3f3f
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define	MASK4BITS				0x0f
32*4882a593Smuzhiyun #define	MASK20BITS				0xfffff
33*4882a593Smuzhiyun #define RFREG_OFFSET_MASK			0xfffff
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define	MASKBYTE0				0xff
36*4882a593Smuzhiyun #define	MASKBYTE1				0xff00
37*4882a593Smuzhiyun #define	MASKBYTE2				0xff0000
38*4882a593Smuzhiyun #define	MASKBYTE3				0xff000000
39*4882a593Smuzhiyun #define	MASKHWORD				0xffff0000
40*4882a593Smuzhiyun #define	MASKLWORD				0x0000ffff
41*4882a593Smuzhiyun #define	MASKDWORD				0xffffffff
42*4882a593Smuzhiyun #define	MASK12BITS				0xfff
43*4882a593Smuzhiyun #define	MASKH4BITS				0xf0000000
44*4882a593Smuzhiyun #define MASKOFDM_D				0xffc00000
45*4882a593Smuzhiyun #define	MASKCCK					0x3f3f3f3f
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define	MASK4BITS				0x0f
48*4882a593Smuzhiyun #define	MASK20BITS				0xfffff
49*4882a593Smuzhiyun #define RFREG_OFFSET_MASK			0xfffff
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define RF_CHANGE_BY_INIT			0
52*4882a593Smuzhiyun #define RF_CHANGE_BY_IPS			BIT(28)
53*4882a593Smuzhiyun #define RF_CHANGE_BY_PS				BIT(29)
54*4882a593Smuzhiyun #define RF_CHANGE_BY_HW				BIT(30)
55*4882a593Smuzhiyun #define RF_CHANGE_BY_SW				BIT(31)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define IQK_ADDA_REG_NUM			16
58*4882a593Smuzhiyun #define IQK_MAC_REG_NUM				4
59*4882a593Smuzhiyun #define IQK_THRESHOLD				8
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MAX_KEY_LEN				61
62*4882a593Smuzhiyun #define KEY_BUF_SIZE				5
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* QoS related. */
65*4882a593Smuzhiyun /*aci: 0x00	Best Effort*/
66*4882a593Smuzhiyun /*aci: 0x01	Background*/
67*4882a593Smuzhiyun /*aci: 0x10	Video*/
68*4882a593Smuzhiyun /*aci: 0x11	Voice*/
69*4882a593Smuzhiyun /*Max: define total number.*/
70*4882a593Smuzhiyun #define AC0_BE					0
71*4882a593Smuzhiyun #define AC1_BK					1
72*4882a593Smuzhiyun #define AC2_VI					2
73*4882a593Smuzhiyun #define AC3_VO					3
74*4882a593Smuzhiyun #define AC_MAX					4
75*4882a593Smuzhiyun #define QOS_QUEUE_NUM				4
76*4882a593Smuzhiyun #define RTL_MAC80211_NUM_QUEUE			5
77*4882a593Smuzhiyun #define REALTEK_USB_VENQT_MAX_BUF_SIZE		254
78*4882a593Smuzhiyun #define RTL_USB_MAX_RX_COUNT			100
79*4882a593Smuzhiyun #define QBSS_LOAD_SIZE				5
80*4882a593Smuzhiyun #define MAX_WMMELE_LENGTH			64
81*4882a593Smuzhiyun #define ASPM_L1_LATENCY				7
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define TOTAL_CAM_ENTRY				32
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /*slot time for 11g. */
86*4882a593Smuzhiyun #define RTL_SLOT_TIME_9				9
87*4882a593Smuzhiyun #define RTL_SLOT_TIME_20			20
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*related to tcp/ip. */
90*4882a593Smuzhiyun #define SNAP_SIZE		6
91*4882a593Smuzhiyun #define PROTOC_TYPE_SIZE	2
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*related with 802.11 frame*/
94*4882a593Smuzhiyun #define MAC80211_3ADDR_LEN			24
95*4882a593Smuzhiyun #define MAC80211_4ADDR_LEN			30
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define CHANNEL_MAX_NUMBER	(14 + 24 + 21)	/* 14 is the max channel no */
98*4882a593Smuzhiyun #define CHANNEL_MAX_NUMBER_2G		14
99*4882a593Smuzhiyun #define CHANNEL_MAX_NUMBER_5G		49 /* Please refer to
100*4882a593Smuzhiyun 					    *"phy_GetChnlGroup8812A" and
101*4882a593Smuzhiyun 					    * "Hal_ReadTxPowerInfo8812A"
102*4882a593Smuzhiyun 					    */
103*4882a593Smuzhiyun #define CHANNEL_MAX_NUMBER_5G_80M	7
104*4882a593Smuzhiyun #define CHANNEL_GROUP_MAX	(3 + 9)	/*  ch1~3, 4~9, 10~14 = three groups */
105*4882a593Smuzhiyun #define MAX_PG_GROUP			13
106*4882a593Smuzhiyun #define	CHANNEL_GROUP_MAX_2G		3
107*4882a593Smuzhiyun #define	CHANNEL_GROUP_IDX_5GL		3
108*4882a593Smuzhiyun #define	CHANNEL_GROUP_IDX_5GM		6
109*4882a593Smuzhiyun #define	CHANNEL_GROUP_IDX_5GH		9
110*4882a593Smuzhiyun #define	CHANNEL_GROUP_MAX_5G		9
111*4882a593Smuzhiyun #define CHANNEL_MAX_NUMBER_2G		14
112*4882a593Smuzhiyun #define AVG_THERMAL_NUM			8
113*4882a593Smuzhiyun #define AVG_THERMAL_NUM_88E		4
114*4882a593Smuzhiyun #define AVG_THERMAL_NUM_8723BE		4
115*4882a593Smuzhiyun #define MAX_TID_COUNT			9
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* for early mode */
118*4882a593Smuzhiyun #define FCS_LEN				4
119*4882a593Smuzhiyun #define EM_HDR_LEN			8
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun enum rtl8192c_h2c_cmd {
122*4882a593Smuzhiyun 	H2C_AP_OFFLOAD = 0,
123*4882a593Smuzhiyun 	H2C_SETPWRMODE = 1,
124*4882a593Smuzhiyun 	H2C_JOINBSSRPT = 2,
125*4882a593Smuzhiyun 	H2C_RSVDPAGE = 3,
126*4882a593Smuzhiyun 	H2C_RSSI_REPORT = 5,
127*4882a593Smuzhiyun 	H2C_RA_MASK = 6,
128*4882a593Smuzhiyun 	H2C_MACID_PS_MODE = 7,
129*4882a593Smuzhiyun 	H2C_P2P_PS_OFFLOAD = 8,
130*4882a593Smuzhiyun 	H2C_MAC_MODE_SEL = 9,
131*4882a593Smuzhiyun 	H2C_PWRM = 15,
132*4882a593Smuzhiyun 	H2C_P2P_PS_CTW_CMD = 24,
133*4882a593Smuzhiyun 	MAX_H2CCMD
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun enum {
137*4882a593Smuzhiyun 	H2C_BT_PORT_ID = 0x71,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun enum rtl_c2h_evt_v1 {
141*4882a593Smuzhiyun 	C2H_DBG = 0,
142*4882a593Smuzhiyun 	C2H_LB = 1,
143*4882a593Smuzhiyun 	C2H_TXBF = 2,
144*4882a593Smuzhiyun 	C2H_TX_REPORT = 3,
145*4882a593Smuzhiyun 	C2H_BT_INFO = 9,
146*4882a593Smuzhiyun 	C2H_BT_MP = 11,
147*4882a593Smuzhiyun 	C2H_RA_RPT = 12,
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	C2H_FW_SWCHNL = 0x10,
150*4882a593Smuzhiyun 	C2H_IQK_FINISH = 0x11,
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	C2H_EXT_V2 = 0xFF,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun enum rtl_c2h_evt_v2 {
156*4882a593Smuzhiyun 	C2H_V2_CCX_RPT = 0x0F,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define GET_C2H_CMD_ID(c2h)	({u8 *__c2h = c2h; __c2h[0]; })
160*4882a593Smuzhiyun #define GET_C2H_SEQ(c2h)	({u8 *__c2h = c2h; __c2h[1]; })
161*4882a593Smuzhiyun #define C2H_DATA_OFFSET		2
162*4882a593Smuzhiyun #define GET_C2H_DATA_PTR(c2h)	({u8 *__c2h = c2h; &__c2h[C2H_DATA_OFFSET]; })
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define GET_TX_REPORT_SN_V1(c2h)	(c2h[6])
165*4882a593Smuzhiyun #define GET_TX_REPORT_ST_V1(c2h)	(c2h[0] & 0xC0)
166*4882a593Smuzhiyun #define GET_TX_REPORT_RETRY_V1(c2h)	(c2h[2] & 0x3F)
167*4882a593Smuzhiyun #define GET_TX_REPORT_SN_V2(c2h)	(c2h[6])
168*4882a593Smuzhiyun #define GET_TX_REPORT_ST_V2(c2h)	(c2h[7] & 0xC0)
169*4882a593Smuzhiyun #define GET_TX_REPORT_RETRY_V2(c2h)	(c2h[8] & 0x3F)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define MAX_TX_COUNT			4
172*4882a593Smuzhiyun #define MAX_REGULATION_NUM		4
173*4882a593Smuzhiyun #define MAX_RF_PATH_NUM			4
174*4882a593Smuzhiyun #define MAX_RATE_SECTION_NUM		6	/* = MAX_RATE_SECTION */
175*4882a593Smuzhiyun #define MAX_2_4G_BANDWIDTH_NUM		4
176*4882a593Smuzhiyun #define MAX_5G_BANDWIDTH_NUM		4
177*4882a593Smuzhiyun #define	MAX_RF_PATH			4
178*4882a593Smuzhiyun #define	MAX_CHNL_GROUP_24G		6
179*4882a593Smuzhiyun #define	MAX_CHNL_GROUP_5G		14
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define TX_PWR_BY_RATE_NUM_BAND		2
182*4882a593Smuzhiyun #define TX_PWR_BY_RATE_NUM_RF		4
183*4882a593Smuzhiyun #define TX_PWR_BY_RATE_NUM_SECTION	12
184*4882a593Smuzhiyun #define TX_PWR_BY_RATE_NUM_RATE		84 /* >= TX_PWR_BY_RATE_NUM_SECTION */
185*4882a593Smuzhiyun #define MAX_BASE_NUM_IN_PHY_REG_PG_24G	6  /* MAX_RATE_SECTION */
186*4882a593Smuzhiyun #define MAX_BASE_NUM_IN_PHY_REG_PG_5G	5  /* MAX_RATE_SECTION -1 */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define BUFDESC_SEG_NUM		1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define DEL_SW_IDX_SZ		30
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* For now, it's just for 8192ee
193*4882a593Smuzhiyun  * but not OK yet, keep it 0
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define RTL8192EE_SEG_NUM		BUFDESC_SEG_NUM
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun enum rf_tx_num {
198*4882a593Smuzhiyun 	RF_1TX = 0,
199*4882a593Smuzhiyun 	RF_2TX,
200*4882a593Smuzhiyun 	RF_MAX_TX_NUM,
201*4882a593Smuzhiyun 	RF_TX_NUM_NONIMPLEMENT,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define PACKET_NORMAL			0
205*4882a593Smuzhiyun #define PACKET_DHCP			1
206*4882a593Smuzhiyun #define PACKET_ARP			2
207*4882a593Smuzhiyun #define PACKET_EAPOL			3
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define	MAX_SUPPORT_WOL_PATTERN_NUM	16
210*4882a593Smuzhiyun #define	RSVD_WOL_PATTERN_NUM		1
211*4882a593Smuzhiyun #define	WKFMCAM_ADDR_NUM		6
212*4882a593Smuzhiyun #define	WKFMCAM_SIZE			24
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define	MAX_WOL_BIT_MASK_SIZE		16
215*4882a593Smuzhiyun /* MIN LEN keeps 13 here */
216*4882a593Smuzhiyun #define	MIN_WOL_PATTERN_SIZE		13
217*4882a593Smuzhiyun #define	MAX_WOL_PATTERN_SIZE		128
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define	WAKE_ON_MAGIC_PACKET		BIT(0)
220*4882a593Smuzhiyun #define	WAKE_ON_PATTERN_MATCH		BIT(1)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define	WOL_REASON_PTK_UPDATE		BIT(0)
223*4882a593Smuzhiyun #define	WOL_REASON_GTK_UPDATE		BIT(1)
224*4882a593Smuzhiyun #define	WOL_REASON_DISASSOC		BIT(2)
225*4882a593Smuzhiyun #define	WOL_REASON_DEAUTH		BIT(3)
226*4882a593Smuzhiyun #define	WOL_REASON_AP_LOST		BIT(4)
227*4882a593Smuzhiyun #define	WOL_REASON_MAGIC_PKT		BIT(5)
228*4882a593Smuzhiyun #define	WOL_REASON_UNICAST_PKT		BIT(6)
229*4882a593Smuzhiyun #define	WOL_REASON_PATTERN_PKT		BIT(7)
230*4882a593Smuzhiyun #define	WOL_REASON_RTD3_SSID_MATCH	BIT(8)
231*4882a593Smuzhiyun #define	WOL_REASON_REALWOW_V2_WAKEUPPKT	BIT(9)
232*4882a593Smuzhiyun #define	WOL_REASON_REALWOW_V2_ACKLOST	BIT(10)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct rtlwifi_firmware_header {
235*4882a593Smuzhiyun 	__le16 signature;
236*4882a593Smuzhiyun 	u8 category;
237*4882a593Smuzhiyun 	u8 function;
238*4882a593Smuzhiyun 	__le16 version;
239*4882a593Smuzhiyun 	u8 subversion;
240*4882a593Smuzhiyun 	u8 rsvd1;
241*4882a593Smuzhiyun 	u8 month;
242*4882a593Smuzhiyun 	u8 date;
243*4882a593Smuzhiyun 	u8 hour;
244*4882a593Smuzhiyun 	u8 minute;
245*4882a593Smuzhiyun 	__le16 ramcodesize;
246*4882a593Smuzhiyun 	__le16 rsvd2;
247*4882a593Smuzhiyun 	__le32 svnindex;
248*4882a593Smuzhiyun 	__le32 rsvd3;
249*4882a593Smuzhiyun 	__le32 rsvd4;
250*4882a593Smuzhiyun 	__le32 rsvd5;
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct txpower_info_2g {
254*4882a593Smuzhiyun 	u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
255*4882a593Smuzhiyun 	u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
256*4882a593Smuzhiyun 	/*If only one tx, only BW20 and OFDM are used.*/
257*4882a593Smuzhiyun 	u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
258*4882a593Smuzhiyun 	u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
259*4882a593Smuzhiyun 	u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
260*4882a593Smuzhiyun 	u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
261*4882a593Smuzhiyun 	u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
262*4882a593Smuzhiyun 	u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun struct txpower_info_5g {
266*4882a593Smuzhiyun 	u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
267*4882a593Smuzhiyun 	/*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
268*4882a593Smuzhiyun 	u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
269*4882a593Smuzhiyun 	u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
270*4882a593Smuzhiyun 	u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
271*4882a593Smuzhiyun 	u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
272*4882a593Smuzhiyun 	u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun enum rate_section {
276*4882a593Smuzhiyun 	CCK = 0,
277*4882a593Smuzhiyun 	OFDM,
278*4882a593Smuzhiyun 	HT_MCS0_MCS7,
279*4882a593Smuzhiyun 	HT_MCS8_MCS15,
280*4882a593Smuzhiyun 	VHT_1SSMCS0_1SSMCS9,
281*4882a593Smuzhiyun 	VHT_2SSMCS0_2SSMCS9,
282*4882a593Smuzhiyun 	MAX_RATE_SECTION,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun enum intf_type {
286*4882a593Smuzhiyun 	INTF_PCI = 0,
287*4882a593Smuzhiyun 	INTF_USB = 1,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun enum radio_path {
291*4882a593Smuzhiyun 	RF90_PATH_A = 0,
292*4882a593Smuzhiyun 	RF90_PATH_B = 1,
293*4882a593Smuzhiyun 	RF90_PATH_C = 2,
294*4882a593Smuzhiyun 	RF90_PATH_D = 3,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun enum radio_mask {
298*4882a593Smuzhiyun 	RF_MASK_A = BIT(0),
299*4882a593Smuzhiyun 	RF_MASK_B = BIT(1),
300*4882a593Smuzhiyun 	RF_MASK_C = BIT(2),
301*4882a593Smuzhiyun 	RF_MASK_D = BIT(3),
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun enum regulation_txpwr_lmt {
305*4882a593Smuzhiyun 	TXPWR_LMT_FCC = 0,
306*4882a593Smuzhiyun 	TXPWR_LMT_MKK = 1,
307*4882a593Smuzhiyun 	TXPWR_LMT_ETSI = 2,
308*4882a593Smuzhiyun 	TXPWR_LMT_WW = 3,
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	TXPWR_LMT_MAX_REGULATION_NUM = 4
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun enum rt_eeprom_type {
314*4882a593Smuzhiyun 	EEPROM_93C46,
315*4882a593Smuzhiyun 	EEPROM_93C56,
316*4882a593Smuzhiyun 	EEPROM_BOOT_EFUSE,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun enum ttl_status {
320*4882a593Smuzhiyun 	RTL_STATUS_INTERFACE_START = 0,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun enum hardware_type {
324*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192E,
325*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192U,
326*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192SE,
327*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192SU,
328*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192CE,
329*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192CU,
330*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192DE,
331*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192DU,
332*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8723AE,
333*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8723U,
334*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8188EE,
335*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8723BE,
336*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8192EE,
337*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8821AE,
338*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8812AE,
339*4882a593Smuzhiyun 	HARDWARE_TYPE_RTL8822BE,
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* keep it last */
342*4882a593Smuzhiyun 	HARDWARE_TYPE_NUM
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define RTL_HW_TYPE(rtlpriv)	(rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
346*4882a593Smuzhiyun #define IS_NEW_GENERATION_IC(rtlpriv)			\
347*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
348*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8192CE(rtlpriv)		\
349*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
350*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8812(rtlpriv)			\
351*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
352*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8821(rtlpriv)			\
353*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
354*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8723A(rtlpriv)			\
355*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
356*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8723B(rtlpriv)			\
357*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
358*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8192E(rtlpriv)			\
359*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
360*4882a593Smuzhiyun #define IS_HARDWARE_TYPE_8822B(rtlpriv)			\
361*4882a593Smuzhiyun 			(RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define RX_HAL_IS_CCK_RATE(rxmcs)			\
364*4882a593Smuzhiyun 	((rxmcs) == DESC_RATE1M ||			\
365*4882a593Smuzhiyun 	 (rxmcs) == DESC_RATE2M ||			\
366*4882a593Smuzhiyun 	 (rxmcs) == DESC_RATE5_5M ||			\
367*4882a593Smuzhiyun 	 (rxmcs) == DESC_RATE11M)
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun enum scan_operation_backup_opt {
370*4882a593Smuzhiyun 	SCAN_OPT_BACKUP = 0,
371*4882a593Smuzhiyun 	SCAN_OPT_BACKUP_BAND0 = 0,
372*4882a593Smuzhiyun 	SCAN_OPT_BACKUP_BAND1,
373*4882a593Smuzhiyun 	SCAN_OPT_RESTORE,
374*4882a593Smuzhiyun 	SCAN_OPT_MAX
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*RF state.*/
378*4882a593Smuzhiyun enum rf_pwrstate {
379*4882a593Smuzhiyun 	ERFON,
380*4882a593Smuzhiyun 	ERFSLEEP,
381*4882a593Smuzhiyun 	ERFOFF
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun struct bb_reg_def {
385*4882a593Smuzhiyun 	u32 rfintfs;
386*4882a593Smuzhiyun 	u32 rfintfi;
387*4882a593Smuzhiyun 	u32 rfintfo;
388*4882a593Smuzhiyun 	u32 rfintfe;
389*4882a593Smuzhiyun 	u32 rf3wire_offset;
390*4882a593Smuzhiyun 	u32 rflssi_select;
391*4882a593Smuzhiyun 	u32 rftxgain_stage;
392*4882a593Smuzhiyun 	u32 rfhssi_para1;
393*4882a593Smuzhiyun 	u32 rfhssi_para2;
394*4882a593Smuzhiyun 	u32 rfsw_ctrl;
395*4882a593Smuzhiyun 	u32 rfagc_control1;
396*4882a593Smuzhiyun 	u32 rfagc_control2;
397*4882a593Smuzhiyun 	u32 rfrxiq_imbal;
398*4882a593Smuzhiyun 	u32 rfrx_afe;
399*4882a593Smuzhiyun 	u32 rftxiq_imbal;
400*4882a593Smuzhiyun 	u32 rftx_afe;
401*4882a593Smuzhiyun 	u32 rf_rb;		/* rflssi_readback */
402*4882a593Smuzhiyun 	u32 rf_rbpi;		/* rflssi_readbackpi */
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun enum io_type {
406*4882a593Smuzhiyun 	IO_CMD_PAUSE_DM_BY_SCAN = 0,
407*4882a593Smuzhiyun 	IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
408*4882a593Smuzhiyun 	IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
409*4882a593Smuzhiyun 	IO_CMD_RESUME_DM_BY_SCAN = 2,
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun enum hw_variables {
413*4882a593Smuzhiyun 	HW_VAR_ETHER_ADDR = 0x0,
414*4882a593Smuzhiyun 	HW_VAR_MULTICAST_REG = 0x1,
415*4882a593Smuzhiyun 	HW_VAR_BASIC_RATE = 0x2,
416*4882a593Smuzhiyun 	HW_VAR_BSSID = 0x3,
417*4882a593Smuzhiyun 	HW_VAR_MEDIA_STATUS = 0x4,
418*4882a593Smuzhiyun 	HW_VAR_SECURITY_CONF = 0x5,
419*4882a593Smuzhiyun 	HW_VAR_BEACON_INTERVAL = 0x6,
420*4882a593Smuzhiyun 	HW_VAR_ATIM_WINDOW = 0x7,
421*4882a593Smuzhiyun 	HW_VAR_LISTEN_INTERVAL = 0x8,
422*4882a593Smuzhiyun 	HW_VAR_CS_COUNTER = 0x9,
423*4882a593Smuzhiyun 	HW_VAR_DEFAULTKEY0 = 0xa,
424*4882a593Smuzhiyun 	HW_VAR_DEFAULTKEY1 = 0xb,
425*4882a593Smuzhiyun 	HW_VAR_DEFAULTKEY2 = 0xc,
426*4882a593Smuzhiyun 	HW_VAR_DEFAULTKEY3 = 0xd,
427*4882a593Smuzhiyun 	HW_VAR_SIFS = 0xe,
428*4882a593Smuzhiyun 	HW_VAR_R2T_SIFS = 0xf,
429*4882a593Smuzhiyun 	HW_VAR_DIFS = 0x10,
430*4882a593Smuzhiyun 	HW_VAR_EIFS = 0x11,
431*4882a593Smuzhiyun 	HW_VAR_SLOT_TIME = 0x12,
432*4882a593Smuzhiyun 	HW_VAR_ACK_PREAMBLE = 0x13,
433*4882a593Smuzhiyun 	HW_VAR_CW_CONFIG = 0x14,
434*4882a593Smuzhiyun 	HW_VAR_CW_VALUES = 0x15,
435*4882a593Smuzhiyun 	HW_VAR_RATE_FALLBACK_CONTROL = 0x16,
436*4882a593Smuzhiyun 	HW_VAR_CONTENTION_WINDOW = 0x17,
437*4882a593Smuzhiyun 	HW_VAR_RETRY_COUNT = 0x18,
438*4882a593Smuzhiyun 	HW_VAR_TR_SWITCH = 0x19,
439*4882a593Smuzhiyun 	HW_VAR_COMMAND = 0x1a,
440*4882a593Smuzhiyun 	HW_VAR_WPA_CONFIG = 0x1b,
441*4882a593Smuzhiyun 	HW_VAR_AMPDU_MIN_SPACE = 0x1c,
442*4882a593Smuzhiyun 	HW_VAR_SHORTGI_DENSITY = 0x1d,
443*4882a593Smuzhiyun 	HW_VAR_AMPDU_FACTOR = 0x1e,
444*4882a593Smuzhiyun 	HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
445*4882a593Smuzhiyun 	HW_VAR_AC_PARAM = 0x20,
446*4882a593Smuzhiyun 	HW_VAR_ACM_CTRL = 0x21,
447*4882a593Smuzhiyun 	HW_VAR_DIS_REQ_QSIZE = 0x22,
448*4882a593Smuzhiyun 	HW_VAR_CCX_CHNL_LOAD = 0x23,
449*4882a593Smuzhiyun 	HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
450*4882a593Smuzhiyun 	HW_VAR_CCX_CLM_NHM = 0x25,
451*4882a593Smuzhiyun 	HW_VAR_TXOPLIMIT = 0x26,
452*4882a593Smuzhiyun 	HW_VAR_TURBO_MODE = 0x27,
453*4882a593Smuzhiyun 	HW_VAR_RF_STATE = 0x28,
454*4882a593Smuzhiyun 	HW_VAR_RF_OFF_BY_HW = 0x29,
455*4882a593Smuzhiyun 	HW_VAR_BUS_SPEED = 0x2a,
456*4882a593Smuzhiyun 	HW_VAR_SET_DEV_POWER = 0x2b,
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	HW_VAR_RCR = 0x2c,
459*4882a593Smuzhiyun 	HW_VAR_RATR_0 = 0x2d,
460*4882a593Smuzhiyun 	HW_VAR_RRSR = 0x2e,
461*4882a593Smuzhiyun 	HW_VAR_CPU_RST = 0x2f,
462*4882a593Smuzhiyun 	HW_VAR_CHECK_BSSID = 0x30,
463*4882a593Smuzhiyun 	HW_VAR_LBK_MODE = 0x31,
464*4882a593Smuzhiyun 	HW_VAR_AES_11N_FIX = 0x32,
465*4882a593Smuzhiyun 	HW_VAR_USB_RX_AGGR = 0x33,
466*4882a593Smuzhiyun 	HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
467*4882a593Smuzhiyun 	HW_VAR_RETRY_LIMIT = 0x35,
468*4882a593Smuzhiyun 	HW_VAR_INIT_TX_RATE = 0x36,
469*4882a593Smuzhiyun 	HW_VAR_TX_RATE_REG = 0x37,
470*4882a593Smuzhiyun 	HW_VAR_EFUSE_USAGE = 0x38,
471*4882a593Smuzhiyun 	HW_VAR_EFUSE_BYTES = 0x39,
472*4882a593Smuzhiyun 	HW_VAR_AUTOLOAD_STATUS = 0x3a,
473*4882a593Smuzhiyun 	HW_VAR_RF_2R_DISABLE = 0x3b,
474*4882a593Smuzhiyun 	HW_VAR_SET_RPWM = 0x3c,
475*4882a593Smuzhiyun 	HW_VAR_H2C_FW_PWRMODE = 0x3d,
476*4882a593Smuzhiyun 	HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
477*4882a593Smuzhiyun 	HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
478*4882a593Smuzhiyun 	HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
479*4882a593Smuzhiyun 	HW_VAR_FW_PSMODE_STATUS = 0x41,
480*4882a593Smuzhiyun 	HW_VAR_INIT_RTS_RATE = 0x42,
481*4882a593Smuzhiyun 	HW_VAR_RESUME_CLK_ON = 0x43,
482*4882a593Smuzhiyun 	HW_VAR_FW_LPS_ACTION = 0x44,
483*4882a593Smuzhiyun 	HW_VAR_1X1_RECV_COMBINE = 0x45,
484*4882a593Smuzhiyun 	HW_VAR_STOP_SEND_BEACON = 0x46,
485*4882a593Smuzhiyun 	HW_VAR_TSF_TIMER = 0x47,
486*4882a593Smuzhiyun 	HW_VAR_IO_CMD = 0x48,
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	HW_VAR_RF_RECOVERY = 0x49,
489*4882a593Smuzhiyun 	HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
490*4882a593Smuzhiyun 	HW_VAR_WF_MASK = 0x4b,
491*4882a593Smuzhiyun 	HW_VAR_WF_CRC = 0x4c,
492*4882a593Smuzhiyun 	HW_VAR_WF_IS_MAC_ADDR = 0x4d,
493*4882a593Smuzhiyun 	HW_VAR_H2C_FW_OFFLOAD = 0x4e,
494*4882a593Smuzhiyun 	HW_VAR_RESET_WFCRC = 0x4f,
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	HW_VAR_HANDLE_FW_C2H = 0x50,
497*4882a593Smuzhiyun 	HW_VAR_DL_FW_RSVD_PAGE = 0x51,
498*4882a593Smuzhiyun 	HW_VAR_AID = 0x52,
499*4882a593Smuzhiyun 	HW_VAR_HW_SEQ_ENABLE = 0x53,
500*4882a593Smuzhiyun 	HW_VAR_CORRECT_TSF = 0x54,
501*4882a593Smuzhiyun 	HW_VAR_BCN_VALID = 0x55,
502*4882a593Smuzhiyun 	HW_VAR_FWLPS_RF_ON = 0x56,
503*4882a593Smuzhiyun 	HW_VAR_DUAL_TSF_RST = 0x57,
504*4882a593Smuzhiyun 	HW_VAR_SWITCH_EPHY_WOWLAN = 0x58,
505*4882a593Smuzhiyun 	HW_VAR_INT_MIGRATION = 0x59,
506*4882a593Smuzhiyun 	HW_VAR_INT_AC = 0x5a,
507*4882a593Smuzhiyun 	HW_VAR_RF_TIMING = 0x5b,
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	HAL_DEF_WOWLAN = 0x5c,
510*4882a593Smuzhiyun 	HW_VAR_MRC = 0x5d,
511*4882a593Smuzhiyun 	HW_VAR_KEEP_ALIVE = 0x5e,
512*4882a593Smuzhiyun 	HW_VAR_NAV_UPPER = 0x5f,
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	HW_VAR_MGT_FILTER = 0x60,
515*4882a593Smuzhiyun 	HW_VAR_CTRL_FILTER = 0x61,
516*4882a593Smuzhiyun 	HW_VAR_DATA_FILTER = 0x62,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun enum rt_media_status {
520*4882a593Smuzhiyun 	RT_MEDIA_DISCONNECT = 0,
521*4882a593Smuzhiyun 	RT_MEDIA_CONNECT = 1
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun enum rt_oem_id {
525*4882a593Smuzhiyun 	RT_CID_DEFAULT = 0,
526*4882a593Smuzhiyun 	RT_CID_8187_ALPHA0 = 1,
527*4882a593Smuzhiyun 	RT_CID_8187_SERCOMM_PS = 2,
528*4882a593Smuzhiyun 	RT_CID_8187_HW_LED = 3,
529*4882a593Smuzhiyun 	RT_CID_8187_NETGEAR = 4,
530*4882a593Smuzhiyun 	RT_CID_WHQL = 5,
531*4882a593Smuzhiyun 	RT_CID_819X_CAMEO = 6,
532*4882a593Smuzhiyun 	RT_CID_819X_RUNTOP = 7,
533*4882a593Smuzhiyun 	RT_CID_819X_SENAO = 8,
534*4882a593Smuzhiyun 	RT_CID_TOSHIBA = 9,
535*4882a593Smuzhiyun 	RT_CID_819X_NETCORE = 10,
536*4882a593Smuzhiyun 	RT_CID_NETTRONIX = 11,
537*4882a593Smuzhiyun 	RT_CID_DLINK = 12,
538*4882a593Smuzhiyun 	RT_CID_PRONET = 13,
539*4882a593Smuzhiyun 	RT_CID_COREGA = 14,
540*4882a593Smuzhiyun 	RT_CID_819X_ALPHA = 15,
541*4882a593Smuzhiyun 	RT_CID_819X_SITECOM = 16,
542*4882a593Smuzhiyun 	RT_CID_CCX = 17,
543*4882a593Smuzhiyun 	RT_CID_819X_LENOVO = 18,
544*4882a593Smuzhiyun 	RT_CID_819X_QMI = 19,
545*4882a593Smuzhiyun 	RT_CID_819X_EDIMAX_BELKIN = 20,
546*4882a593Smuzhiyun 	RT_CID_819X_SERCOMM_BELKIN = 21,
547*4882a593Smuzhiyun 	RT_CID_819X_CAMEO1 = 22,
548*4882a593Smuzhiyun 	RT_CID_819X_MSI = 23,
549*4882a593Smuzhiyun 	RT_CID_819X_ACER = 24,
550*4882a593Smuzhiyun 	RT_CID_819X_HP = 27,
551*4882a593Smuzhiyun 	RT_CID_819X_CLEVO = 28,
552*4882a593Smuzhiyun 	RT_CID_819X_ARCADYAN_BELKIN = 29,
553*4882a593Smuzhiyun 	RT_CID_819X_SAMSUNG = 30,
554*4882a593Smuzhiyun 	RT_CID_819X_WNC_COREGA = 31,
555*4882a593Smuzhiyun 	RT_CID_819X_FOXCOON = 32,
556*4882a593Smuzhiyun 	RT_CID_819X_DELL = 33,
557*4882a593Smuzhiyun 	RT_CID_819X_PRONETS = 34,
558*4882a593Smuzhiyun 	RT_CID_819X_EDIMAX_ASUS = 35,
559*4882a593Smuzhiyun 	RT_CID_NETGEAR = 36,
560*4882a593Smuzhiyun 	RT_CID_PLANEX = 37,
561*4882a593Smuzhiyun 	RT_CID_CC_C = 38,
562*4882a593Smuzhiyun 	RT_CID_LENOVO_CHINA = 40,
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun enum hw_descs {
566*4882a593Smuzhiyun 	HW_DESC_OWN,
567*4882a593Smuzhiyun 	HW_DESC_RXOWN,
568*4882a593Smuzhiyun 	HW_DESC_TX_NEXTDESC_ADDR,
569*4882a593Smuzhiyun 	HW_DESC_TXBUFF_ADDR,
570*4882a593Smuzhiyun 	HW_DESC_RXBUFF_ADDR,
571*4882a593Smuzhiyun 	HW_DESC_RXPKT_LEN,
572*4882a593Smuzhiyun 	HW_DESC_RXERO,
573*4882a593Smuzhiyun 	HW_DESC_RX_PREPARE,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun enum prime_sc {
577*4882a593Smuzhiyun 	PRIME_CHNL_OFFSET_DONT_CARE = 0,
578*4882a593Smuzhiyun 	PRIME_CHNL_OFFSET_LOWER = 1,
579*4882a593Smuzhiyun 	PRIME_CHNL_OFFSET_UPPER = 2,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun enum rf_type {
583*4882a593Smuzhiyun 	RF_1T1R = 0,
584*4882a593Smuzhiyun 	RF_1T2R = 1,
585*4882a593Smuzhiyun 	RF_2T2R = 2,
586*4882a593Smuzhiyun 	RF_2T2R_GREEN = 3,
587*4882a593Smuzhiyun 	RF_2T3R = 4,
588*4882a593Smuzhiyun 	RF_2T4R = 5,
589*4882a593Smuzhiyun 	RF_3T3R = 6,
590*4882a593Smuzhiyun 	RF_3T4R = 7,
591*4882a593Smuzhiyun 	RF_4T4R = 8,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun enum ht_channel_width {
595*4882a593Smuzhiyun 	HT_CHANNEL_WIDTH_20 = 0,
596*4882a593Smuzhiyun 	HT_CHANNEL_WIDTH_20_40 = 1,
597*4882a593Smuzhiyun 	HT_CHANNEL_WIDTH_80 = 2,
598*4882a593Smuzhiyun 	HT_CHANNEL_WIDTH_MAX,
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /* Ref: 802.11i spec D10.0 7.3.2.25.1
602*4882a593Smuzhiyun  * Cipher Suites Encryption Algorithms
603*4882a593Smuzhiyun  */
604*4882a593Smuzhiyun enum rt_enc_alg {
605*4882a593Smuzhiyun 	NO_ENCRYPTION = 0,
606*4882a593Smuzhiyun 	WEP40_ENCRYPTION = 1,
607*4882a593Smuzhiyun 	TKIP_ENCRYPTION = 2,
608*4882a593Smuzhiyun 	RSERVED_ENCRYPTION = 3,
609*4882a593Smuzhiyun 	AESCCMP_ENCRYPTION = 4,
610*4882a593Smuzhiyun 	WEP104_ENCRYPTION = 5,
611*4882a593Smuzhiyun 	AESCMAC_ENCRYPTION = 6,	/*IEEE802.11w */
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun enum rtl_hal_state {
615*4882a593Smuzhiyun 	_HAL_STATE_STOP = 0,
616*4882a593Smuzhiyun 	_HAL_STATE_START = 1,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun enum rtl_desc_rate {
620*4882a593Smuzhiyun 	DESC_RATE1M = 0x00,
621*4882a593Smuzhiyun 	DESC_RATE2M = 0x01,
622*4882a593Smuzhiyun 	DESC_RATE5_5M = 0x02,
623*4882a593Smuzhiyun 	DESC_RATE11M = 0x03,
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	DESC_RATE6M = 0x04,
626*4882a593Smuzhiyun 	DESC_RATE9M = 0x05,
627*4882a593Smuzhiyun 	DESC_RATE12M = 0x06,
628*4882a593Smuzhiyun 	DESC_RATE18M = 0x07,
629*4882a593Smuzhiyun 	DESC_RATE24M = 0x08,
630*4882a593Smuzhiyun 	DESC_RATE36M = 0x09,
631*4882a593Smuzhiyun 	DESC_RATE48M = 0x0a,
632*4882a593Smuzhiyun 	DESC_RATE54M = 0x0b,
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	DESC_RATEMCS0 = 0x0c,
635*4882a593Smuzhiyun 	DESC_RATEMCS1 = 0x0d,
636*4882a593Smuzhiyun 	DESC_RATEMCS2 = 0x0e,
637*4882a593Smuzhiyun 	DESC_RATEMCS3 = 0x0f,
638*4882a593Smuzhiyun 	DESC_RATEMCS4 = 0x10,
639*4882a593Smuzhiyun 	DESC_RATEMCS5 = 0x11,
640*4882a593Smuzhiyun 	DESC_RATEMCS6 = 0x12,
641*4882a593Smuzhiyun 	DESC_RATEMCS7 = 0x13,
642*4882a593Smuzhiyun 	DESC_RATEMCS8 = 0x14,
643*4882a593Smuzhiyun 	DESC_RATEMCS9 = 0x15,
644*4882a593Smuzhiyun 	DESC_RATEMCS10 = 0x16,
645*4882a593Smuzhiyun 	DESC_RATEMCS11 = 0x17,
646*4882a593Smuzhiyun 	DESC_RATEMCS12 = 0x18,
647*4882a593Smuzhiyun 	DESC_RATEMCS13 = 0x19,
648*4882a593Smuzhiyun 	DESC_RATEMCS14 = 0x1a,
649*4882a593Smuzhiyun 	DESC_RATEMCS15 = 0x1b,
650*4882a593Smuzhiyun 	DESC_RATEMCS15_SG = 0x1c,
651*4882a593Smuzhiyun 	DESC_RATEMCS32 = 0x20,
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS0 = 0x2c,
654*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS1 = 0x2d,
655*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS2 = 0x2e,
656*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS3 = 0x2f,
657*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS4 = 0x30,
658*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS5 = 0x31,
659*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS6 = 0x32,
660*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS7 = 0x33,
661*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS8 = 0x34,
662*4882a593Smuzhiyun 	DESC_RATEVHT1SS_MCS9 = 0x35,
663*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS0 = 0x36,
664*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS1 = 0x37,
665*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS2 = 0x38,
666*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS3 = 0x39,
667*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS4 = 0x3a,
668*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS5 = 0x3b,
669*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS6 = 0x3c,
670*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS7 = 0x3d,
671*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS8 = 0x3e,
672*4882a593Smuzhiyun 	DESC_RATEVHT2SS_MCS9 = 0x3f,
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun enum rtl_var_map {
676*4882a593Smuzhiyun 	/*reg map */
677*4882a593Smuzhiyun 	SYS_ISO_CTRL = 0,
678*4882a593Smuzhiyun 	SYS_FUNC_EN,
679*4882a593Smuzhiyun 	SYS_CLK,
680*4882a593Smuzhiyun 	MAC_RCR_AM,
681*4882a593Smuzhiyun 	MAC_RCR_AB,
682*4882a593Smuzhiyun 	MAC_RCR_ACRC32,
683*4882a593Smuzhiyun 	MAC_RCR_ACF,
684*4882a593Smuzhiyun 	MAC_RCR_AAP,
685*4882a593Smuzhiyun 	MAC_HIMR,
686*4882a593Smuzhiyun 	MAC_HIMRE,
687*4882a593Smuzhiyun 	MAC_HSISR,
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/*efuse map */
690*4882a593Smuzhiyun 	EFUSE_TEST,
691*4882a593Smuzhiyun 	EFUSE_CTRL,
692*4882a593Smuzhiyun 	EFUSE_CLK,
693*4882a593Smuzhiyun 	EFUSE_CLK_CTRL,
694*4882a593Smuzhiyun 	EFUSE_PWC_EV12V,
695*4882a593Smuzhiyun 	EFUSE_FEN_ELDR,
696*4882a593Smuzhiyun 	EFUSE_LOADER_CLK_EN,
697*4882a593Smuzhiyun 	EFUSE_ANA8M,
698*4882a593Smuzhiyun 	EFUSE_HWSET_MAX_SIZE,
699*4882a593Smuzhiyun 	EFUSE_MAX_SECTION_MAP,
700*4882a593Smuzhiyun 	EFUSE_REAL_CONTENT_SIZE,
701*4882a593Smuzhiyun 	EFUSE_OOB_PROTECT_BYTES_LEN,
702*4882a593Smuzhiyun 	EFUSE_ACCESS,
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	/*CAM map */
705*4882a593Smuzhiyun 	RWCAM,
706*4882a593Smuzhiyun 	WCAMI,
707*4882a593Smuzhiyun 	RCAMO,
708*4882a593Smuzhiyun 	CAMDBG,
709*4882a593Smuzhiyun 	SECR,
710*4882a593Smuzhiyun 	SEC_CAM_NONE,
711*4882a593Smuzhiyun 	SEC_CAM_WEP40,
712*4882a593Smuzhiyun 	SEC_CAM_TKIP,
713*4882a593Smuzhiyun 	SEC_CAM_AES,
714*4882a593Smuzhiyun 	SEC_CAM_WEP104,
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	/*IMR map */
717*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT6,	/*Beacon DMA Interrupt 6 */
718*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT5,	/*Beacon DMA Interrupt 5 */
719*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT4,	/*Beacon DMA Interrupt 4 */
720*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT3,	/*Beacon DMA Interrupt 3 */
721*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT2,	/*Beacon DMA Interrupt 2 */
722*4882a593Smuzhiyun 	RTL_IMR_BCNDMAINT1,	/*Beacon DMA Interrupt 1 */
723*4882a593Smuzhiyun 	RTL_IMR_BCNDOK8,	/*Beacon Queue DMA OK Interrup 8 */
724*4882a593Smuzhiyun 	RTL_IMR_BCNDOK7,	/*Beacon Queue DMA OK Interrup 7 */
725*4882a593Smuzhiyun 	RTL_IMR_BCNDOK6,	/*Beacon Queue DMA OK Interrup 6 */
726*4882a593Smuzhiyun 	RTL_IMR_BCNDOK5,	/*Beacon Queue DMA OK Interrup 5 */
727*4882a593Smuzhiyun 	RTL_IMR_BCNDOK4,	/*Beacon Queue DMA OK Interrup 4 */
728*4882a593Smuzhiyun 	RTL_IMR_BCNDOK3,	/*Beacon Queue DMA OK Interrup 3 */
729*4882a593Smuzhiyun 	RTL_IMR_BCNDOK2,	/*Beacon Queue DMA OK Interrup 2 */
730*4882a593Smuzhiyun 	RTL_IMR_BCNDOK1,	/*Beacon Queue DMA OK Interrup 1 */
731*4882a593Smuzhiyun 	RTL_IMR_TIMEOUT2,	/*Timeout interrupt 2 */
732*4882a593Smuzhiyun 	RTL_IMR_TIMEOUT1,	/*Timeout interrupt 1 */
733*4882a593Smuzhiyun 	RTL_IMR_TXFOVW,		/*Transmit FIFO Overflow */
734*4882a593Smuzhiyun 	RTL_IMR_PSTIMEOUT,	/*Power save time out interrupt */
735*4882a593Smuzhiyun 	RTL_IMR_BCNINT,		/*Beacon DMA Interrupt 0 */
736*4882a593Smuzhiyun 	RTL_IMR_RXFOVW,		/*Receive FIFO Overflow */
737*4882a593Smuzhiyun 	RTL_IMR_RDU,		/*Receive Descriptor Unavailable */
738*4882a593Smuzhiyun 	RTL_IMR_ATIMEND,	/*For 92C,ATIM Window End Interrupt */
739*4882a593Smuzhiyun 	RTL_IMR_H2CDOK,		/*H2C Queue DMA OK Interrupt */
740*4882a593Smuzhiyun 	RTL_IMR_BDOK,		/*Beacon Queue DMA OK Interrup */
741*4882a593Smuzhiyun 	RTL_IMR_HIGHDOK,	/*High Queue DMA OK Interrupt */
742*4882a593Smuzhiyun 	RTL_IMR_COMDOK,		/*Command Queue DMA OK Interrupt*/
743*4882a593Smuzhiyun 	RTL_IMR_TBDOK,		/*Transmit Beacon OK interrup */
744*4882a593Smuzhiyun 	RTL_IMR_MGNTDOK,	/*Management Queue DMA OK Interrupt */
745*4882a593Smuzhiyun 	RTL_IMR_TBDER,		/*For 92C,Transmit Beacon Error Interrupt */
746*4882a593Smuzhiyun 	RTL_IMR_BKDOK,		/*AC_BK DMA OK Interrupt */
747*4882a593Smuzhiyun 	RTL_IMR_BEDOK,		/*AC_BE DMA OK Interrupt */
748*4882a593Smuzhiyun 	RTL_IMR_VIDOK,		/*AC_VI DMA OK Interrupt */
749*4882a593Smuzhiyun 	RTL_IMR_VODOK,		/*AC_VO DMA Interrupt */
750*4882a593Smuzhiyun 	RTL_IMR_ROK,		/*Receive DMA OK Interrupt */
751*4882a593Smuzhiyun 	RTL_IMR_HSISR_IND,	/*HSISR Interrupt*/
752*4882a593Smuzhiyun 	RTL_IBSS_INT_MASKS,	/*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
753*4882a593Smuzhiyun 				 * RTL_IMR_TBDER)
754*4882a593Smuzhiyun 				 */
755*4882a593Smuzhiyun 	RTL_IMR_C2HCMD,		/*fw interrupt*/
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/*CCK Rates, TxHT = 0 */
758*4882a593Smuzhiyun 	RTL_RC_CCK_RATE1M,
759*4882a593Smuzhiyun 	RTL_RC_CCK_RATE2M,
760*4882a593Smuzhiyun 	RTL_RC_CCK_RATE5_5M,
761*4882a593Smuzhiyun 	RTL_RC_CCK_RATE11M,
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	/*OFDM Rates, TxHT = 0 */
764*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE6M,
765*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE9M,
766*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE12M,
767*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE18M,
768*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE24M,
769*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE36M,
770*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE48M,
771*4882a593Smuzhiyun 	RTL_RC_OFDM_RATE54M,
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	RTL_RC_HT_RATEMCS7,
774*4882a593Smuzhiyun 	RTL_RC_HT_RATEMCS15,
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_1SS_MCS7,
777*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_1SS_MCS8,
778*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_1SS_MCS9,
779*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_2SS_MCS7,
780*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_2SS_MCS8,
781*4882a593Smuzhiyun 	RTL_RC_VHT_RATE_2SS_MCS9,
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/*keep it last */
784*4882a593Smuzhiyun 	RTL_VAR_MAP_MAX,
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /*Firmware PS mode for control LPS.*/
788*4882a593Smuzhiyun enum _fw_ps_mode {
789*4882a593Smuzhiyun 	FW_PS_ACTIVE_MODE = 0,
790*4882a593Smuzhiyun 	FW_PS_MIN_MODE = 1,
791*4882a593Smuzhiyun 	FW_PS_MAX_MODE = 2,
792*4882a593Smuzhiyun 	FW_PS_DTIM_MODE = 3,
793*4882a593Smuzhiyun 	FW_PS_VOIP_MODE = 4,
794*4882a593Smuzhiyun 	FW_PS_UAPSD_WMM_MODE = 5,
795*4882a593Smuzhiyun 	FW_PS_UAPSD_MODE = 6,
796*4882a593Smuzhiyun 	FW_PS_IBSS_MODE = 7,
797*4882a593Smuzhiyun 	FW_PS_WWLAN_MODE = 8,
798*4882a593Smuzhiyun 	FW_PS_PM_RADIO_OFF = 9,
799*4882a593Smuzhiyun 	FW_PS_PM_CARD_DISABLE = 10,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun enum rt_psmode {
803*4882a593Smuzhiyun 	EACTIVE,		/*Active/Continuous access. */
804*4882a593Smuzhiyun 	EMAXPS,			/*Max power save mode. */
805*4882a593Smuzhiyun 	EFASTPS,		/*Fast power save mode. */
806*4882a593Smuzhiyun 	EAUTOPS,		/*Auto power save mode. */
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /*LED related.*/
810*4882a593Smuzhiyun enum led_ctl_mode {
811*4882a593Smuzhiyun 	LED_CTL_POWER_ON = 1,
812*4882a593Smuzhiyun 	LED_CTL_LINK = 2,
813*4882a593Smuzhiyun 	LED_CTL_NO_LINK = 3,
814*4882a593Smuzhiyun 	LED_CTL_TX = 4,
815*4882a593Smuzhiyun 	LED_CTL_RX = 5,
816*4882a593Smuzhiyun 	LED_CTL_SITE_SURVEY = 6,
817*4882a593Smuzhiyun 	LED_CTL_POWER_OFF = 7,
818*4882a593Smuzhiyun 	LED_CTL_START_TO_LINK = 8,
819*4882a593Smuzhiyun 	LED_CTL_START_WPS = 9,
820*4882a593Smuzhiyun 	LED_CTL_STOP_WPS = 10,
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun enum rtl_led_pin {
824*4882a593Smuzhiyun 	LED_PIN_GPIO0,
825*4882a593Smuzhiyun 	LED_PIN_LED0,
826*4882a593Smuzhiyun 	LED_PIN_LED1,
827*4882a593Smuzhiyun 	LED_PIN_LED2
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /*QoS related.*/
831*4882a593Smuzhiyun /*acm implementation method.*/
832*4882a593Smuzhiyun enum acm_method {
833*4882a593Smuzhiyun 	EACMWAY0_SWANDHW = 0,
834*4882a593Smuzhiyun 	EACMWAY1_HW = 1,
835*4882a593Smuzhiyun 	EACMWAY2_SW = 2,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun enum macphy_mode {
839*4882a593Smuzhiyun 	SINGLEMAC_SINGLEPHY = 0,
840*4882a593Smuzhiyun 	DUALMAC_DUALPHY,
841*4882a593Smuzhiyun 	DUALMAC_SINGLEPHY,
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun enum band_type {
845*4882a593Smuzhiyun 	BAND_ON_2_4G = 0,
846*4882a593Smuzhiyun 	BAND_ON_5G,
847*4882a593Smuzhiyun 	BAND_ON_BOTH,
848*4882a593Smuzhiyun 	BANDMAX
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun /* aci/aifsn Field.
852*4882a593Smuzhiyun  * Ref: WMM spec 2.2.2: WME Parameter Element, p.12.
853*4882a593Smuzhiyun  */
854*4882a593Smuzhiyun union aci_aifsn {
855*4882a593Smuzhiyun 	u8 char_data;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	struct {
858*4882a593Smuzhiyun 		u8 aifsn:4;
859*4882a593Smuzhiyun 		u8 acm:1;
860*4882a593Smuzhiyun 		u8 aci:2;
861*4882a593Smuzhiyun 		u8 reserved:1;
862*4882a593Smuzhiyun 	} f;			/* Field */
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /*mlme related.*/
866*4882a593Smuzhiyun enum wireless_mode {
867*4882a593Smuzhiyun 	WIRELESS_MODE_UNKNOWN = 0x00,
868*4882a593Smuzhiyun 	WIRELESS_MODE_A = 0x01,
869*4882a593Smuzhiyun 	WIRELESS_MODE_B = 0x02,
870*4882a593Smuzhiyun 	WIRELESS_MODE_G = 0x04,
871*4882a593Smuzhiyun 	WIRELESS_MODE_AUTO = 0x08,
872*4882a593Smuzhiyun 	WIRELESS_MODE_N_24G = 0x10,
873*4882a593Smuzhiyun 	WIRELESS_MODE_N_5G = 0x20,
874*4882a593Smuzhiyun 	WIRELESS_MODE_AC_5G = 0x40,
875*4882a593Smuzhiyun 	WIRELESS_MODE_AC_24G  = 0x80,
876*4882a593Smuzhiyun 	WIRELESS_MODE_AC_ONLY = 0x100,
877*4882a593Smuzhiyun 	WIRELESS_MODE_MAX = 0x800
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #define IS_WIRELESS_MODE_A(wirelessmode)	\
881*4882a593Smuzhiyun 	(wirelessmode == WIRELESS_MODE_A)
882*4882a593Smuzhiyun #define IS_WIRELESS_MODE_B(wirelessmode)	\
883*4882a593Smuzhiyun 	(wirelessmode == WIRELESS_MODE_B)
884*4882a593Smuzhiyun #define IS_WIRELESS_MODE_G(wirelessmode)	\
885*4882a593Smuzhiyun 	(wirelessmode == WIRELESS_MODE_G)
886*4882a593Smuzhiyun #define IS_WIRELESS_MODE_N_24G(wirelessmode)	\
887*4882a593Smuzhiyun 	(wirelessmode == WIRELESS_MODE_N_24G)
888*4882a593Smuzhiyun #define IS_WIRELESS_MODE_N_5G(wirelessmode)	\
889*4882a593Smuzhiyun 	(wirelessmode == WIRELESS_MODE_N_5G)
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun enum ratr_table_mode {
892*4882a593Smuzhiyun 	RATR_INX_WIRELESS_NGB = 0,
893*4882a593Smuzhiyun 	RATR_INX_WIRELESS_NG = 1,
894*4882a593Smuzhiyun 	RATR_INX_WIRELESS_NB = 2,
895*4882a593Smuzhiyun 	RATR_INX_WIRELESS_N = 3,
896*4882a593Smuzhiyun 	RATR_INX_WIRELESS_GB = 4,
897*4882a593Smuzhiyun 	RATR_INX_WIRELESS_G = 5,
898*4882a593Smuzhiyun 	RATR_INX_WIRELESS_B = 6,
899*4882a593Smuzhiyun 	RATR_INX_WIRELESS_MC = 7,
900*4882a593Smuzhiyun 	RATR_INX_WIRELESS_A = 8,
901*4882a593Smuzhiyun 	RATR_INX_WIRELESS_AC_5N = 8,
902*4882a593Smuzhiyun 	RATR_INX_WIRELESS_AC_24N = 9,
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun enum ratr_table_mode_new {
906*4882a593Smuzhiyun 	RATEID_IDX_BGN_40M_2SS = 0,
907*4882a593Smuzhiyun 	RATEID_IDX_BGN_40M_1SS = 1,
908*4882a593Smuzhiyun 	RATEID_IDX_BGN_20M_2SS_BN = 2,
909*4882a593Smuzhiyun 	RATEID_IDX_BGN_20M_1SS_BN = 3,
910*4882a593Smuzhiyun 	RATEID_IDX_GN_N2SS = 4,
911*4882a593Smuzhiyun 	RATEID_IDX_GN_N1SS = 5,
912*4882a593Smuzhiyun 	RATEID_IDX_BG = 6,
913*4882a593Smuzhiyun 	RATEID_IDX_G = 7,
914*4882a593Smuzhiyun 	RATEID_IDX_B = 8,
915*4882a593Smuzhiyun 	RATEID_IDX_VHT_2SS = 9,
916*4882a593Smuzhiyun 	RATEID_IDX_VHT_1SS = 10,
917*4882a593Smuzhiyun 	RATEID_IDX_MIX1 = 11,
918*4882a593Smuzhiyun 	RATEID_IDX_MIX2 = 12,
919*4882a593Smuzhiyun 	RATEID_IDX_VHT_3SS = 13,
920*4882a593Smuzhiyun 	RATEID_IDX_BGN_3SS = 14,
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun enum rtl_link_state {
924*4882a593Smuzhiyun 	MAC80211_NOLINK = 0,
925*4882a593Smuzhiyun 	MAC80211_LINKING = 1,
926*4882a593Smuzhiyun 	MAC80211_LINKED = 2,
927*4882a593Smuzhiyun 	MAC80211_LINKED_SCANNING = 3,
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun enum act_category {
931*4882a593Smuzhiyun 	ACT_CAT_QOS = 1,
932*4882a593Smuzhiyun 	ACT_CAT_DLS = 2,
933*4882a593Smuzhiyun 	ACT_CAT_BA = 3,
934*4882a593Smuzhiyun 	ACT_CAT_HT = 7,
935*4882a593Smuzhiyun 	ACT_CAT_WMM = 17,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun enum ba_action {
939*4882a593Smuzhiyun 	ACT_ADDBAREQ = 0,
940*4882a593Smuzhiyun 	ACT_ADDBARSP = 1,
941*4882a593Smuzhiyun 	ACT_DELBA = 2,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun enum rt_polarity_ctl {
945*4882a593Smuzhiyun 	RT_POLARITY_LOW_ACT = 0,
946*4882a593Smuzhiyun 	RT_POLARITY_HIGH_ACT = 1,
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
950*4882a593Smuzhiyun enum fw_wow_reason_v2 {
951*4882a593Smuzhiyun 	FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
952*4882a593Smuzhiyun 	FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
953*4882a593Smuzhiyun 	FW_WOW_V2_DISASSOC_EVENT = 0x04,
954*4882a593Smuzhiyun 	FW_WOW_V2_DEAUTH_EVENT = 0x08,
955*4882a593Smuzhiyun 	FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
956*4882a593Smuzhiyun 	FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
957*4882a593Smuzhiyun 	FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
958*4882a593Smuzhiyun 	FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
959*4882a593Smuzhiyun 	FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
960*4882a593Smuzhiyun 	FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
961*4882a593Smuzhiyun 	FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
962*4882a593Smuzhiyun 	FW_WOW_V2_REASON_MAX = 0xff,
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun enum wolpattern_type {
966*4882a593Smuzhiyun 	UNICAST_PATTERN = 0,
967*4882a593Smuzhiyun 	MULTICAST_PATTERN = 1,
968*4882a593Smuzhiyun 	BROADCAST_PATTERN = 2,
969*4882a593Smuzhiyun 	DONT_CARE_DA = 3,
970*4882a593Smuzhiyun 	UNKNOWN_TYPE = 4,
971*4882a593Smuzhiyun };
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun enum package_type {
974*4882a593Smuzhiyun 	PACKAGE_DEFAULT,
975*4882a593Smuzhiyun 	PACKAGE_QFN68,
976*4882a593Smuzhiyun 	PACKAGE_TFBGA90,
977*4882a593Smuzhiyun 	PACKAGE_TFBGA80,
978*4882a593Smuzhiyun 	PACKAGE_TFBGA79
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun enum rtl_spec_ver {
982*4882a593Smuzhiyun 	RTL_SPEC_NEW_RATEID = BIT(0),	/* use ratr_table_mode_new */
983*4882a593Smuzhiyun 	RTL_SPEC_SUPPORT_VHT = BIT(1),	/* support VHT */
984*4882a593Smuzhiyun 	RTL_SPEC_EXT_C2H = BIT(2),	/* extend FW C2H (e.g. TX REPORT) */
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun enum dm_info_query {
988*4882a593Smuzhiyun 	DM_INFO_FA_OFDM,
989*4882a593Smuzhiyun 	DM_INFO_FA_CCK,
990*4882a593Smuzhiyun 	DM_INFO_FA_TOTAL,
991*4882a593Smuzhiyun 	DM_INFO_CCA_OFDM,
992*4882a593Smuzhiyun 	DM_INFO_CCA_CCK,
993*4882a593Smuzhiyun 	DM_INFO_CCA_ALL,
994*4882a593Smuzhiyun 	DM_INFO_CRC32_OK_VHT,
995*4882a593Smuzhiyun 	DM_INFO_CRC32_OK_HT,
996*4882a593Smuzhiyun 	DM_INFO_CRC32_OK_LEGACY,
997*4882a593Smuzhiyun 	DM_INFO_CRC32_OK_CCK,
998*4882a593Smuzhiyun 	DM_INFO_CRC32_ERROR_VHT,
999*4882a593Smuzhiyun 	DM_INFO_CRC32_ERROR_HT,
1000*4882a593Smuzhiyun 	DM_INFO_CRC32_ERROR_LEGACY,
1001*4882a593Smuzhiyun 	DM_INFO_CRC32_ERROR_CCK,
1002*4882a593Smuzhiyun 	DM_INFO_EDCCA_FLAG,
1003*4882a593Smuzhiyun 	DM_INFO_OFDM_ENABLE,
1004*4882a593Smuzhiyun 	DM_INFO_CCK_ENABLE,
1005*4882a593Smuzhiyun 	DM_INFO_CRC32_OK_HT_AGG,
1006*4882a593Smuzhiyun 	DM_INFO_CRC32_ERROR_HT_AGG,
1007*4882a593Smuzhiyun 	DM_INFO_DBG_PORT_0,
1008*4882a593Smuzhiyun 	DM_INFO_CURR_IGI,
1009*4882a593Smuzhiyun 	DM_INFO_RSSI_MIN,
1010*4882a593Smuzhiyun 	DM_INFO_RSSI_MAX,
1011*4882a593Smuzhiyun 	DM_INFO_CLM_RATIO,
1012*4882a593Smuzhiyun 	DM_INFO_NHM_RATIO,
1013*4882a593Smuzhiyun 	DM_INFO_IQK_ALL,
1014*4882a593Smuzhiyun 	DM_INFO_IQK_OK,
1015*4882a593Smuzhiyun 	DM_INFO_IQK_NG,
1016*4882a593Smuzhiyun 	DM_INFO_SIZE,
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun enum rx_packet_type {
1020*4882a593Smuzhiyun 	NORMAL_RX,
1021*4882a593Smuzhiyun 	TX_REPORT1,
1022*4882a593Smuzhiyun 	TX_REPORT2,
1023*4882a593Smuzhiyun 	HIS_REPORT,
1024*4882a593Smuzhiyun 	C2H_PACKET,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun struct rtlwifi_tx_info {
1028*4882a593Smuzhiyun 	int sn;
1029*4882a593Smuzhiyun 	unsigned long send_time;
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun 
rtl_tx_skb_cb_info(struct sk_buff * skb)1032*4882a593Smuzhiyun static inline struct rtlwifi_tx_info *rtl_tx_skb_cb_info(struct sk_buff *skb)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	BUILD_BUG_ON(sizeof(struct rtlwifi_tx_info) >
1037*4882a593Smuzhiyun 		     sizeof(info->status.status_driver_data));
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return (struct rtlwifi_tx_info *)(info->status.status_driver_data);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun struct octet_string {
1043*4882a593Smuzhiyun 	u8 *octet;
1044*4882a593Smuzhiyun 	u16 length;
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun struct rtl_hdr_3addr {
1048*4882a593Smuzhiyun 	__le16 frame_ctl;
1049*4882a593Smuzhiyun 	__le16 duration_id;
1050*4882a593Smuzhiyun 	u8 addr1[ETH_ALEN];
1051*4882a593Smuzhiyun 	u8 addr2[ETH_ALEN];
1052*4882a593Smuzhiyun 	u8 addr3[ETH_ALEN];
1053*4882a593Smuzhiyun 	__le16 seq_ctl;
1054*4882a593Smuzhiyun 	u8 payload[];
1055*4882a593Smuzhiyun } __packed;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun struct rtl_info_element {
1058*4882a593Smuzhiyun 	u8 id;
1059*4882a593Smuzhiyun 	u8 len;
1060*4882a593Smuzhiyun 	u8 data[];
1061*4882a593Smuzhiyun } __packed;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun struct rtl_probe_rsp {
1064*4882a593Smuzhiyun 	struct rtl_hdr_3addr header;
1065*4882a593Smuzhiyun 	u32 time_stamp[2];
1066*4882a593Smuzhiyun 	__le16 beacon_interval;
1067*4882a593Smuzhiyun 	__le16 capability;
1068*4882a593Smuzhiyun 	/*SSID, supported rates, FH params, DS params,
1069*4882a593Smuzhiyun 	 * CF params, IBSS params, TIM (if beacon), RSN
1070*4882a593Smuzhiyun 	 */
1071*4882a593Smuzhiyun 	struct rtl_info_element info_element[];
1072*4882a593Smuzhiyun } __packed;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun /*LED related.*/
1075*4882a593Smuzhiyun /*ledpin Identify how to implement this SW led.*/
1076*4882a593Smuzhiyun struct rtl_led {
1077*4882a593Smuzhiyun 	void *hw;
1078*4882a593Smuzhiyun 	enum rtl_led_pin ledpin;
1079*4882a593Smuzhiyun 	bool ledon;
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun struct rtl_led_ctl {
1083*4882a593Smuzhiyun 	bool led_opendrain;
1084*4882a593Smuzhiyun 	struct rtl_led sw_led0;
1085*4882a593Smuzhiyun 	struct rtl_led sw_led1;
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun struct rtl_qos_parameters {
1089*4882a593Smuzhiyun 	__le16 cw_min;
1090*4882a593Smuzhiyun 	__le16 cw_max;
1091*4882a593Smuzhiyun 	u8 aifs;
1092*4882a593Smuzhiyun 	u8 flag;
1093*4882a593Smuzhiyun 	__le16 tx_op;
1094*4882a593Smuzhiyun } __packed;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun struct rt_smooth_data {
1097*4882a593Smuzhiyun 	u32 elements[100];	/*array to store values */
1098*4882a593Smuzhiyun 	u32 index;		/*index to current array to store */
1099*4882a593Smuzhiyun 	u32 total_num;		/*num of valid elements */
1100*4882a593Smuzhiyun 	u32 total_val;		/*sum of valid elements */
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun struct false_alarm_statistics {
1104*4882a593Smuzhiyun 	u32 cnt_parity_fail;
1105*4882a593Smuzhiyun 	u32 cnt_rate_illegal;
1106*4882a593Smuzhiyun 	u32 cnt_crc8_fail;
1107*4882a593Smuzhiyun 	u32 cnt_mcs_fail;
1108*4882a593Smuzhiyun 	u32 cnt_fast_fsync_fail;
1109*4882a593Smuzhiyun 	u32 cnt_sb_search_fail;
1110*4882a593Smuzhiyun 	u32 cnt_ofdm_fail;
1111*4882a593Smuzhiyun 	u32 cnt_cck_fail;
1112*4882a593Smuzhiyun 	u32 cnt_all;
1113*4882a593Smuzhiyun 	u32 cnt_ofdm_cca;
1114*4882a593Smuzhiyun 	u32 cnt_cck_cca;
1115*4882a593Smuzhiyun 	u32 cnt_cca_all;
1116*4882a593Smuzhiyun 	u32 cnt_bw_usc;
1117*4882a593Smuzhiyun 	u32 cnt_bw_lsc;
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun struct init_gain {
1121*4882a593Smuzhiyun 	u8 xaagccore1;
1122*4882a593Smuzhiyun 	u8 xbagccore1;
1123*4882a593Smuzhiyun 	u8 xcagccore1;
1124*4882a593Smuzhiyun 	u8 xdagccore1;
1125*4882a593Smuzhiyun 	u8 cca;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun struct wireless_stats {
1130*4882a593Smuzhiyun 	u64 txbytesunicast;
1131*4882a593Smuzhiyun 	u64 txbytesmulticast;
1132*4882a593Smuzhiyun 	u64 txbytesbroadcast;
1133*4882a593Smuzhiyun 	u64 rxbytesunicast;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	u64 txbytesunicast_inperiod;
1136*4882a593Smuzhiyun 	u64 rxbytesunicast_inperiod;
1137*4882a593Smuzhiyun 	u32 txbytesunicast_inperiod_tp;
1138*4882a593Smuzhiyun 	u32 rxbytesunicast_inperiod_tp;
1139*4882a593Smuzhiyun 	u64 txbytesunicast_last;
1140*4882a593Smuzhiyun 	u64 rxbytesunicast_last;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	long rx_snr_db[4];
1143*4882a593Smuzhiyun 	/*Correct smoothed ss in Dbm, only used
1144*4882a593Smuzhiyun 	 * in driver to report real power now.
1145*4882a593Smuzhiyun 	 */
1146*4882a593Smuzhiyun 	long recv_signal_power;
1147*4882a593Smuzhiyun 	long signal_quality;
1148*4882a593Smuzhiyun 	long last_sigstrength_inpercent;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	u32 rssi_calculate_cnt;
1151*4882a593Smuzhiyun 	u32 pwdb_all_cnt;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* Transformed, in dbm. Beautified signal
1154*4882a593Smuzhiyun 	 * strength for UI, not correct.
1155*4882a593Smuzhiyun 	 */
1156*4882a593Smuzhiyun 	long signal_strength;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	u8 rx_rssi_percentage[4];
1159*4882a593Smuzhiyun 	u8 rx_evm_dbm[4];
1160*4882a593Smuzhiyun 	u8 rx_evm_percentage[2];
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	u16 rx_cfo_short[4];
1163*4882a593Smuzhiyun 	u16 rx_cfo_tail[4];
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	struct rt_smooth_data ui_rssi;
1166*4882a593Smuzhiyun 	struct rt_smooth_data ui_link_quality;
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun struct rate_adaptive {
1170*4882a593Smuzhiyun 	u8 rate_adaptive_disabled;
1171*4882a593Smuzhiyun 	u8 ratr_state;
1172*4882a593Smuzhiyun 	u16 reserve;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	u32 high_rssi_thresh_for_ra;
1175*4882a593Smuzhiyun 	u32 high2low_rssi_thresh_for_ra;
1176*4882a593Smuzhiyun 	u8 low2high_rssi_thresh_for_ra40m;
1177*4882a593Smuzhiyun 	u32 low_rssi_thresh_for_ra40m;
1178*4882a593Smuzhiyun 	u8 low2high_rssi_thresh_for_ra20m;
1179*4882a593Smuzhiyun 	u32 low_rssi_thresh_for_ra20m;
1180*4882a593Smuzhiyun 	u32 upper_rssi_threshold_ratr;
1181*4882a593Smuzhiyun 	u32 middleupper_rssi_threshold_ratr;
1182*4882a593Smuzhiyun 	u32 middle_rssi_threshold_ratr;
1183*4882a593Smuzhiyun 	u32 middlelow_rssi_threshold_ratr;
1184*4882a593Smuzhiyun 	u32 low_rssi_threshold_ratr;
1185*4882a593Smuzhiyun 	u32 ultralow_rssi_threshold_ratr;
1186*4882a593Smuzhiyun 	u32 low_rssi_threshold_ratr_40m;
1187*4882a593Smuzhiyun 	u32 low_rssi_threshold_ratr_20m;
1188*4882a593Smuzhiyun 	u8 ping_rssi_enable;
1189*4882a593Smuzhiyun 	u32 ping_rssi_ratr;
1190*4882a593Smuzhiyun 	u32 ping_rssi_thresh_for_ra;
1191*4882a593Smuzhiyun 	u32 last_ratr;
1192*4882a593Smuzhiyun 	u8 pre_ratr_state;
1193*4882a593Smuzhiyun 	u8 ldpc_thres;
1194*4882a593Smuzhiyun 	bool use_ldpc;
1195*4882a593Smuzhiyun 	bool lower_rts_rate;
1196*4882a593Smuzhiyun 	bool is_special_data;
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun struct regd_pair_mapping {
1200*4882a593Smuzhiyun 	u16 reg_dmnenum;
1201*4882a593Smuzhiyun 	u16 reg_5ghz_ctl;
1202*4882a593Smuzhiyun 	u16 reg_2ghz_ctl;
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun struct dynamic_primary_cca {
1206*4882a593Smuzhiyun 	u8 pricca_flag;
1207*4882a593Smuzhiyun 	u8 intf_flag;
1208*4882a593Smuzhiyun 	u8 intf_type;
1209*4882a593Smuzhiyun 	u8 dup_rts_flag;
1210*4882a593Smuzhiyun 	u8 monitor_flag;
1211*4882a593Smuzhiyun 	u8 ch_offset;
1212*4882a593Smuzhiyun 	u8 mf_state;
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun struct rtl_regulatory {
1216*4882a593Smuzhiyun 	s8 alpha2[2];
1217*4882a593Smuzhiyun 	u16 country_code;
1218*4882a593Smuzhiyun 	u16 max_power_level;
1219*4882a593Smuzhiyun 	u32 tp_scale;
1220*4882a593Smuzhiyun 	u16 current_rd;
1221*4882a593Smuzhiyun 	u16 current_rd_ext;
1222*4882a593Smuzhiyun 	int16_t power_limit;
1223*4882a593Smuzhiyun 	struct regd_pair_mapping *regpair;
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun struct rtl_rfkill {
1227*4882a593Smuzhiyun 	bool rfkill_state;	/*0 is off, 1 is on */
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun /*for P2P PS**/
1231*4882a593Smuzhiyun #define	P2P_MAX_NOA_NUM		2
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun enum p2p_role {
1234*4882a593Smuzhiyun 	P2P_ROLE_DISABLE = 0,
1235*4882a593Smuzhiyun 	P2P_ROLE_DEVICE = 1,
1236*4882a593Smuzhiyun 	P2P_ROLE_CLIENT = 2,
1237*4882a593Smuzhiyun 	P2P_ROLE_GO = 3
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun enum p2p_ps_state {
1241*4882a593Smuzhiyun 	P2P_PS_DISABLE = 0,
1242*4882a593Smuzhiyun 	P2P_PS_ENABLE = 1,
1243*4882a593Smuzhiyun 	P2P_PS_SCAN = 2,
1244*4882a593Smuzhiyun 	P2P_PS_SCAN_DONE = 3,
1245*4882a593Smuzhiyun 	P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun enum p2p_ps_mode {
1249*4882a593Smuzhiyun 	P2P_PS_NONE = 0,
1250*4882a593Smuzhiyun 	P2P_PS_CTWINDOW = 1,
1251*4882a593Smuzhiyun 	P2P_PS_NOA	 = 2,
1252*4882a593Smuzhiyun 	P2P_PS_MIX = 3, /* CTWindow and NoA */
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun struct rtl_p2p_ps_info {
1256*4882a593Smuzhiyun 	enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1257*4882a593Smuzhiyun 	enum p2p_ps_state p2p_ps_state; /*  indicate p2p ps state */
1258*4882a593Smuzhiyun 	u8 noa_index; /*  Identifies instance of Notice of Absence timing. */
1259*4882a593Smuzhiyun 	/*  Client traffic window. A period of time in TU after TBTT. */
1260*4882a593Smuzhiyun 	u8 ctwindow;
1261*4882a593Smuzhiyun 	u8 opp_ps; /*  opportunistic power save. */
1262*4882a593Smuzhiyun 	u8 noa_num; /*  number of NoA descriptor in P2P IE. */
1263*4882a593Smuzhiyun 	/*  Count for owner, Type of client. */
1264*4882a593Smuzhiyun 	u8 noa_count_type[P2P_MAX_NOA_NUM];
1265*4882a593Smuzhiyun 	/*  Max duration for owner, preferred or min acceptable duration
1266*4882a593Smuzhiyun 	 * for client.
1267*4882a593Smuzhiyun 	 */
1268*4882a593Smuzhiyun 	u32 noa_duration[P2P_MAX_NOA_NUM];
1269*4882a593Smuzhiyun 	/*  Length of interval for owner, preferred or max acceptable intervali
1270*4882a593Smuzhiyun 	 * of client.
1271*4882a593Smuzhiyun 	 */
1272*4882a593Smuzhiyun 	u32 noa_interval[P2P_MAX_NOA_NUM];
1273*4882a593Smuzhiyun 	/*  schedule in terms of the lower 4 bytes of the TSF timer. */
1274*4882a593Smuzhiyun 	u32 noa_start_time[P2P_MAX_NOA_NUM];
1275*4882a593Smuzhiyun };
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun struct p2p_ps_offload_t {
1278*4882a593Smuzhiyun 	u8 offload_en:1;
1279*4882a593Smuzhiyun 	u8 role:1; /* 1: Owner, 0: Client */
1280*4882a593Smuzhiyun 	u8 ctwindow_en:1;
1281*4882a593Smuzhiyun 	u8 noa0_en:1;
1282*4882a593Smuzhiyun 	u8 noa1_en:1;
1283*4882a593Smuzhiyun 	u8 allstasleep:1;
1284*4882a593Smuzhiyun 	u8 discovery:1;
1285*4882a593Smuzhiyun 	u8 reserved:1;
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun #define IQK_MATRIX_REG_NUM	8
1289*4882a593Smuzhiyun #define IQK_MATRIX_SETTINGS_NUM	(1 + 24 + 21)
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun struct iqk_matrix_regs {
1292*4882a593Smuzhiyun 	bool iqk_done;
1293*4882a593Smuzhiyun 	long value[1][IQK_MATRIX_REG_NUM];
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun struct phy_parameters {
1297*4882a593Smuzhiyun 	u16 length;
1298*4882a593Smuzhiyun 	u32 *pdata;
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun enum hw_param_tab_index {
1302*4882a593Smuzhiyun 	PHY_REG_2T,
1303*4882a593Smuzhiyun 	PHY_REG_1T,
1304*4882a593Smuzhiyun 	PHY_REG_PG,
1305*4882a593Smuzhiyun 	RADIOA_2T,
1306*4882a593Smuzhiyun 	RADIOB_2T,
1307*4882a593Smuzhiyun 	RADIOA_1T,
1308*4882a593Smuzhiyun 	RADIOB_1T,
1309*4882a593Smuzhiyun 	MAC_REG,
1310*4882a593Smuzhiyun 	AGCTAB_2T,
1311*4882a593Smuzhiyun 	AGCTAB_1T,
1312*4882a593Smuzhiyun 	MAX_TAB
1313*4882a593Smuzhiyun };
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun struct rtl_phy {
1316*4882a593Smuzhiyun 	struct bb_reg_def phyreg_def[4];	/*Radio A/B/C/D */
1317*4882a593Smuzhiyun 	struct init_gain initgain_backup;
1318*4882a593Smuzhiyun 	enum io_type current_io_type;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	u8 rf_mode;
1321*4882a593Smuzhiyun 	u8 rf_type;
1322*4882a593Smuzhiyun 	u8 current_chan_bw;
1323*4882a593Smuzhiyun 	u8 set_bwmode_inprogress;
1324*4882a593Smuzhiyun 	u8 sw_chnl_inprogress;
1325*4882a593Smuzhiyun 	u8 sw_chnl_stage;
1326*4882a593Smuzhiyun 	u8 sw_chnl_step;
1327*4882a593Smuzhiyun 	u8 current_channel;
1328*4882a593Smuzhiyun 	u8 h2c_box_num;
1329*4882a593Smuzhiyun 	u8 set_io_inprogress;
1330*4882a593Smuzhiyun 	u8 lck_inprogress;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/* record for power tracking */
1333*4882a593Smuzhiyun 	s32 reg_e94;
1334*4882a593Smuzhiyun 	s32 reg_e9c;
1335*4882a593Smuzhiyun 	s32 reg_ea4;
1336*4882a593Smuzhiyun 	s32 reg_eac;
1337*4882a593Smuzhiyun 	s32 reg_eb4;
1338*4882a593Smuzhiyun 	s32 reg_ebc;
1339*4882a593Smuzhiyun 	s32 reg_ec4;
1340*4882a593Smuzhiyun 	s32 reg_ecc;
1341*4882a593Smuzhiyun 	u8 rfpienable;
1342*4882a593Smuzhiyun 	u8 reserve_0;
1343*4882a593Smuzhiyun 	u16 reserve_1;
1344*4882a593Smuzhiyun 	u32 reg_c04, reg_c08, reg_874;
1345*4882a593Smuzhiyun 	u32 adda_backup[16];
1346*4882a593Smuzhiyun 	u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1347*4882a593Smuzhiyun 	u32 iqk_bb_backup[10];
1348*4882a593Smuzhiyun 	bool iqk_initialized;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	bool rfpath_rx_enable[MAX_RF_PATH];
1351*4882a593Smuzhiyun 	u8 reg_837;
1352*4882a593Smuzhiyun 	/* Dual mac */
1353*4882a593Smuzhiyun 	bool need_iqk;
1354*4882a593Smuzhiyun 	struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	bool rfpi_enable;
1357*4882a593Smuzhiyun 	bool iqk_in_progress;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	u8 pwrgroup_cnt;
1360*4882a593Smuzhiyun 	u8 cck_high_power;
1361*4882a593Smuzhiyun 	/* this is for 88E & 8723A */
1362*4882a593Smuzhiyun 	u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
1363*4882a593Smuzhiyun 	/* MAX_PG_GROUP groups of pwr diff by rates */
1364*4882a593Smuzhiyun 	u32 mcs_offset[MAX_PG_GROUP][16];
1365*4882a593Smuzhiyun 	u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1366*4882a593Smuzhiyun 				   [TX_PWR_BY_RATE_NUM_RF]
1367*4882a593Smuzhiyun 				   [TX_PWR_BY_RATE_NUM_RF]
1368*4882a593Smuzhiyun 				   [TX_PWR_BY_RATE_NUM_RATE];
1369*4882a593Smuzhiyun 	u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1370*4882a593Smuzhiyun 				 [TX_PWR_BY_RATE_NUM_RF]
1371*4882a593Smuzhiyun 				 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
1372*4882a593Smuzhiyun 	u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1373*4882a593Smuzhiyun 				[TX_PWR_BY_RATE_NUM_RF]
1374*4882a593Smuzhiyun 				[MAX_BASE_NUM_IN_PHY_REG_PG_5G];
1375*4882a593Smuzhiyun 	u8 default_initialgain[4];
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	/* the current Tx power level */
1378*4882a593Smuzhiyun 	u8 cur_cck_txpwridx;
1379*4882a593Smuzhiyun 	u8 cur_ofdm24g_txpwridx;
1380*4882a593Smuzhiyun 	u8 cur_bw20_txpwridx;
1381*4882a593Smuzhiyun 	u8 cur_bw40_txpwridx;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
1384*4882a593Smuzhiyun 			   [MAX_2_4G_BANDWIDTH_NUM]
1385*4882a593Smuzhiyun 			   [MAX_RATE_SECTION_NUM]
1386*4882a593Smuzhiyun 			   [CHANNEL_MAX_NUMBER_2G]
1387*4882a593Smuzhiyun 			   [MAX_RF_PATH_NUM];
1388*4882a593Smuzhiyun 	s8 txpwr_limit_5g[MAX_REGULATION_NUM]
1389*4882a593Smuzhiyun 			 [MAX_5G_BANDWIDTH_NUM]
1390*4882a593Smuzhiyun 			 [MAX_RATE_SECTION_NUM]
1391*4882a593Smuzhiyun 			 [CHANNEL_MAX_NUMBER_5G]
1392*4882a593Smuzhiyun 			 [MAX_RF_PATH_NUM];
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	u32 rfreg_chnlval[2];
1395*4882a593Smuzhiyun 	bool apk_done;
1396*4882a593Smuzhiyun 	u32 reg_rf3c[2];	/* pathA / pathB  */
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	u32 backup_rf_0x1a;/*92ee*/
1399*4882a593Smuzhiyun 	/* bfsync */
1400*4882a593Smuzhiyun 	u8 framesync;
1401*4882a593Smuzhiyun 	u32 framesync_c34;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	u8 num_total_rfpath;
1404*4882a593Smuzhiyun 	struct phy_parameters hwparam_tables[MAX_TAB];
1405*4882a593Smuzhiyun 	u16 rf_pathmap;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1408*4882a593Smuzhiyun 	enum rt_polarity_ctl polarity_ctl;
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun #define MAX_TID_COUNT				9
1412*4882a593Smuzhiyun #define RTL_AGG_STOP				0
1413*4882a593Smuzhiyun #define RTL_AGG_PROGRESS			1
1414*4882a593Smuzhiyun #define RTL_AGG_START				2
1415*4882a593Smuzhiyun #define RTL_AGG_OPERATIONAL			3
1416*4882a593Smuzhiyun #define RTL_AGG_OFF				0
1417*4882a593Smuzhiyun #define RTL_AGG_ON				1
1418*4882a593Smuzhiyun #define RTL_RX_AGG_START			1
1419*4882a593Smuzhiyun #define RTL_RX_AGG_STOP				0
1420*4882a593Smuzhiyun #define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA		2
1421*4882a593Smuzhiyun #define RTL_AGG_EMPTYING_HW_QUEUE_DELBA		3
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun struct rtl_ht_agg {
1424*4882a593Smuzhiyun 	u16 txq_id;
1425*4882a593Smuzhiyun 	u16 wait_for_ba;
1426*4882a593Smuzhiyun 	u16 start_idx;
1427*4882a593Smuzhiyun 	u64 bitmap;
1428*4882a593Smuzhiyun 	u32 rate_n_flags;
1429*4882a593Smuzhiyun 	u8 agg_state;
1430*4882a593Smuzhiyun 	u8 rx_agg_state;
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun struct rssi_sta {
1434*4882a593Smuzhiyun 	long undec_sm_pwdb;
1435*4882a593Smuzhiyun 	long undec_sm_cck;
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun struct rtl_tid_data {
1439*4882a593Smuzhiyun 	struct rtl_ht_agg agg;
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun struct rtl_sta_info {
1443*4882a593Smuzhiyun 	struct list_head list;
1444*4882a593Smuzhiyun 	struct rtl_tid_data tids[MAX_TID_COUNT];
1445*4882a593Smuzhiyun 	/* just used for ap adhoc or mesh*/
1446*4882a593Smuzhiyun 	struct rssi_sta rssi_stat;
1447*4882a593Smuzhiyun 	u8 rssi_level;
1448*4882a593Smuzhiyun 	u16 wireless_mode;
1449*4882a593Smuzhiyun 	u8 ratr_index;
1450*4882a593Smuzhiyun 	u8 mimo_ps;
1451*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1452*4882a593Smuzhiyun } __packed;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun struct rtl_priv;
1455*4882a593Smuzhiyun struct rtl_io {
1456*4882a593Smuzhiyun 	struct device *dev;
1457*4882a593Smuzhiyun 	struct mutex bb_mutex;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	/*PCI MEM map */
1460*4882a593Smuzhiyun 	unsigned long pci_mem_end;	/*shared mem end        */
1461*4882a593Smuzhiyun 	unsigned long pci_mem_start;	/*shared mem start */
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/*PCI IO map */
1464*4882a593Smuzhiyun 	unsigned long pci_base_addr;	/*device I/O address */
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	void (*write8_async)(struct rtl_priv *rtlpriv, u32 addr, u8 val);
1467*4882a593Smuzhiyun 	void (*write16_async)(struct rtl_priv *rtlpriv, u32 addr, u16 val);
1468*4882a593Smuzhiyun 	void (*write32_async)(struct rtl_priv *rtlpriv, u32 addr, u32 val);
1469*4882a593Smuzhiyun 	void (*writen_sync)(struct rtl_priv *rtlpriv, u32 addr, void *buf,
1470*4882a593Smuzhiyun 			    u16 len);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	u8 (*read8_sync)(struct rtl_priv *rtlpriv, u32 addr);
1473*4882a593Smuzhiyun 	u16 (*read16_sync)(struct rtl_priv *rtlpriv, u32 addr);
1474*4882a593Smuzhiyun 	u32 (*read32_sync)(struct rtl_priv *rtlpriv, u32 addr);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun struct rtl_mac {
1479*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1480*4882a593Smuzhiyun 	u8 mac80211_registered;
1481*4882a593Smuzhiyun 	u8 beacon_enabled;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	u32 tx_ss_num;
1484*4882a593Smuzhiyun 	u32 rx_ss_num;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
1487*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1488*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
1489*4882a593Smuzhiyun 	enum nl80211_iftype opmode;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	/*Probe Beacon management */
1492*4882a593Smuzhiyun 	struct rtl_tid_data tids[MAX_TID_COUNT];
1493*4882a593Smuzhiyun 	enum rtl_link_state link_state;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	int n_channels;
1496*4882a593Smuzhiyun 	int n_bitrates;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	bool offchan_delay;
1499*4882a593Smuzhiyun 	u8 p2p;	/*using p2p role*/
1500*4882a593Smuzhiyun 	bool p2p_in_use;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	/*filters */
1503*4882a593Smuzhiyun 	u32 rx_conf;
1504*4882a593Smuzhiyun 	u16 rx_mgt_filter;
1505*4882a593Smuzhiyun 	u16 rx_ctrl_filter;
1506*4882a593Smuzhiyun 	u16 rx_data_filter;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	bool act_scanning;
1509*4882a593Smuzhiyun 	u8 cnt_after_linked;
1510*4882a593Smuzhiyun 	bool skip_scan;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	/* early mode */
1513*4882a593Smuzhiyun 	/* skb wait queue */
1514*4882a593Smuzhiyun 	struct sk_buff_head skb_waitq[MAX_TID_COUNT];
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	u8 ht_stbc_cap;
1517*4882a593Smuzhiyun 	u8 ht_cur_stbc;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/*vht support*/
1520*4882a593Smuzhiyun 	u8 vht_enable;
1521*4882a593Smuzhiyun 	u8 bw_80;
1522*4882a593Smuzhiyun 	u8 vht_cur_ldpc;
1523*4882a593Smuzhiyun 	u8 vht_cur_stbc;
1524*4882a593Smuzhiyun 	u8 vht_stbc_cap;
1525*4882a593Smuzhiyun 	u8 vht_ldpc_cap;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/*RDG*/
1528*4882a593Smuzhiyun 	bool rdg_en;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/*AP*/
1531*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN] __aligned(2);
1532*4882a593Smuzhiyun 	u32 vendor;
1533*4882a593Smuzhiyun 	u8 mcs[16];	/* 16 bytes mcs for HT rates. */
1534*4882a593Smuzhiyun 	u32 basic_rates; /* b/g rates */
1535*4882a593Smuzhiyun 	u8 ht_enable;
1536*4882a593Smuzhiyun 	u8 sgi_40;
1537*4882a593Smuzhiyun 	u8 sgi_20;
1538*4882a593Smuzhiyun 	u8 bw_40;
1539*4882a593Smuzhiyun 	u16 mode;		/* wireless mode */
1540*4882a593Smuzhiyun 	u8 slot_time;
1541*4882a593Smuzhiyun 	u8 short_preamble;
1542*4882a593Smuzhiyun 	u8 use_cts_protect;
1543*4882a593Smuzhiyun 	u8 cur_40_prime_sc;
1544*4882a593Smuzhiyun 	u8 cur_40_prime_sc_bk;
1545*4882a593Smuzhiyun 	u8 cur_80_prime_sc;
1546*4882a593Smuzhiyun 	u64 tsf;
1547*4882a593Smuzhiyun 	u8 retry_short;
1548*4882a593Smuzhiyun 	u8 retry_long;
1549*4882a593Smuzhiyun 	u16 assoc_id;
1550*4882a593Smuzhiyun 	bool hiddenssid;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	/*IBSS*/
1553*4882a593Smuzhiyun 	int beacon_interval;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	/*AMPDU*/
1556*4882a593Smuzhiyun 	u8 min_space_cfg;	/*For Min spacing configurations */
1557*4882a593Smuzhiyun 	u8 max_mss_density;
1558*4882a593Smuzhiyun 	u8 current_ampdu_factor;
1559*4882a593Smuzhiyun 	u8 current_ampdu_density;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	/*QOS & EDCA */
1562*4882a593Smuzhiyun 	struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1563*4882a593Smuzhiyun 	struct rtl_qos_parameters ac[AC_MAX];
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	/* counters */
1566*4882a593Smuzhiyun 	u64 last_txok_cnt;
1567*4882a593Smuzhiyun 	u64 last_rxok_cnt;
1568*4882a593Smuzhiyun 	u32 last_bt_edca_ul;
1569*4882a593Smuzhiyun 	u32 last_bt_edca_dl;
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun struct btdm_8723 {
1573*4882a593Smuzhiyun 	bool all_off;
1574*4882a593Smuzhiyun 	bool agc_table_en;
1575*4882a593Smuzhiyun 	bool adc_back_off_on;
1576*4882a593Smuzhiyun 	bool b2_ant_hid_en;
1577*4882a593Smuzhiyun 	bool low_penalty_rate_adaptive;
1578*4882a593Smuzhiyun 	bool rf_rx_lpf_shrink;
1579*4882a593Smuzhiyun 	bool reject_aggre_pkt;
1580*4882a593Smuzhiyun 	bool tra_tdma_on;
1581*4882a593Smuzhiyun 	u8 tra_tdma_nav;
1582*4882a593Smuzhiyun 	u8 tra_tdma_ant;
1583*4882a593Smuzhiyun 	bool tdma_on;
1584*4882a593Smuzhiyun 	u8 tdma_ant;
1585*4882a593Smuzhiyun 	u8 tdma_nav;
1586*4882a593Smuzhiyun 	u8 tdma_dac_swing;
1587*4882a593Smuzhiyun 	u8 fw_dac_swing_lvl;
1588*4882a593Smuzhiyun 	bool ps_tdma_on;
1589*4882a593Smuzhiyun 	u8 ps_tdma_byte[5];
1590*4882a593Smuzhiyun 	bool pta_on;
1591*4882a593Smuzhiyun 	u32 val_0x6c0;
1592*4882a593Smuzhiyun 	u32 val_0x6c8;
1593*4882a593Smuzhiyun 	u32 val_0x6cc;
1594*4882a593Smuzhiyun 	bool sw_dac_swing_on;
1595*4882a593Smuzhiyun 	u32 sw_dac_swing_lvl;
1596*4882a593Smuzhiyun 	u32 wlan_act_hi;
1597*4882a593Smuzhiyun 	u32 wlan_act_lo;
1598*4882a593Smuzhiyun 	u32 bt_retry_index;
1599*4882a593Smuzhiyun 	bool dec_bt_pwr;
1600*4882a593Smuzhiyun 	bool ignore_wlan_act;
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun struct bt_coexist_8723 {
1604*4882a593Smuzhiyun 	u32 high_priority_tx;
1605*4882a593Smuzhiyun 	u32 high_priority_rx;
1606*4882a593Smuzhiyun 	u32 low_priority_tx;
1607*4882a593Smuzhiyun 	u32 low_priority_rx;
1608*4882a593Smuzhiyun 	u8 c2h_bt_info;
1609*4882a593Smuzhiyun 	bool c2h_bt_info_req_sent;
1610*4882a593Smuzhiyun 	bool c2h_bt_inquiry_page;
1611*4882a593Smuzhiyun 	u32 bt_inq_page_start_time;
1612*4882a593Smuzhiyun 	u8 bt_retry_cnt;
1613*4882a593Smuzhiyun 	u8 c2h_bt_info_original;
1614*4882a593Smuzhiyun 	u8 bt_inquiry_page_cnt;
1615*4882a593Smuzhiyun 	struct btdm_8723 btdm;
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun struct rtl_hal {
1619*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1620*4882a593Smuzhiyun 	bool driver_is_goingto_unload;
1621*4882a593Smuzhiyun 	bool up_first_time;
1622*4882a593Smuzhiyun 	bool first_init;
1623*4882a593Smuzhiyun 	bool being_init_adapter;
1624*4882a593Smuzhiyun 	bool bbrf_ready;
1625*4882a593Smuzhiyun 	bool mac_func_enable;
1626*4882a593Smuzhiyun 	bool pre_edcca_enable;
1627*4882a593Smuzhiyun 	struct bt_coexist_8723 hal_coex_8723;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	enum intf_type interface;
1630*4882a593Smuzhiyun 	u16 hw_type;		/*92c or 92d or 92s and so on */
1631*4882a593Smuzhiyun 	u8 ic_class;
1632*4882a593Smuzhiyun 	u8 oem_id;
1633*4882a593Smuzhiyun 	u32 version;		/*version of chip */
1634*4882a593Smuzhiyun 	u8 state;		/*stop 0, start 1 */
1635*4882a593Smuzhiyun 	u8 board_type;
1636*4882a593Smuzhiyun 	u8 package_type;
1637*4882a593Smuzhiyun 	u8 external_pa;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	u8 pa_mode;
1640*4882a593Smuzhiyun 	u8 pa_type_2g;
1641*4882a593Smuzhiyun 	u8 pa_type_5g;
1642*4882a593Smuzhiyun 	u8 lna_type_2g;
1643*4882a593Smuzhiyun 	u8 lna_type_5g;
1644*4882a593Smuzhiyun 	u8 external_pa_2g;
1645*4882a593Smuzhiyun 	u8 external_lna_2g;
1646*4882a593Smuzhiyun 	u8 external_pa_5g;
1647*4882a593Smuzhiyun 	u8 external_lna_5g;
1648*4882a593Smuzhiyun 	u8 type_glna;
1649*4882a593Smuzhiyun 	u8 type_gpa;
1650*4882a593Smuzhiyun 	u8 type_alna;
1651*4882a593Smuzhiyun 	u8 type_apa;
1652*4882a593Smuzhiyun 	u8 rfe_type;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	/*firmware */
1655*4882a593Smuzhiyun 	u32 fwsize;
1656*4882a593Smuzhiyun 	u8 *pfirmware;
1657*4882a593Smuzhiyun 	u16 fw_version;
1658*4882a593Smuzhiyun 	u16 fw_subversion;
1659*4882a593Smuzhiyun 	bool h2c_setinprogress;
1660*4882a593Smuzhiyun 	u8 last_hmeboxnum;
1661*4882a593Smuzhiyun 	bool fw_ready;
1662*4882a593Smuzhiyun 	/*Reserve page start offset except beacon in TxQ. */
1663*4882a593Smuzhiyun 	u8 fw_rsvdpage_startoffset;
1664*4882a593Smuzhiyun 	u8 h2c_txcmd_seq;
1665*4882a593Smuzhiyun 	u8 current_ra_rate;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	/* FW Cmd IO related */
1668*4882a593Smuzhiyun 	u16 fwcmd_iomap;
1669*4882a593Smuzhiyun 	u32 fwcmd_ioparam;
1670*4882a593Smuzhiyun 	bool set_fwcmd_inprogress;
1671*4882a593Smuzhiyun 	u8 current_fwcmd_io;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	struct p2p_ps_offload_t p2p_ps_offload;
1674*4882a593Smuzhiyun 	bool fw_clk_change_in_progress;
1675*4882a593Smuzhiyun 	bool allow_sw_to_change_hwclc;
1676*4882a593Smuzhiyun 	u8 fw_ps_state;
1677*4882a593Smuzhiyun 	/**/
1678*4882a593Smuzhiyun 	bool driver_going2unload;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	/*AMPDU init min space*/
1681*4882a593Smuzhiyun 	u8 minspace_cfg;	/*For Min spacing configurations */
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	/* Dual mac */
1684*4882a593Smuzhiyun 	enum macphy_mode macphymode;
1685*4882a593Smuzhiyun 	enum band_type current_bandtype;	/* 0:2.4G, 1:5G */
1686*4882a593Smuzhiyun 	enum band_type current_bandtypebackup;
1687*4882a593Smuzhiyun 	enum band_type bandset;
1688*4882a593Smuzhiyun 	/* dual MAC 0--Mac0 1--Mac1 */
1689*4882a593Smuzhiyun 	u32 interfaceindex;
1690*4882a593Smuzhiyun 	/* just for DualMac S3S4 */
1691*4882a593Smuzhiyun 	u8 macphyctl_reg;
1692*4882a593Smuzhiyun 	bool earlymode_enable;
1693*4882a593Smuzhiyun 	u8 max_earlymode_num;
1694*4882a593Smuzhiyun 	/* Dual mac*/
1695*4882a593Smuzhiyun 	bool during_mac0init_radiob;
1696*4882a593Smuzhiyun 	bool during_mac1init_radioa;
1697*4882a593Smuzhiyun 	bool reloadtxpowerindex;
1698*4882a593Smuzhiyun 	/* True if IMR or IQK  have done
1699*4882a593Smuzhiyun 	 * for 2.4G in scan progress
1700*4882a593Smuzhiyun 	 */
1701*4882a593Smuzhiyun 	bool load_imrandiqk_setting_for2g;
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	bool disable_amsdu_8k;
1704*4882a593Smuzhiyun 	bool master_of_dmsp;
1705*4882a593Smuzhiyun 	bool slave_of_dmsp;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	u16 rx_tag;/*for 92ee*/
1708*4882a593Smuzhiyun 	u8 rts_en;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	/*for wowlan*/
1711*4882a593Smuzhiyun 	bool wow_enable;
1712*4882a593Smuzhiyun 	bool enter_pnp_sleep;
1713*4882a593Smuzhiyun 	bool wake_from_pnp_sleep;
1714*4882a593Smuzhiyun 	bool wow_enabled;
1715*4882a593Smuzhiyun 	time64_t last_suspend_sec;
1716*4882a593Smuzhiyun 	u32 wowlan_fwsize;
1717*4882a593Smuzhiyun 	u8 *wowlan_firmware;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	bool real_wow_v2_enable;
1722*4882a593Smuzhiyun 	bool re_init_llt_table;
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun struct rtl_security {
1726*4882a593Smuzhiyun 	/*default 0 */
1727*4882a593Smuzhiyun 	bool use_sw_sec;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	bool being_setkey;
1730*4882a593Smuzhiyun 	bool use_defaultkey;
1731*4882a593Smuzhiyun 	/*Encryption Algorithm for Unicast Packet */
1732*4882a593Smuzhiyun 	enum rt_enc_alg pairwise_enc_algorithm;
1733*4882a593Smuzhiyun 	/*Encryption Algorithm for Brocast/Multicast */
1734*4882a593Smuzhiyun 	enum rt_enc_alg group_enc_algorithm;
1735*4882a593Smuzhiyun 	/*Cam Entry Bitmap */
1736*4882a593Smuzhiyun 	u32 hwsec_cam_bitmap;
1737*4882a593Smuzhiyun 	u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
1738*4882a593Smuzhiyun 	/*local Key buffer, indx 0 is for
1739*4882a593Smuzhiyun 	 * pairwise key 1-4 is for agoup key.
1740*4882a593Smuzhiyun 	 */
1741*4882a593Smuzhiyun 	u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1742*4882a593Smuzhiyun 	u8 key_len[KEY_BUF_SIZE];
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	/*The pointer of Pairwise Key,
1745*4882a593Smuzhiyun 	 * it always points to KeyBuf[4]
1746*4882a593Smuzhiyun 	 */
1747*4882a593Smuzhiyun 	u8 *pairwise_key;
1748*4882a593Smuzhiyun };
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define ASSOCIATE_ENTRY_NUM	33
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun struct fast_ant_training {
1753*4882a593Smuzhiyun 	u8	bssid[6];
1754*4882a593Smuzhiyun 	u8	antsel_rx_keep_0;
1755*4882a593Smuzhiyun 	u8	antsel_rx_keep_1;
1756*4882a593Smuzhiyun 	u8	antsel_rx_keep_2;
1757*4882a593Smuzhiyun 	u32	ant_sum[7];
1758*4882a593Smuzhiyun 	u32	ant_cnt[7];
1759*4882a593Smuzhiyun 	u32	ant_ave[7];
1760*4882a593Smuzhiyun 	u8	fat_state;
1761*4882a593Smuzhiyun 	u32	train_idx;
1762*4882a593Smuzhiyun 	u8	antsel_a[ASSOCIATE_ENTRY_NUM];
1763*4882a593Smuzhiyun 	u8	antsel_b[ASSOCIATE_ENTRY_NUM];
1764*4882a593Smuzhiyun 	u8	antsel_c[ASSOCIATE_ENTRY_NUM];
1765*4882a593Smuzhiyun 	u32	main_ant_sum[ASSOCIATE_ENTRY_NUM];
1766*4882a593Smuzhiyun 	u32	aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1767*4882a593Smuzhiyun 	u32	main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1768*4882a593Smuzhiyun 	u32	aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1769*4882a593Smuzhiyun 	u8	rx_idle_ant;
1770*4882a593Smuzhiyun 	bool	becomelinked;
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun struct dm_phy_dbg_info {
1774*4882a593Smuzhiyun 	s8 rx_snrdb[4];
1775*4882a593Smuzhiyun 	u64 num_qry_phy_status;
1776*4882a593Smuzhiyun 	u64 num_qry_phy_status_cck;
1777*4882a593Smuzhiyun 	u64 num_qry_phy_status_ofdm;
1778*4882a593Smuzhiyun 	u16 num_qry_beacon_pkt;
1779*4882a593Smuzhiyun 	u16 num_non_be_pkt;
1780*4882a593Smuzhiyun 	s32 rx_evm[4];
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun struct rtl_dm {
1784*4882a593Smuzhiyun 	/*PHY status for Dynamic Management */
1785*4882a593Smuzhiyun 	long entry_min_undec_sm_pwdb;
1786*4882a593Smuzhiyun 	long undec_sm_cck;
1787*4882a593Smuzhiyun 	long undec_sm_pwdb;	/*out dm */
1788*4882a593Smuzhiyun 	long entry_max_undec_sm_pwdb;
1789*4882a593Smuzhiyun 	s32 ofdm_pkt_cnt;
1790*4882a593Smuzhiyun 	bool dm_initialgain_enable;
1791*4882a593Smuzhiyun 	bool dynamic_txpower_enable;
1792*4882a593Smuzhiyun 	bool current_turbo_edca;
1793*4882a593Smuzhiyun 	bool is_any_nonbepkts;	/*out dm */
1794*4882a593Smuzhiyun 	bool is_cur_rdlstate;
1795*4882a593Smuzhiyun 	bool txpower_trackinginit;
1796*4882a593Smuzhiyun 	bool disable_framebursting;
1797*4882a593Smuzhiyun 	bool cck_inch14;
1798*4882a593Smuzhiyun 	bool txpower_tracking;
1799*4882a593Smuzhiyun 	bool useramask;
1800*4882a593Smuzhiyun 	bool rfpath_rxenable[4];
1801*4882a593Smuzhiyun 	bool inform_fw_driverctrldm;
1802*4882a593Smuzhiyun 	bool current_mrc_switch;
1803*4882a593Smuzhiyun 	u8 txpowercount;
1804*4882a593Smuzhiyun 	u8 powerindex_backup[6];
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	u8 thermalvalue_rxgain;
1807*4882a593Smuzhiyun 	u8 thermalvalue_iqk;
1808*4882a593Smuzhiyun 	u8 thermalvalue_lck;
1809*4882a593Smuzhiyun 	u8 thermalvalue;
1810*4882a593Smuzhiyun 	u8 last_dtp_lvl;
1811*4882a593Smuzhiyun 	u8 thermalvalue_avg[AVG_THERMAL_NUM];
1812*4882a593Smuzhiyun 	u8 thermalvalue_avg_index;
1813*4882a593Smuzhiyun 	u8 tm_trigger;
1814*4882a593Smuzhiyun 	bool done_txpower;
1815*4882a593Smuzhiyun 	u8 dynamic_txhighpower_lvl;	/*Tx high power level */
1816*4882a593Smuzhiyun 	u8 dm_flag;		/*Indicate each dynamic mechanism's status. */
1817*4882a593Smuzhiyun 	u8 dm_flag_tmp;
1818*4882a593Smuzhiyun 	u8 dm_type;
1819*4882a593Smuzhiyun 	u8 dm_rssi_sel;
1820*4882a593Smuzhiyun 	u8 txpower_track_control;
1821*4882a593Smuzhiyun 	bool interrupt_migration;
1822*4882a593Smuzhiyun 	bool disable_tx_int;
1823*4882a593Smuzhiyun 	s8 ofdm_index[MAX_RF_PATH];
1824*4882a593Smuzhiyun 	u8 default_ofdm_index;
1825*4882a593Smuzhiyun 	u8 default_cck_index;
1826*4882a593Smuzhiyun 	s8 cck_index;
1827*4882a593Smuzhiyun 	s8 delta_power_index[MAX_RF_PATH];
1828*4882a593Smuzhiyun 	s8 delta_power_index_last[MAX_RF_PATH];
1829*4882a593Smuzhiyun 	s8 power_index_offset[MAX_RF_PATH];
1830*4882a593Smuzhiyun 	s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1831*4882a593Smuzhiyun 	s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1832*4882a593Smuzhiyun 	s8 remnant_cck_idx;
1833*4882a593Smuzhiyun 	bool modify_txagc_flag_path_a;
1834*4882a593Smuzhiyun 	bool modify_txagc_flag_path_b;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	bool one_entry_only;
1837*4882a593Smuzhiyun 	struct dm_phy_dbg_info dbginfo;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* Dynamic ATC switch */
1840*4882a593Smuzhiyun 	bool atc_status;
1841*4882a593Smuzhiyun 	bool large_cfo_hit;
1842*4882a593Smuzhiyun 	bool is_freeze;
1843*4882a593Smuzhiyun 	int cfo_tail[2];
1844*4882a593Smuzhiyun 	int cfo_ave_pre;
1845*4882a593Smuzhiyun 	int crystal_cap;
1846*4882a593Smuzhiyun 	u8 cfo_threshold;
1847*4882a593Smuzhiyun 	u32 packet_count;
1848*4882a593Smuzhiyun 	u32 packet_count_pre;
1849*4882a593Smuzhiyun 	u8 tx_rate;
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	/*88e tx power tracking*/
1852*4882a593Smuzhiyun 	u8	swing_idx_ofdm[MAX_RF_PATH];
1853*4882a593Smuzhiyun 	u8	swing_idx_ofdm_cur;
1854*4882a593Smuzhiyun 	u8	swing_idx_ofdm_base[MAX_RF_PATH];
1855*4882a593Smuzhiyun 	bool	swing_flag_ofdm;
1856*4882a593Smuzhiyun 	u8	swing_idx_cck;
1857*4882a593Smuzhiyun 	u8	swing_idx_cck_cur;
1858*4882a593Smuzhiyun 	u8	swing_idx_cck_base;
1859*4882a593Smuzhiyun 	bool	swing_flag_cck;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	s8	swing_diff_2g;
1862*4882a593Smuzhiyun 	s8	swing_diff_5g;
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	/* DMSP */
1865*4882a593Smuzhiyun 	bool supp_phymode_switch;
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	/* DulMac */
1868*4882a593Smuzhiyun 	struct fast_ant_training fat_table;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	u8	resp_tx_path;
1871*4882a593Smuzhiyun 	u8	path_sel;
1872*4882a593Smuzhiyun 	u32	patha_sum;
1873*4882a593Smuzhiyun 	u32	pathb_sum;
1874*4882a593Smuzhiyun 	u32	patha_cnt;
1875*4882a593Smuzhiyun 	u32	pathb_cnt;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	u8 pre_channel;
1878*4882a593Smuzhiyun 	u8 *p_channel;
1879*4882a593Smuzhiyun 	u8 linked_interval;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	u64 last_tx_ok_cnt;
1882*4882a593Smuzhiyun 	u64 last_rx_ok_cnt;
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun #define	EFUSE_MAX_LOGICAL_SIZE			512
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun struct rtl_efuse {
1888*4882a593Smuzhiyun 	const struct rtl_efuse_ops *efuse_ops;
1889*4882a593Smuzhiyun 	bool autoload_ok;
1890*4882a593Smuzhiyun 	bool bootfromefuse;
1891*4882a593Smuzhiyun 	u16 max_physical_size;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1894*4882a593Smuzhiyun 	u16 efuse_usedbytes;
1895*4882a593Smuzhiyun 	u8 efuse_usedpercentage;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	u8 autoload_failflag;
1898*4882a593Smuzhiyun 	u8 autoload_status;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	short epromtype;
1901*4882a593Smuzhiyun 	u16 eeprom_vid;
1902*4882a593Smuzhiyun 	u16 eeprom_did;
1903*4882a593Smuzhiyun 	u16 eeprom_svid;
1904*4882a593Smuzhiyun 	u16 eeprom_smid;
1905*4882a593Smuzhiyun 	u8 eeprom_oemid;
1906*4882a593Smuzhiyun 	u16 eeprom_channelplan;
1907*4882a593Smuzhiyun 	u8 eeprom_version;
1908*4882a593Smuzhiyun 	u8 board_type;
1909*4882a593Smuzhiyun 	u8 external_pa;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	u8 dev_addr[6];
1912*4882a593Smuzhiyun 	u8 wowlan_enable;
1913*4882a593Smuzhiyun 	u8 antenna_div_cfg;
1914*4882a593Smuzhiyun 	u8 antenna_div_type;
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	bool txpwr_fromeprom;
1917*4882a593Smuzhiyun 	u8 eeprom_crystalcap;
1918*4882a593Smuzhiyun 	u8 eeprom_tssi[2];
1919*4882a593Smuzhiyun 	u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1920*4882a593Smuzhiyun 	u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1921*4882a593Smuzhiyun 	u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
1922*4882a593Smuzhiyun 	u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1923*4882a593Smuzhiyun 	u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1924*4882a593Smuzhiyun 	u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	u8 internal_pa_5g[2];	/* pathA / pathB */
1927*4882a593Smuzhiyun 	u8 eeprom_c9;
1928*4882a593Smuzhiyun 	u8 eeprom_cc;
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	/*For power group */
1931*4882a593Smuzhiyun 	u8 eeprom_pwrgroup[2][3];
1932*4882a593Smuzhiyun 	u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1933*4882a593Smuzhiyun 	u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1936*4882a593Smuzhiyun 	/*For HT 40MHZ pwr */
1937*4882a593Smuzhiyun 	u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1938*4882a593Smuzhiyun 	/*For HT 40MHZ pwr */
1939*4882a593Smuzhiyun 	u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	/*--------------------------------------------------------*
1942*4882a593Smuzhiyun 	 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1943*4882a593Smuzhiyun 	 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1944*4882a593Smuzhiyun 	 * define new arrays in Windows code.
1945*4882a593Smuzhiyun 	 * BUT, in linux code, we use the same array for all ICs.
1946*4882a593Smuzhiyun 	 *
1947*4882a593Smuzhiyun 	 * The Correspondance relation between two arrays is:
1948*4882a593Smuzhiyun 	 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1949*4882a593Smuzhiyun 	 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1950*4882a593Smuzhiyun 	 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1951*4882a593Smuzhiyun 	 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1952*4882a593Smuzhiyun 	 *
1953*4882a593Smuzhiyun 	 * Sizes of these arrays are decided by the larger ones.
1954*4882a593Smuzhiyun 	 */
1955*4882a593Smuzhiyun 	s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1956*4882a593Smuzhiyun 	s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1957*4882a593Smuzhiyun 	s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1958*4882a593Smuzhiyun 	s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1961*4882a593Smuzhiyun 	u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
1962*4882a593Smuzhiyun 	s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1963*4882a593Smuzhiyun 	s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1964*4882a593Smuzhiyun 	s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1965*4882a593Smuzhiyun 	s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	u8 txpwr_safetyflag;			/* Band edge enable flag */
1968*4882a593Smuzhiyun 	u16 eeprom_txpowerdiff;
1969*4882a593Smuzhiyun 	u8 antenna_txpwdiff[3];
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	u8 eeprom_regulatory;
1972*4882a593Smuzhiyun 	u8 eeprom_thermalmeter;
1973*4882a593Smuzhiyun 	u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1974*4882a593Smuzhiyun 	u16 tssi_13dbm;
1975*4882a593Smuzhiyun 	u8 crystalcap;		/* CrystalCap. */
1976*4882a593Smuzhiyun 	u8 delta_iqk;
1977*4882a593Smuzhiyun 	u8 delta_lck;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	u8 legacy_ht_txpowerdiff;	/*Legacy to HT rate power diff */
1980*4882a593Smuzhiyun 	bool apk_thermalmeterignore;
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	bool b1x1_recvcombine;
1983*4882a593Smuzhiyun 	bool b1ss_support;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	/*channel plan */
1986*4882a593Smuzhiyun 	u8 channel_plan;
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun struct rtl_efuse_ops {
1990*4882a593Smuzhiyun 	int (*efuse_onebyte_read)(struct ieee80211_hw *hw, u16 addr, u8 *data);
1991*4882a593Smuzhiyun 	void (*efuse_logical_map_read)(struct ieee80211_hw *hw, u8 type,
1992*4882a593Smuzhiyun 				       u16 offset, u32 *value);
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun struct rtl_tx_report {
1996*4882a593Smuzhiyun 	atomic_t sn;
1997*4882a593Smuzhiyun 	u16 last_sent_sn;
1998*4882a593Smuzhiyun 	unsigned long last_sent_time;
1999*4882a593Smuzhiyun 	u16 last_recv_sn;
2000*4882a593Smuzhiyun 	struct sk_buff_head queue;
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun struct rtl_ps_ctl {
2004*4882a593Smuzhiyun 	bool pwrdomain_protect;
2005*4882a593Smuzhiyun 	bool in_powersavemode;
2006*4882a593Smuzhiyun 	bool rfchange_inprogress;
2007*4882a593Smuzhiyun 	bool swrf_processing;
2008*4882a593Smuzhiyun 	bool hwradiooff;
2009*4882a593Smuzhiyun 	/* just for PCIE ASPM
2010*4882a593Smuzhiyun 	 * If it supports ASPM, Offset[560h] = 0x40,
2011*4882a593Smuzhiyun 	 * otherwise Offset[560h] = 0x00.
2012*4882a593Smuzhiyun 	 */
2013*4882a593Smuzhiyun 	bool support_aspm;
2014*4882a593Smuzhiyun 	bool support_backdoor;
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	/*for LPS */
2017*4882a593Smuzhiyun 	enum rt_psmode dot11_psmode;	/*Power save mode configured. */
2018*4882a593Smuzhiyun 	bool swctrl_lps;
2019*4882a593Smuzhiyun 	bool leisure_ps;
2020*4882a593Smuzhiyun 	bool fwctrl_lps;
2021*4882a593Smuzhiyun 	u8 fwctrl_psmode;
2022*4882a593Smuzhiyun 	/*For Fw control LPS mode */
2023*4882a593Smuzhiyun 	u8 reg_fwctrl_lps;
2024*4882a593Smuzhiyun 	/*Record Fw PS mode status. */
2025*4882a593Smuzhiyun 	bool fw_current_inpsmode;
2026*4882a593Smuzhiyun 	u8 reg_max_lps_awakeintvl;
2027*4882a593Smuzhiyun 	bool report_linked;
2028*4882a593Smuzhiyun 	bool low_power_enable;/*for 32k*/
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	/*for IPS */
2031*4882a593Smuzhiyun 	bool inactiveps;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	u32 rfoff_reason;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	/*RF OFF Level */
2036*4882a593Smuzhiyun 	u32 cur_ps_level;
2037*4882a593Smuzhiyun 	u32 reg_rfps_level;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/*just for PCIE ASPM */
2040*4882a593Smuzhiyun 	u8 const_amdpci_aspm;
2041*4882a593Smuzhiyun 	bool pwrdown_mode;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	enum rf_pwrstate inactive_pwrstate;
2044*4882a593Smuzhiyun 	enum rf_pwrstate rfpwr_state;	/*cur power state */
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	/* for SW LPS*/
2047*4882a593Smuzhiyun 	bool sw_ps_enabled;
2048*4882a593Smuzhiyun 	bool state;
2049*4882a593Smuzhiyun 	bool state_inap;
2050*4882a593Smuzhiyun 	bool multi_buffered;
2051*4882a593Smuzhiyun 	u16 nullfunc_seq;
2052*4882a593Smuzhiyun 	unsigned int dtim_counter;
2053*4882a593Smuzhiyun 	unsigned int sleep_ms;
2054*4882a593Smuzhiyun 	unsigned long last_sleep_jiffies;
2055*4882a593Smuzhiyun 	unsigned long last_awake_jiffies;
2056*4882a593Smuzhiyun 	unsigned long last_delaylps_stamp_jiffies;
2057*4882a593Smuzhiyun 	unsigned long last_dtim;
2058*4882a593Smuzhiyun 	unsigned long last_beacon;
2059*4882a593Smuzhiyun 	unsigned long last_action;
2060*4882a593Smuzhiyun 	unsigned long last_slept;
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	/*For P2P PS */
2063*4882a593Smuzhiyun 	struct rtl_p2p_ps_info p2p_ps_info;
2064*4882a593Smuzhiyun 	u8 pwr_mode;
2065*4882a593Smuzhiyun 	u8 smart_ps;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	/* wake up on line */
2068*4882a593Smuzhiyun 	u8 wo_wlan_mode;
2069*4882a593Smuzhiyun 	u8 arp_offload_enable;
2070*4882a593Smuzhiyun 	u8 gtk_offload_enable;
2071*4882a593Smuzhiyun 	/* Used for WOL, indicates the reason for waking event.*/
2072*4882a593Smuzhiyun 	u32 wakeup_reason;
2073*4882a593Smuzhiyun };
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun struct rtl_stats {
2076*4882a593Smuzhiyun 	u8 psaddr[ETH_ALEN];
2077*4882a593Smuzhiyun 	u32 mac_time[2];
2078*4882a593Smuzhiyun 	s8 rssi;
2079*4882a593Smuzhiyun 	u8 signal;
2080*4882a593Smuzhiyun 	u8 noise;
2081*4882a593Smuzhiyun 	u8 rate;		/* hw desc rate */
2082*4882a593Smuzhiyun 	u8 received_channel;
2083*4882a593Smuzhiyun 	u8 control;
2084*4882a593Smuzhiyun 	u8 mask;
2085*4882a593Smuzhiyun 	u8 freq;
2086*4882a593Smuzhiyun 	u16 len;
2087*4882a593Smuzhiyun 	u64 tsf;
2088*4882a593Smuzhiyun 	u32 beacon_time;
2089*4882a593Smuzhiyun 	u8 nic_type;
2090*4882a593Smuzhiyun 	u16 length;
2091*4882a593Smuzhiyun 	u8 signalquality;	/*in 0-100 index. */
2092*4882a593Smuzhiyun 	/* Real power in dBm for this packet,
2093*4882a593Smuzhiyun 	 * no beautification and aggregation.
2094*4882a593Smuzhiyun 	 */
2095*4882a593Smuzhiyun 	s32 recvsignalpower;
2096*4882a593Smuzhiyun 	s8 rxpower;		/*in dBm Translate from PWdB */
2097*4882a593Smuzhiyun 	u8 signalstrength;	/*in 0-100 index. */
2098*4882a593Smuzhiyun 	u16 hwerror:1;
2099*4882a593Smuzhiyun 	u16 crc:1;
2100*4882a593Smuzhiyun 	u16 icv:1;
2101*4882a593Smuzhiyun 	u16 shortpreamble:1;
2102*4882a593Smuzhiyun 	u16 antenna:1;
2103*4882a593Smuzhiyun 	u16 decrypted:1;
2104*4882a593Smuzhiyun 	u16 wakeup:1;
2105*4882a593Smuzhiyun 	u32 timestamp_low;
2106*4882a593Smuzhiyun 	u32 timestamp_high;
2107*4882a593Smuzhiyun 	bool shift;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	u8 rx_drvinfo_size;
2110*4882a593Smuzhiyun 	u8 rx_bufshift;
2111*4882a593Smuzhiyun 	bool isampdu;
2112*4882a593Smuzhiyun 	bool isfirst_ampdu;
2113*4882a593Smuzhiyun 	bool rx_is40mhzpacket;
2114*4882a593Smuzhiyun 	u8 rx_packet_bw;
2115*4882a593Smuzhiyun 	u32 rx_pwdb_all;
2116*4882a593Smuzhiyun 	u8 rx_mimo_signalstrength[4];	/*in 0~100 index */
2117*4882a593Smuzhiyun 	s8 rx_mimo_signalquality[4];
2118*4882a593Smuzhiyun 	u8 rx_mimo_evm_dbm[4];
2119*4882a593Smuzhiyun 	u16 cfo_short[4];		/* per-path's Cfo_short */
2120*4882a593Smuzhiyun 	u16 cfo_tail[4];
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	s8 rx_mimo_sig_qual[4];
2123*4882a593Smuzhiyun 	u8 rx_pwr[4]; /* per-path's pwdb */
2124*4882a593Smuzhiyun 	u8 rx_snr[4]; /* per-path's SNR */
2125*4882a593Smuzhiyun 	u8 bandwidth;
2126*4882a593Smuzhiyun 	u8 bt_coex_pwr_adjust;
2127*4882a593Smuzhiyun 	bool packet_matchbssid;
2128*4882a593Smuzhiyun 	bool is_cck;
2129*4882a593Smuzhiyun 	bool is_ht;
2130*4882a593Smuzhiyun 	bool packet_toself;
2131*4882a593Smuzhiyun 	bool packet_beacon;	/*for rssi */
2132*4882a593Smuzhiyun 	s8 cck_adc_pwdb[4];	/*for rx path selection */
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	bool is_vht;
2135*4882a593Smuzhiyun 	bool is_short_gi;
2136*4882a593Smuzhiyun 	u8 vht_nss;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	u8 packet_report_type;
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	u32 macid;
2141*4882a593Smuzhiyun 	u32 bt_rx_rssi_percentage;
2142*4882a593Smuzhiyun 	u32 macid_valid_entry[2];
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun struct rt_link_detect {
2146*4882a593Smuzhiyun 	/* count for roaming */
2147*4882a593Smuzhiyun 	u32 bcn_rx_inperiod;
2148*4882a593Smuzhiyun 	u32 roam_times;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	u32 num_tx_in4period[4];
2151*4882a593Smuzhiyun 	u32 num_rx_in4period[4];
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	u32 num_tx_inperiod;
2154*4882a593Smuzhiyun 	u32 num_rx_inperiod;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	bool busytraffic;
2157*4882a593Smuzhiyun 	bool tx_busy_traffic;
2158*4882a593Smuzhiyun 	bool rx_busy_traffic;
2159*4882a593Smuzhiyun 	bool higher_busytraffic;
2160*4882a593Smuzhiyun 	bool higher_busyrxtraffic;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	u32 tidtx_in4period[MAX_TID_COUNT][4];
2163*4882a593Smuzhiyun 	u32 tidtx_inperiod[MAX_TID_COUNT];
2164*4882a593Smuzhiyun 	bool higher_busytxtraffic[MAX_TID_COUNT];
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun struct rtl_tcb_desc {
2168*4882a593Smuzhiyun 	u8 packet_bw:2;
2169*4882a593Smuzhiyun 	u8 multicast:1;
2170*4882a593Smuzhiyun 	u8 broadcast:1;
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	u8 rts_stbc:1;
2173*4882a593Smuzhiyun 	u8 rts_enable:1;
2174*4882a593Smuzhiyun 	u8 cts_enable:1;
2175*4882a593Smuzhiyun 	u8 rts_use_shortpreamble:1;
2176*4882a593Smuzhiyun 	u8 rts_use_shortgi:1;
2177*4882a593Smuzhiyun 	u8 rts_sc:1;
2178*4882a593Smuzhiyun 	u8 rts_bw:1;
2179*4882a593Smuzhiyun 	u8 rts_rate;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	u8 use_shortgi:1;
2182*4882a593Smuzhiyun 	u8 use_shortpreamble:1;
2183*4882a593Smuzhiyun 	u8 use_driver_rate:1;
2184*4882a593Smuzhiyun 	u8 disable_ratefallback:1;
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	u8 use_spe_rpt:1;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	u8 ratr_index;
2189*4882a593Smuzhiyun 	u8 mac_id;
2190*4882a593Smuzhiyun 	u8 hw_rate;
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	u8 last_inipkt:1;
2193*4882a593Smuzhiyun 	u8 cmd_or_init:1;
2194*4882a593Smuzhiyun 	u8 queue_index;
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	/* early mode */
2197*4882a593Smuzhiyun 	u8 empkt_num;
2198*4882a593Smuzhiyun 	/* The max value by HW */
2199*4882a593Smuzhiyun 	u32 empkt_len[10];
2200*4882a593Smuzhiyun 	bool tx_enable_sw_calc_duration;
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun struct rtl_wow_pattern {
2204*4882a593Smuzhiyun 	u8 type;
2205*4882a593Smuzhiyun 	u16 crc;
2206*4882a593Smuzhiyun 	u32 mask[4];
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun /* struct to store contents of interrupt vectors */
2210*4882a593Smuzhiyun struct rtl_int {
2211*4882a593Smuzhiyun 	u32 inta;
2212*4882a593Smuzhiyun 	u32 intb;
2213*4882a593Smuzhiyun 	u32 intc;
2214*4882a593Smuzhiyun 	u32 intd;
2215*4882a593Smuzhiyun };
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun struct rtl_hal_ops {
2218*4882a593Smuzhiyun 	int (*init_sw_vars)(struct ieee80211_hw *hw);
2219*4882a593Smuzhiyun 	void (*deinit_sw_vars)(struct ieee80211_hw *hw);
2220*4882a593Smuzhiyun 	void (*read_chip_version)(struct ieee80211_hw *hw);
2221*4882a593Smuzhiyun 	void (*read_eeprom_info)(struct ieee80211_hw *hw);
2222*4882a593Smuzhiyun 	void (*interrupt_recognized)(struct ieee80211_hw *hw,
2223*4882a593Smuzhiyun 				     struct rtl_int *intvec);
2224*4882a593Smuzhiyun 	int (*hw_init)(struct ieee80211_hw *hw);
2225*4882a593Smuzhiyun 	void (*hw_disable)(struct ieee80211_hw *hw);
2226*4882a593Smuzhiyun 	void (*hw_suspend)(struct ieee80211_hw *hw);
2227*4882a593Smuzhiyun 	void (*hw_resume)(struct ieee80211_hw *hw);
2228*4882a593Smuzhiyun 	void (*enable_interrupt)(struct ieee80211_hw *hw);
2229*4882a593Smuzhiyun 	void (*disable_interrupt)(struct ieee80211_hw *hw);
2230*4882a593Smuzhiyun 	int (*set_network_type)(struct ieee80211_hw *hw,
2231*4882a593Smuzhiyun 				enum nl80211_iftype type);
2232*4882a593Smuzhiyun 	void (*set_chk_bssid)(struct ieee80211_hw *hw,
2233*4882a593Smuzhiyun 			      bool check_bssid);
2234*4882a593Smuzhiyun 	void (*set_bw_mode)(struct ieee80211_hw *hw,
2235*4882a593Smuzhiyun 			    enum nl80211_channel_type ch_type);
2236*4882a593Smuzhiyun 	 u8 (*switch_channel)(struct ieee80211_hw *hw);
2237*4882a593Smuzhiyun 	void (*set_qos)(struct ieee80211_hw *hw, int aci);
2238*4882a593Smuzhiyun 	void (*set_bcn_reg)(struct ieee80211_hw *hw);
2239*4882a593Smuzhiyun 	void (*set_bcn_intv)(struct ieee80211_hw *hw);
2240*4882a593Smuzhiyun 	void (*update_interrupt_mask)(struct ieee80211_hw *hw,
2241*4882a593Smuzhiyun 				      u32 add_msr, u32 rm_msr);
2242*4882a593Smuzhiyun 	void (*get_hw_reg)(struct ieee80211_hw *hw, u8 variable, u8 *val);
2243*4882a593Smuzhiyun 	void (*set_hw_reg)(struct ieee80211_hw *hw, u8 variable, u8 *val);
2244*4882a593Smuzhiyun 	void (*update_rate_tbl)(struct ieee80211_hw *hw,
2245*4882a593Smuzhiyun 				struct ieee80211_sta *sta, u8 rssi_leve,
2246*4882a593Smuzhiyun 				bool update_bw);
2247*4882a593Smuzhiyun 	void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2248*4882a593Smuzhiyun 				    u8 *desc, u8 queue_index,
2249*4882a593Smuzhiyun 				    struct sk_buff *skb, dma_addr_t addr);
2250*4882a593Smuzhiyun 	void (*update_rate_mask)(struct ieee80211_hw *hw, u8 rssi_level);
2251*4882a593Smuzhiyun 	u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2252*4882a593Smuzhiyun 					 u8 queue_index);
2253*4882a593Smuzhiyun 	void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2254*4882a593Smuzhiyun 				u8 queue_index);
2255*4882a593Smuzhiyun 	void (*fill_tx_desc)(struct ieee80211_hw *hw,
2256*4882a593Smuzhiyun 			     struct ieee80211_hdr *hdr, u8 *pdesc_tx,
2257*4882a593Smuzhiyun 			     u8 *pbd_desc_tx,
2258*4882a593Smuzhiyun 			     struct ieee80211_tx_info *info,
2259*4882a593Smuzhiyun 			     struct ieee80211_sta *sta,
2260*4882a593Smuzhiyun 			     struct sk_buff *skb, u8 hw_queue,
2261*4882a593Smuzhiyun 			     struct rtl_tcb_desc *ptcb_desc);
2262*4882a593Smuzhiyun 	void (*fill_fake_txdesc)(struct ieee80211_hw *hw, u8 *pdesc,
2263*4882a593Smuzhiyun 				 u32 buffer_len, bool bsspspoll);
2264*4882a593Smuzhiyun 	void (*fill_tx_cmddesc)(struct ieee80211_hw *hw, u8 *pdesc,
2265*4882a593Smuzhiyun 				bool firstseg, bool lastseg,
2266*4882a593Smuzhiyun 				struct sk_buff *skb);
2267*4882a593Smuzhiyun 	void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2268*4882a593Smuzhiyun 				     u8 *pdesc, u8 *pbd_desc,
2269*4882a593Smuzhiyun 				     struct sk_buff *skb, u8 hw_queue);
2270*4882a593Smuzhiyun 	bool (*query_rx_desc)(struct ieee80211_hw *hw,
2271*4882a593Smuzhiyun 			      struct rtl_stats *stats,
2272*4882a593Smuzhiyun 			      struct ieee80211_rx_status *rx_status,
2273*4882a593Smuzhiyun 			      u8 *pdesc, struct sk_buff *skb);
2274*4882a593Smuzhiyun 	void (*set_channel_access)(struct ieee80211_hw *hw);
2275*4882a593Smuzhiyun 	bool (*radio_onoff_checking)(struct ieee80211_hw *hw, u8 *valid);
2276*4882a593Smuzhiyun 	void (*dm_watchdog)(struct ieee80211_hw *hw);
2277*4882a593Smuzhiyun 	void (*scan_operation_backup)(struct ieee80211_hw *hw, u8 operation);
2278*4882a593Smuzhiyun 	bool (*set_rf_power_state)(struct ieee80211_hw *hw,
2279*4882a593Smuzhiyun 				   enum rf_pwrstate rfpwr_state);
2280*4882a593Smuzhiyun 	void (*led_control)(struct ieee80211_hw *hw,
2281*4882a593Smuzhiyun 			    enum led_ctl_mode ledaction);
2282*4882a593Smuzhiyun 	void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2283*4882a593Smuzhiyun 			 u8 desc_name, u8 *val);
2284*4882a593Smuzhiyun 	u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2285*4882a593Smuzhiyun 			u8 desc_name);
2286*4882a593Smuzhiyun 	bool (*is_tx_desc_closed)(struct ieee80211_hw *hw,
2287*4882a593Smuzhiyun 				  u8 hw_queue, u16 index);
2288*4882a593Smuzhiyun 	void (*tx_polling)(struct ieee80211_hw *hw, u8 hw_queue);
2289*4882a593Smuzhiyun 	void (*enable_hw_sec)(struct ieee80211_hw *hw);
2290*4882a593Smuzhiyun 	void (*set_key)(struct ieee80211_hw *hw, u32 key_index,
2291*4882a593Smuzhiyun 			u8 *macaddr, bool is_group, u8 enc_algo,
2292*4882a593Smuzhiyun 			bool is_wepkey, bool clear_all);
2293*4882a593Smuzhiyun 	void (*init_sw_leds)(struct ieee80211_hw *hw);
2294*4882a593Smuzhiyun 	void (*deinit_sw_leds)(struct ieee80211_hw *hw);
2295*4882a593Smuzhiyun 	u32 (*get_bbreg)(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
2296*4882a593Smuzhiyun 	void (*set_bbreg)(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2297*4882a593Smuzhiyun 			  u32 data);
2298*4882a593Smuzhiyun 	u32 (*get_rfreg)(struct ieee80211_hw *hw, enum radio_path rfpath,
2299*4882a593Smuzhiyun 			 u32 regaddr, u32 bitmask);
2300*4882a593Smuzhiyun 	void (*set_rfreg)(struct ieee80211_hw *hw, enum radio_path rfpath,
2301*4882a593Smuzhiyun 			  u32 regaddr, u32 bitmask, u32 data);
2302*4882a593Smuzhiyun 	void (*linked_set_reg)(struct ieee80211_hw *hw);
2303*4882a593Smuzhiyun 	void (*chk_switch_dmdp)(struct ieee80211_hw *hw);
2304*4882a593Smuzhiyun 	void (*dualmac_easy_concurrent)(struct ieee80211_hw *hw);
2305*4882a593Smuzhiyun 	void (*dualmac_switch_to_dmdp)(struct ieee80211_hw *hw);
2306*4882a593Smuzhiyun 	bool (*phy_rf6052_config)(struct ieee80211_hw *hw);
2307*4882a593Smuzhiyun 	void (*phy_rf6052_set_cck_txpower)(struct ieee80211_hw *hw,
2308*4882a593Smuzhiyun 					   u8 *powerlevel);
2309*4882a593Smuzhiyun 	void (*phy_rf6052_set_ofdm_txpower)(struct ieee80211_hw *hw,
2310*4882a593Smuzhiyun 					    u8 *ppowerlevel, u8 channel);
2311*4882a593Smuzhiyun 	bool (*config_bb_with_headerfile)(struct ieee80211_hw *hw,
2312*4882a593Smuzhiyun 					  u8 configtype);
2313*4882a593Smuzhiyun 	bool (*config_bb_with_pgheaderfile)(struct ieee80211_hw *hw,
2314*4882a593Smuzhiyun 					    u8 configtype);
2315*4882a593Smuzhiyun 	void (*phy_lc_calibrate)(struct ieee80211_hw *hw, bool is2t);
2316*4882a593Smuzhiyun 	void (*phy_set_bw_mode_callback)(struct ieee80211_hw *hw);
2317*4882a593Smuzhiyun 	void (*dm_dynamic_txpower)(struct ieee80211_hw *hw);
2318*4882a593Smuzhiyun 	void (*c2h_command_handle)(struct ieee80211_hw *hw);
2319*4882a593Smuzhiyun 	void (*bt_wifi_media_status_notify)(struct ieee80211_hw *hw,
2320*4882a593Smuzhiyun 					    bool mstate);
2321*4882a593Smuzhiyun 	void (*bt_coex_off_before_lps)(struct ieee80211_hw *hw);
2322*4882a593Smuzhiyun 	void (*fill_h2c_cmd)(struct ieee80211_hw *hw, u8 element_id,
2323*4882a593Smuzhiyun 			     u32 cmd_len, u8 *p_cmdbuffer);
2324*4882a593Smuzhiyun 	void (*set_default_port_id_cmd)(struct ieee80211_hw *hw);
2325*4882a593Smuzhiyun 	bool (*get_btc_status)(void);
2326*4882a593Smuzhiyun 	bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
2327*4882a593Smuzhiyun 	void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2328*4882a593Smuzhiyun 				   struct rtl_wow_pattern *rtl_pattern,
2329*4882a593Smuzhiyun 				   u8 index);
2330*4882a593Smuzhiyun 	u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
2331*4882a593Smuzhiyun 	void (*c2h_ra_report_handler)(struct ieee80211_hw *hw,
2332*4882a593Smuzhiyun 				      u8 *cmd_buf, u8 cmd_len);
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun struct rtl_intf_ops {
2336*4882a593Smuzhiyun 	/*com */
2337*4882a593Smuzhiyun 	void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
2338*4882a593Smuzhiyun 	int (*adapter_start)(struct ieee80211_hw *hw);
2339*4882a593Smuzhiyun 	void (*adapter_stop)(struct ieee80211_hw *hw);
2340*4882a593Smuzhiyun 	bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2341*4882a593Smuzhiyun 				 struct rtl_priv **buddy_priv);
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	int (*adapter_tx)(struct ieee80211_hw *hw,
2344*4882a593Smuzhiyun 			  struct ieee80211_sta *sta,
2345*4882a593Smuzhiyun 			  struct sk_buff *skb,
2346*4882a593Smuzhiyun 			  struct rtl_tcb_desc *ptcb_desc);
2347*4882a593Smuzhiyun 	void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
2348*4882a593Smuzhiyun 	int (*reset_trx_ring)(struct ieee80211_hw *hw);
2349*4882a593Smuzhiyun 	bool (*waitq_insert)(struct ieee80211_hw *hw,
2350*4882a593Smuzhiyun 			     struct ieee80211_sta *sta,
2351*4882a593Smuzhiyun 			     struct sk_buff *skb);
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 	/*pci */
2354*4882a593Smuzhiyun 	void (*disable_aspm)(struct ieee80211_hw *hw);
2355*4882a593Smuzhiyun 	void (*enable_aspm)(struct ieee80211_hw *hw);
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	/*usb */
2358*4882a593Smuzhiyun };
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun struct rtl_mod_params {
2361*4882a593Smuzhiyun 	/* default: 0,0 */
2362*4882a593Smuzhiyun 	u64 debug_mask;
2363*4882a593Smuzhiyun 	/* default: 0 = using hardware encryption */
2364*4882a593Smuzhiyun 	bool sw_crypto;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	/* default: 0 = DBG_EMERG (0)*/
2367*4882a593Smuzhiyun 	int debug_level;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	/* default: 1 = using no linked power save */
2370*4882a593Smuzhiyun 	bool inactiveps;
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	/* default: 1 = using linked sw power save */
2373*4882a593Smuzhiyun 	bool swctrl_lps;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	/* default: 1 = using linked fw power save */
2376*4882a593Smuzhiyun 	bool fwctrl_lps;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	/* default: 0 = not using MSI interrupts mode
2379*4882a593Smuzhiyun 	 * submodules should set their own default value
2380*4882a593Smuzhiyun 	 */
2381*4882a593Smuzhiyun 	bool msi_support;
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	/* default: 0 = dma 32 */
2384*4882a593Smuzhiyun 	bool dma64;
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	/* default: 1 = enable aspm */
2387*4882a593Smuzhiyun 	int aspm_support;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	/* default 0: 1 means disable */
2390*4882a593Smuzhiyun 	bool disable_watchdog;
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	/* default 0: 1 means do not disable interrupts */
2393*4882a593Smuzhiyun 	bool int_clear;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	/* select antenna */
2396*4882a593Smuzhiyun 	int ant_sel;
2397*4882a593Smuzhiyun };
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun struct rtl_hal_usbint_cfg {
2400*4882a593Smuzhiyun 	/* data - rx */
2401*4882a593Smuzhiyun 	u32 in_ep_num;
2402*4882a593Smuzhiyun 	u32 rx_urb_num;
2403*4882a593Smuzhiyun 	u32 rx_max_size;
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	/* op - rx */
2406*4882a593Smuzhiyun 	void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2407*4882a593Smuzhiyun 	void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2408*4882a593Smuzhiyun 				     struct sk_buff_head *);
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	/* tx */
2411*4882a593Smuzhiyun 	void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2412*4882a593Smuzhiyun 	int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2413*4882a593Smuzhiyun 			       struct sk_buff *);
2414*4882a593Smuzhiyun 	struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2415*4882a593Smuzhiyun 						struct sk_buff_head *);
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	/* endpoint mapping */
2418*4882a593Smuzhiyun 	int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
2419*4882a593Smuzhiyun 	u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun struct rtl_hal_cfg {
2423*4882a593Smuzhiyun 	u8 bar_id;
2424*4882a593Smuzhiyun 	bool write_readback;
2425*4882a593Smuzhiyun 	char *name;
2426*4882a593Smuzhiyun 	char *alt_fw_name;
2427*4882a593Smuzhiyun 	struct rtl_hal_ops *ops;
2428*4882a593Smuzhiyun 	struct rtl_mod_params *mod_params;
2429*4882a593Smuzhiyun 	struct rtl_hal_usbint_cfg *usb_interface_cfg;
2430*4882a593Smuzhiyun 	enum rtl_spec_ver spec_ver;
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	/*this map used for some registers or vars
2433*4882a593Smuzhiyun 	 * defined int HAL but used in MAIN
2434*4882a593Smuzhiyun 	 */
2435*4882a593Smuzhiyun 	u32 maps[RTL_VAR_MAP_MAX];
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun };
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun struct rtl_locks {
2440*4882a593Smuzhiyun 	/* mutex */
2441*4882a593Smuzhiyun 	struct mutex conf_mutex;
2442*4882a593Smuzhiyun 	struct mutex ips_mutex;	/* mutex for enter/leave IPS */
2443*4882a593Smuzhiyun 	struct mutex lps_mutex;	/* mutex for enter/leave LPS */
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	/*spin lock */
2446*4882a593Smuzhiyun 	spinlock_t irq_th_lock;
2447*4882a593Smuzhiyun 	spinlock_t h2c_lock;
2448*4882a593Smuzhiyun 	spinlock_t rf_ps_lock;
2449*4882a593Smuzhiyun 	spinlock_t rf_lock;
2450*4882a593Smuzhiyun 	spinlock_t waitq_lock;
2451*4882a593Smuzhiyun 	spinlock_t entry_list_lock;
2452*4882a593Smuzhiyun 	spinlock_t usb_lock;
2453*4882a593Smuzhiyun 	spinlock_t c2hcmd_lock;
2454*4882a593Smuzhiyun 	spinlock_t scan_list_lock; /* lock for the scan list */
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	/*FW clock change */
2457*4882a593Smuzhiyun 	spinlock_t fw_ps_lock;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	/*Dual mac*/
2460*4882a593Smuzhiyun 	spinlock_t cck_and_rw_pagea_lock;
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 	spinlock_t iqk_lock;
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun struct rtl_works {
2466*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	/*timer */
2469*4882a593Smuzhiyun 	struct timer_list watchdog_timer;
2470*4882a593Smuzhiyun 	struct timer_list dualmac_easyconcurrent_retrytimer;
2471*4882a593Smuzhiyun 	struct timer_list fw_clockoff_timer;
2472*4882a593Smuzhiyun 	struct timer_list fast_antenna_training_timer;
2473*4882a593Smuzhiyun 	/*task */
2474*4882a593Smuzhiyun 	struct tasklet_struct irq_tasklet;
2475*4882a593Smuzhiyun 	struct tasklet_struct irq_prepare_bcn_tasklet;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	/*work queue */
2478*4882a593Smuzhiyun 	struct workqueue_struct *rtl_wq;
2479*4882a593Smuzhiyun 	struct delayed_work watchdog_wq;
2480*4882a593Smuzhiyun 	struct delayed_work ips_nic_off_wq;
2481*4882a593Smuzhiyun 	struct delayed_work c2hcmd_wq;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	/* For SW LPS */
2484*4882a593Smuzhiyun 	struct delayed_work ps_work;
2485*4882a593Smuzhiyun 	struct delayed_work ps_rfon_wq;
2486*4882a593Smuzhiyun 	struct delayed_work fwevt_wq;
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	struct work_struct lps_change_work;
2489*4882a593Smuzhiyun 	struct work_struct fill_h2c_cmd;
2490*4882a593Smuzhiyun };
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun struct rtl_debug {
2493*4882a593Smuzhiyun 	/* add for debug */
2494*4882a593Smuzhiyun 	struct dentry *debugfs_dir;
2495*4882a593Smuzhiyun 	char debugfs_name[20];
2496*4882a593Smuzhiyun };
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun #define MIMO_PS_STATIC			0
2499*4882a593Smuzhiyun #define MIMO_PS_DYNAMIC			1
2500*4882a593Smuzhiyun #define MIMO_PS_NOLIMIT			3
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun struct rtl_dualmac_easy_concurrent_ctl {
2503*4882a593Smuzhiyun 	enum band_type currentbandtype_backfordmdp;
2504*4882a593Smuzhiyun 	bool close_bbandrf_for_dmsp;
2505*4882a593Smuzhiyun 	bool change_to_dmdp;
2506*4882a593Smuzhiyun 	bool change_to_dmsp;
2507*4882a593Smuzhiyun 	bool switch_in_process;
2508*4882a593Smuzhiyun };
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun struct rtl_dmsp_ctl {
2511*4882a593Smuzhiyun 	bool activescan_for_slaveofdmsp;
2512*4882a593Smuzhiyun 	bool scan_for_anothermac_fordmsp;
2513*4882a593Smuzhiyun 	bool scan_for_itself_fordmsp;
2514*4882a593Smuzhiyun 	bool writedig_for_anothermacofdmsp;
2515*4882a593Smuzhiyun 	u32 curdigvalue_for_anothermacofdmsp;
2516*4882a593Smuzhiyun 	bool changecckpdstate_for_anothermacofdmsp;
2517*4882a593Smuzhiyun 	u8 curcckpdstate_for_anothermacofdmsp;
2518*4882a593Smuzhiyun 	bool changetxhighpowerlvl_for_anothermacofdmsp;
2519*4882a593Smuzhiyun 	u8 curtxhighlvl_for_anothermacofdmsp;
2520*4882a593Smuzhiyun 	long rssivalmin_for_anothermacofdmsp;
2521*4882a593Smuzhiyun };
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun struct ps_t {
2524*4882a593Smuzhiyun 	u8 pre_ccastate;
2525*4882a593Smuzhiyun 	u8 cur_ccasate;
2526*4882a593Smuzhiyun 	u8 pre_rfstate;
2527*4882a593Smuzhiyun 	u8 cur_rfstate;
2528*4882a593Smuzhiyun 	u8 initialize;
2529*4882a593Smuzhiyun 	long rssi_val_min;
2530*4882a593Smuzhiyun };
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun struct dig_t {
2533*4882a593Smuzhiyun 	u32 rssi_lowthresh;
2534*4882a593Smuzhiyun 	u32 rssi_highthresh;
2535*4882a593Smuzhiyun 	u32 fa_lowthresh;
2536*4882a593Smuzhiyun 	u32 fa_highthresh;
2537*4882a593Smuzhiyun 	long last_min_undec_pwdb_for_dm;
2538*4882a593Smuzhiyun 	long rssi_highpower_lowthresh;
2539*4882a593Smuzhiyun 	long rssi_highpower_highthresh;
2540*4882a593Smuzhiyun 	u32 recover_cnt;
2541*4882a593Smuzhiyun 	u32 pre_igvalue;
2542*4882a593Smuzhiyun 	u32 cur_igvalue;
2543*4882a593Smuzhiyun 	long rssi_val;
2544*4882a593Smuzhiyun 	u8 dig_enable_flag;
2545*4882a593Smuzhiyun 	u8 dig_ext_port_stage;
2546*4882a593Smuzhiyun 	u8 dig_algorithm;
2547*4882a593Smuzhiyun 	u8 dig_twoport_algorithm;
2548*4882a593Smuzhiyun 	u8 dig_dbgmode;
2549*4882a593Smuzhiyun 	u8 dig_slgorithm_switch;
2550*4882a593Smuzhiyun 	u8 cursta_cstate;
2551*4882a593Smuzhiyun 	u8 presta_cstate;
2552*4882a593Smuzhiyun 	u8 curmultista_cstate;
2553*4882a593Smuzhiyun 	u8 stop_dig;
2554*4882a593Smuzhiyun 	s8 back_val;
2555*4882a593Smuzhiyun 	s8 back_range_max;
2556*4882a593Smuzhiyun 	s8 back_range_min;
2557*4882a593Smuzhiyun 	u8 rx_gain_max;
2558*4882a593Smuzhiyun 	u8 rx_gain_min;
2559*4882a593Smuzhiyun 	u8 min_undec_pwdb_for_dm;
2560*4882a593Smuzhiyun 	u8 rssi_val_min;
2561*4882a593Smuzhiyun 	u8 pre_cck_cca_thres;
2562*4882a593Smuzhiyun 	u8 cur_cck_cca_thres;
2563*4882a593Smuzhiyun 	u8 pre_cck_pd_state;
2564*4882a593Smuzhiyun 	u8 cur_cck_pd_state;
2565*4882a593Smuzhiyun 	u8 pre_cck_fa_state;
2566*4882a593Smuzhiyun 	u8 cur_cck_fa_state;
2567*4882a593Smuzhiyun 	u8 pre_ccastate;
2568*4882a593Smuzhiyun 	u8 cur_ccasate;
2569*4882a593Smuzhiyun 	u8 large_fa_hit;
2570*4882a593Smuzhiyun 	u8 forbidden_igi;
2571*4882a593Smuzhiyun 	u8 dig_state;
2572*4882a593Smuzhiyun 	u8 dig_highpwrstate;
2573*4882a593Smuzhiyun 	u8 cur_sta_cstate;
2574*4882a593Smuzhiyun 	u8 pre_sta_cstate;
2575*4882a593Smuzhiyun 	u8 cur_ap_cstate;
2576*4882a593Smuzhiyun 	u8 pre_ap_cstate;
2577*4882a593Smuzhiyun 	u8 cur_pd_thstate;
2578*4882a593Smuzhiyun 	u8 pre_pd_thstate;
2579*4882a593Smuzhiyun 	u8 cur_cs_ratiostate;
2580*4882a593Smuzhiyun 	u8 pre_cs_ratiostate;
2581*4882a593Smuzhiyun 	u8 backoff_enable_flag;
2582*4882a593Smuzhiyun 	s8 backoffval_range_max;
2583*4882a593Smuzhiyun 	s8 backoffval_range_min;
2584*4882a593Smuzhiyun 	u8 dig_min_0;
2585*4882a593Smuzhiyun 	u8 dig_min_1;
2586*4882a593Smuzhiyun 	u8 bt30_cur_igi;
2587*4882a593Smuzhiyun 	bool media_connect_0;
2588*4882a593Smuzhiyun 	bool media_connect_1;
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	u32 antdiv_rssi_max;
2591*4882a593Smuzhiyun 	u32 rssi_max;
2592*4882a593Smuzhiyun };
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun struct rtl_global_var {
2595*4882a593Smuzhiyun 	/* from this list we can get
2596*4882a593Smuzhiyun 	 * other adapter's rtl_priv
2597*4882a593Smuzhiyun 	 */
2598*4882a593Smuzhiyun 	struct list_head glb_priv_list;
2599*4882a593Smuzhiyun 	spinlock_t glb_list_lock;
2600*4882a593Smuzhiyun };
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun #define IN_4WAY_TIMEOUT_TIME	(30 * MSEC_PER_SEC)	/* 30 seconds */
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun struct rtl_btc_info {
2605*4882a593Smuzhiyun 	u8 bt_type;
2606*4882a593Smuzhiyun 	u8 btcoexist;
2607*4882a593Smuzhiyun 	u8 ant_num;
2608*4882a593Smuzhiyun 	u8 single_ant_path;
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	u8 ap_num;
2611*4882a593Smuzhiyun 	bool in_4way;
2612*4882a593Smuzhiyun 	unsigned long in_4way_ts;
2613*4882a593Smuzhiyun };
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun struct bt_coexist_info {
2616*4882a593Smuzhiyun 	struct rtl_btc_ops *btc_ops;
2617*4882a593Smuzhiyun 	struct rtl_btc_info btc_info;
2618*4882a593Smuzhiyun 	/* btc context */
2619*4882a593Smuzhiyun 	void *btc_context;
2620*4882a593Smuzhiyun 	void *wifi_only_context;
2621*4882a593Smuzhiyun 	/* EEPROM BT info. */
2622*4882a593Smuzhiyun 	u8 eeprom_bt_coexist;
2623*4882a593Smuzhiyun 	u8 eeprom_bt_type;
2624*4882a593Smuzhiyun 	u8 eeprom_bt_ant_num;
2625*4882a593Smuzhiyun 	u8 eeprom_bt_ant_isol;
2626*4882a593Smuzhiyun 	u8 eeprom_bt_radio_shared;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	u8 bt_coexistence;
2629*4882a593Smuzhiyun 	u8 bt_ant_num;
2630*4882a593Smuzhiyun 	u8 bt_coexist_type;
2631*4882a593Smuzhiyun 	u8 bt_state;
2632*4882a593Smuzhiyun 	u8 bt_cur_state;	/* 0:on, 1:off */
2633*4882a593Smuzhiyun 	u8 bt_ant_isolation;	/* 0:good, 1:bad */
2634*4882a593Smuzhiyun 	u8 bt_pape_ctrl;	/* 0:SW, 1:SW/HW dynamic */
2635*4882a593Smuzhiyun 	u8 bt_service;
2636*4882a593Smuzhiyun 	u8 bt_radio_shared_type;
2637*4882a593Smuzhiyun 	u8 bt_rfreg_origin_1e;
2638*4882a593Smuzhiyun 	u8 bt_rfreg_origin_1f;
2639*4882a593Smuzhiyun 	u8 bt_rssi_state;
2640*4882a593Smuzhiyun 	u32 ratio_tx;
2641*4882a593Smuzhiyun 	u32 ratio_pri;
2642*4882a593Smuzhiyun 	u32 bt_edca_ul;
2643*4882a593Smuzhiyun 	u32 bt_edca_dl;
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	bool init_set;
2646*4882a593Smuzhiyun 	bool bt_busy_traffic;
2647*4882a593Smuzhiyun 	bool bt_traffic_mode_set;
2648*4882a593Smuzhiyun 	bool bt_non_traffic_mode_set;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	bool fw_coexist_all_off;
2651*4882a593Smuzhiyun 	bool sw_coexist_all_off;
2652*4882a593Smuzhiyun 	bool hw_coexist_all_off;
2653*4882a593Smuzhiyun 	u32 cstate;
2654*4882a593Smuzhiyun 	u32 previous_state;
2655*4882a593Smuzhiyun 	u32 cstate_h;
2656*4882a593Smuzhiyun 	u32 previous_state_h;
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 	u8 bt_pre_rssi_state;
2659*4882a593Smuzhiyun 	u8 bt_pre_rssi_state1;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	u8 reg_bt_iso;
2662*4882a593Smuzhiyun 	u8 reg_bt_sco;
2663*4882a593Smuzhiyun 	bool balance_on;
2664*4882a593Smuzhiyun 	u8 bt_active_zero_cnt;
2665*4882a593Smuzhiyun 	bool cur_bt_disabled;
2666*4882a593Smuzhiyun 	bool pre_bt_disabled;
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	u8 bt_profile_case;
2669*4882a593Smuzhiyun 	u8 bt_profile_action;
2670*4882a593Smuzhiyun 	bool bt_busy;
2671*4882a593Smuzhiyun 	bool hold_for_bt_operation;
2672*4882a593Smuzhiyun 	u8 lps_counter;
2673*4882a593Smuzhiyun };
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun struct rtl_btc_ops {
2676*4882a593Smuzhiyun 	void (*btc_init_variables)(struct rtl_priv *rtlpriv);
2677*4882a593Smuzhiyun 	void (*btc_init_variables_wifi_only)(struct rtl_priv *rtlpriv);
2678*4882a593Smuzhiyun 	void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
2679*4882a593Smuzhiyun 	void (*btc_init_hal_vars)(struct rtl_priv *rtlpriv);
2680*4882a593Smuzhiyun 	void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
2681*4882a593Smuzhiyun 	void (*btc_init_hw_config)(struct rtl_priv *rtlpriv);
2682*4882a593Smuzhiyun 	void (*btc_init_hw_config_wifi_only)(struct rtl_priv *rtlpriv);
2683*4882a593Smuzhiyun 	void (*btc_ips_notify)(struct rtl_priv *rtlpriv, u8 type);
2684*4882a593Smuzhiyun 	void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
2685*4882a593Smuzhiyun 	void (*btc_scan_notify)(struct rtl_priv *rtlpriv, u8 scantype);
2686*4882a593Smuzhiyun 	void (*btc_scan_notify_wifi_only)(struct rtl_priv *rtlpriv,
2687*4882a593Smuzhiyun 					  u8 scantype);
2688*4882a593Smuzhiyun 	void (*btc_connect_notify)(struct rtl_priv *rtlpriv, u8 action);
2689*4882a593Smuzhiyun 	void (*btc_mediastatus_notify)(struct rtl_priv *rtlpriv,
2690*4882a593Smuzhiyun 				       enum rt_media_status mstatus);
2691*4882a593Smuzhiyun 	void (*btc_periodical)(struct rtl_priv *rtlpriv);
2692*4882a593Smuzhiyun 	void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
2693*4882a593Smuzhiyun 	void (*btc_btinfo_notify)(struct rtl_priv *rtlpriv,
2694*4882a593Smuzhiyun 				  u8 *tmp_buf, u8 length);
2695*4882a593Smuzhiyun 	void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2696*4882a593Smuzhiyun 				    u8 *tmp_buf, u8 length);
2697*4882a593Smuzhiyun 	bool (*btc_is_limited_dig)(struct rtl_priv *rtlpriv);
2698*4882a593Smuzhiyun 	bool (*btc_is_disable_edca_turbo)(struct rtl_priv *rtlpriv);
2699*4882a593Smuzhiyun 	bool (*btc_is_bt_disabled)(struct rtl_priv *rtlpriv);
2700*4882a593Smuzhiyun 	void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2701*4882a593Smuzhiyun 					  u8 pkt_type);
2702*4882a593Smuzhiyun 	void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2703*4882a593Smuzhiyun 				       bool scanning);
2704*4882a593Smuzhiyun 	void (*btc_switch_band_notify_wifi_only)(struct rtl_priv *rtlpriv,
2705*4882a593Smuzhiyun 						 u8 type, bool scanning);
2706*4882a593Smuzhiyun 	void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2707*4882a593Smuzhiyun 					 struct seq_file *m);
2708*4882a593Smuzhiyun 	void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
2709*4882a593Smuzhiyun 	u8   (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2710*4882a593Smuzhiyun 	u8   (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2711*4882a593Smuzhiyun 	bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
2712*4882a593Smuzhiyun 	void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2713*4882a593Smuzhiyun 				  u8 *ctrl_agg_size, u8 *agg_size);
2714*4882a593Smuzhiyun 	bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
2715*4882a593Smuzhiyun };
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun struct proxim {
2718*4882a593Smuzhiyun 	bool proxim_on;
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	void *proximity_priv;
2721*4882a593Smuzhiyun 	int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2722*4882a593Smuzhiyun 			 struct sk_buff *skb);
2723*4882a593Smuzhiyun 	u8  (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2724*4882a593Smuzhiyun };
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun struct rtl_c2hcmd {
2727*4882a593Smuzhiyun 	struct list_head list;
2728*4882a593Smuzhiyun 	u8 tag;
2729*4882a593Smuzhiyun 	u8 len;
2730*4882a593Smuzhiyun 	u8 *val;
2731*4882a593Smuzhiyun };
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun struct rtl_bssid_entry {
2734*4882a593Smuzhiyun 	struct list_head list;
2735*4882a593Smuzhiyun 	u8 bssid[ETH_ALEN];
2736*4882a593Smuzhiyun 	u32 age;
2737*4882a593Smuzhiyun };
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun struct rtl_scan_list {
2740*4882a593Smuzhiyun 	int num;
2741*4882a593Smuzhiyun 	struct list_head list;	/* sort by age */
2742*4882a593Smuzhiyun };
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun struct rtl_priv {
2745*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
2746*4882a593Smuzhiyun 	struct completion firmware_loading_complete;
2747*4882a593Smuzhiyun 	struct list_head list;
2748*4882a593Smuzhiyun 	struct rtl_priv *buddy_priv;
2749*4882a593Smuzhiyun 	struct rtl_global_var *glb_var;
2750*4882a593Smuzhiyun 	struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2751*4882a593Smuzhiyun 	struct rtl_dmsp_ctl dmsp_ctl;
2752*4882a593Smuzhiyun 	struct rtl_locks locks;
2753*4882a593Smuzhiyun 	struct rtl_works works;
2754*4882a593Smuzhiyun 	struct rtl_mac mac80211;
2755*4882a593Smuzhiyun 	struct rtl_hal rtlhal;
2756*4882a593Smuzhiyun 	struct rtl_regulatory regd;
2757*4882a593Smuzhiyun 	struct rtl_rfkill rfkill;
2758*4882a593Smuzhiyun 	struct rtl_io io;
2759*4882a593Smuzhiyun 	struct rtl_phy phy;
2760*4882a593Smuzhiyun 	struct rtl_dm dm;
2761*4882a593Smuzhiyun 	struct rtl_security sec;
2762*4882a593Smuzhiyun 	struct rtl_efuse efuse;
2763*4882a593Smuzhiyun 	struct rtl_led_ctl ledctl;
2764*4882a593Smuzhiyun 	struct rtl_tx_report tx_report;
2765*4882a593Smuzhiyun 	struct rtl_scan_list scan_list;
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 	struct rtl_ps_ctl psc;
2768*4882a593Smuzhiyun 	struct rate_adaptive ra;
2769*4882a593Smuzhiyun 	struct dynamic_primary_cca primarycca;
2770*4882a593Smuzhiyun 	struct wireless_stats stats;
2771*4882a593Smuzhiyun 	struct rt_link_detect link_info;
2772*4882a593Smuzhiyun 	struct false_alarm_statistics falsealm_cnt;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	struct rtl_rate_priv *rate_priv;
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	/* sta entry list for ap adhoc or mesh */
2777*4882a593Smuzhiyun 	struct list_head entry_list;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	/* c2hcmd list for kthread level access */
2780*4882a593Smuzhiyun 	struct sk_buff_head c2hcmd_queue;
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	struct rtl_debug dbg;
2783*4882a593Smuzhiyun 	int max_fw_size;
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	/* hal_cfg : for diff cards
2786*4882a593Smuzhiyun 	 * intf_ops : for diff interrface usb/pcie
2787*4882a593Smuzhiyun 	 */
2788*4882a593Smuzhiyun 	struct rtl_hal_cfg *cfg;
2789*4882a593Smuzhiyun 	const struct rtl_intf_ops *intf_ops;
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	/* this var will be set by set_bit,
2792*4882a593Smuzhiyun 	 * and was used to indicate status of
2793*4882a593Smuzhiyun 	 * interface or hardware
2794*4882a593Smuzhiyun 	 */
2795*4882a593Smuzhiyun 	unsigned long status;
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun 	/* tables for dm */
2798*4882a593Smuzhiyun 	struct dig_t dm_digtable;
2799*4882a593Smuzhiyun 	struct ps_t dm_pstable;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	u32 reg_874;
2802*4882a593Smuzhiyun 	u32 reg_c70;
2803*4882a593Smuzhiyun 	u32 reg_85c;
2804*4882a593Smuzhiyun 	u32 reg_a74;
2805*4882a593Smuzhiyun 	bool reg_init;	/* true if regs saved */
2806*4882a593Smuzhiyun 	bool bt_operation_on;
2807*4882a593Smuzhiyun 	__le32 *usb_data;
2808*4882a593Smuzhiyun 	int usb_data_index;
2809*4882a593Smuzhiyun 	bool initialized;
2810*4882a593Smuzhiyun 	bool enter_ps;	/* true when entering PS */
2811*4882a593Smuzhiyun 	u8 rate_mask[5];
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	/* intel Proximity, should be alloc mem
2814*4882a593Smuzhiyun 	 * in intel Proximity module and can only
2815*4882a593Smuzhiyun 	 * be used in intel Proximity mode
2816*4882a593Smuzhiyun 	 */
2817*4882a593Smuzhiyun 	struct proxim proximity;
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	/*for bt coexist use*/
2820*4882a593Smuzhiyun 	struct bt_coexist_info btcoexist;
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	/* separate 92ee from other ICs,
2823*4882a593Smuzhiyun 	 * 92ee use new trx flow.
2824*4882a593Smuzhiyun 	 */
2825*4882a593Smuzhiyun 	bool use_new_trx_flow;
2826*4882a593Smuzhiyun 
2827*4882a593Smuzhiyun #ifdef CONFIG_PM
2828*4882a593Smuzhiyun 	struct wiphy_wowlan_support wowlan;
2829*4882a593Smuzhiyun #endif
2830*4882a593Smuzhiyun 	/* This must be the last item so
2831*4882a593Smuzhiyun 	 * that it points to the data allocated
2832*4882a593Smuzhiyun 	 * beyond  this structure like:
2833*4882a593Smuzhiyun 	 * rtl_pci_priv or rtl_usb_priv
2834*4882a593Smuzhiyun 	 */
2835*4882a593Smuzhiyun 	u8 priv[0] __aligned(sizeof(void *));
2836*4882a593Smuzhiyun };
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun #define rtl_priv(hw)		(((struct rtl_priv *)(hw)->priv))
2839*4882a593Smuzhiyun #define rtl_mac(rtlpriv)	(&((rtlpriv)->mac80211))
2840*4882a593Smuzhiyun #define rtl_hal(rtlpriv)	(&((rtlpriv)->rtlhal))
2841*4882a593Smuzhiyun #define rtl_efuse(rtlpriv)	(&((rtlpriv)->efuse))
2842*4882a593Smuzhiyun #define rtl_psc(rtlpriv)	(&((rtlpriv)->psc))
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun /* Bluetooth Co-existence Related */
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun enum bt_ant_num {
2847*4882a593Smuzhiyun 	ANT_X2 = 0,
2848*4882a593Smuzhiyun 	ANT_X1 = 1,
2849*4882a593Smuzhiyun };
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun enum bt_ant_path {
2852*4882a593Smuzhiyun 	ANT_MAIN = 0,
2853*4882a593Smuzhiyun 	ANT_AUX = 1,
2854*4882a593Smuzhiyun };
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun enum bt_co_type {
2857*4882a593Smuzhiyun 	BT_2WIRE = 0,
2858*4882a593Smuzhiyun 	BT_ISSC_3WIRE = 1,
2859*4882a593Smuzhiyun 	BT_ACCEL = 2,
2860*4882a593Smuzhiyun 	BT_CSR_BC4 = 3,
2861*4882a593Smuzhiyun 	BT_CSR_BC8 = 4,
2862*4882a593Smuzhiyun 	BT_RTL8756 = 5,
2863*4882a593Smuzhiyun 	BT_RTL8723A = 6,
2864*4882a593Smuzhiyun 	BT_RTL8821A = 7,
2865*4882a593Smuzhiyun 	BT_RTL8723B = 8,
2866*4882a593Smuzhiyun 	BT_RTL8192E = 9,
2867*4882a593Smuzhiyun 	BT_RTL8812A = 11,
2868*4882a593Smuzhiyun };
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun enum bt_cur_state {
2871*4882a593Smuzhiyun 	BT_OFF = 0,
2872*4882a593Smuzhiyun 	BT_ON = 1,
2873*4882a593Smuzhiyun };
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun enum bt_service_type {
2876*4882a593Smuzhiyun 	BT_SCO = 0,
2877*4882a593Smuzhiyun 	BT_A2DP = 1,
2878*4882a593Smuzhiyun 	BT_HID = 2,
2879*4882a593Smuzhiyun 	BT_HID_IDLE = 3,
2880*4882a593Smuzhiyun 	BT_SCAN = 4,
2881*4882a593Smuzhiyun 	BT_IDLE = 5,
2882*4882a593Smuzhiyun 	BT_OTHER_ACTION = 6,
2883*4882a593Smuzhiyun 	BT_BUSY = 7,
2884*4882a593Smuzhiyun 	BT_OTHERBUSY = 8,
2885*4882a593Smuzhiyun 	BT_PAN = 9,
2886*4882a593Smuzhiyun };
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun enum bt_radio_shared {
2889*4882a593Smuzhiyun 	BT_RADIO_SHARED = 0,
2890*4882a593Smuzhiyun 	BT_RADIO_INDIVIDUAL = 1,
2891*4882a593Smuzhiyun };
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun /****************************************
2894*4882a593Smuzhiyun  *	mem access macro define start
2895*4882a593Smuzhiyun  *	Call endian free function when
2896*4882a593Smuzhiyun  *	1. Read/write packet content.
2897*4882a593Smuzhiyun  *	2. Before write integer to IO.
2898*4882a593Smuzhiyun  *	3. After read integer from IO.
2899*4882a593Smuzhiyun  ****************************************/
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun #define	N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2902*4882a593Smuzhiyun 	(__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun /* mem access macro define end */
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun #define byte(x, n) ((x >> (8 * n)) & 0xff)
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun #define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
2909*4882a593Smuzhiyun #define RTL_WATCH_DOG_TIME	2000
2910*4882a593Smuzhiyun #define MSECS(t)		msecs_to_jiffies(t)
2911*4882a593Smuzhiyun #define WLAN_FC_GET_VERS(fc)	(le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2912*4882a593Smuzhiyun #define WLAN_FC_GET_TYPE(fc)	(le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2913*4882a593Smuzhiyun #define WLAN_FC_GET_STYPE(fc)	(le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2914*4882a593Smuzhiyun #define WLAN_FC_MORE_DATA(fc)	(le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
2915*4882a593Smuzhiyun #define rtl_dm(rtlpriv)		(&((rtlpriv)->dm))
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_ASPM		BIT(0)	/*PCI ASPM */
2918*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_CLK_REQ		BIT(1)	/*PCI clock request */
2919*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_PCI_D3		BIT(2)	/*PCI D3 mode */
2920*4882a593Smuzhiyun /*NIC halt, re-initialize hw parameters*/
2921*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_HALT_NIC		BIT(3)
2922*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_FREE_FW		BIT(4)	/*FW free, re-download the FW */
2923*4882a593Smuzhiyun #define	RT_RF_OFF_LEVL_FW_32K		BIT(5)	/*FW in 32k */
2924*4882a593Smuzhiyun /*Always enable ASPM and Clock Req in initialization.*/
2925*4882a593Smuzhiyun #define	RT_RF_PS_LEVEL_ALWAYS_ASPM	BIT(6)
2926*4882a593Smuzhiyun /* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2927*4882a593Smuzhiyun #define	RT_PS_LEVEL_ASPM		BIT(7)
2928*4882a593Smuzhiyun /*When LPS is on, disable 2R if no packet is received or transmittd.*/
2929*4882a593Smuzhiyun #define	RT_RF_LPS_DISALBE_2R		BIT(30)
2930*4882a593Smuzhiyun #define	RT_RF_LPS_LEVEL_ASPM		BIT(31)	/*LPS with ASPM */
2931*4882a593Smuzhiyun #define	RT_IN_PS_LEVEL(ppsc, _ps_flg)		\
2932*4882a593Smuzhiyun 	((ppsc->cur_ps_level & _ps_flg) ? true : false)
2933*4882a593Smuzhiyun #define	RT_CLEAR_PS_LEVEL(ppsc, _ps_flg)	\
2934*4882a593Smuzhiyun 	(ppsc->cur_ps_level &= (~(_ps_flg)))
2935*4882a593Smuzhiyun #define	RT_SET_PS_LEVEL(ppsc, _ps_flg)		\
2936*4882a593Smuzhiyun 	(ppsc->cur_ps_level |= _ps_flg)
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun #define FILL_OCTET_STRING(_os, _octet, _len)	\
2939*4882a593Smuzhiyun 		(_os).octet = (u8 *)(_octet);		\
2940*4882a593Smuzhiyun 		(_os).length = (_len);
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun #define CP_MACADDR(des, src)	\
2943*4882a593Smuzhiyun 	((des)[0] = (src)[0], (des)[1] = (src)[1],\
2944*4882a593Smuzhiyun 	(des)[2] = (src)[2], (des)[3] = (src)[3],\
2945*4882a593Smuzhiyun 	(des)[4] = (src)[4], (des)[5] = (src)[5])
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun #define	LDPC_HT_ENABLE_RX			BIT(0)
2948*4882a593Smuzhiyun #define	LDPC_HT_ENABLE_TX			BIT(1)
2949*4882a593Smuzhiyun #define	LDPC_HT_TEST_TX_ENABLE			BIT(2)
2950*4882a593Smuzhiyun #define	LDPC_HT_CAP_TX				BIT(3)
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun #define	STBC_HT_ENABLE_RX			BIT(0)
2953*4882a593Smuzhiyun #define	STBC_HT_ENABLE_TX			BIT(1)
2954*4882a593Smuzhiyun #define	STBC_HT_TEST_TX_ENABLE			BIT(2)
2955*4882a593Smuzhiyun #define	STBC_HT_CAP_TX				BIT(3)
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun #define	LDPC_VHT_ENABLE_RX			BIT(0)
2958*4882a593Smuzhiyun #define	LDPC_VHT_ENABLE_TX			BIT(1)
2959*4882a593Smuzhiyun #define	LDPC_VHT_TEST_TX_ENABLE			BIT(2)
2960*4882a593Smuzhiyun #define	LDPC_VHT_CAP_TX				BIT(3)
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun #define	STBC_VHT_ENABLE_RX			BIT(0)
2963*4882a593Smuzhiyun #define	STBC_VHT_ENABLE_TX			BIT(1)
2964*4882a593Smuzhiyun #define	STBC_VHT_TEST_TX_ENABLE			BIT(2)
2965*4882a593Smuzhiyun #define	STBC_VHT_CAP_TX				BIT(3)
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
2968*4882a593Smuzhiyun 
2969*4882a593Smuzhiyun extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
2970*4882a593Smuzhiyun 
rtl_read_byte(struct rtl_priv * rtlpriv,u32 addr)2971*4882a593Smuzhiyun static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
2972*4882a593Smuzhiyun {
2973*4882a593Smuzhiyun 	return rtlpriv->io.read8_sync(rtlpriv, addr);
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun 
rtl_read_word(struct rtl_priv * rtlpriv,u32 addr)2976*4882a593Smuzhiyun static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
2977*4882a593Smuzhiyun {
2978*4882a593Smuzhiyun 	return rtlpriv->io.read16_sync(rtlpriv, addr);
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun 
rtl_read_dword(struct rtl_priv * rtlpriv,u32 addr)2981*4882a593Smuzhiyun static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
2982*4882a593Smuzhiyun {
2983*4882a593Smuzhiyun 	return rtlpriv->io.read32_sync(rtlpriv, addr);
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun 
rtl_write_byte(struct rtl_priv * rtlpriv,u32 addr,u8 val8)2986*4882a593Smuzhiyun static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
2987*4882a593Smuzhiyun {
2988*4882a593Smuzhiyun 	rtlpriv->io.write8_async(rtlpriv, addr, val8);
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	if (rtlpriv->cfg->write_readback)
2991*4882a593Smuzhiyun 		rtlpriv->io.read8_sync(rtlpriv, addr);
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun 
rtl_write_byte_with_val32(struct ieee80211_hw * hw,u32 addr,u32 val8)2994*4882a593Smuzhiyun static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
2995*4882a593Smuzhiyun 					     u32 addr, u32 val8)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, addr, (u8)val8);
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun 
rtl_write_word(struct rtl_priv * rtlpriv,u32 addr,u16 val16)3002*4882a593Smuzhiyun static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3003*4882a593Smuzhiyun {
3004*4882a593Smuzhiyun 	rtlpriv->io.write16_async(rtlpriv, addr, val16);
3005*4882a593Smuzhiyun 
3006*4882a593Smuzhiyun 	if (rtlpriv->cfg->write_readback)
3007*4882a593Smuzhiyun 		rtlpriv->io.read16_sync(rtlpriv, addr);
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun 
rtl_write_dword(struct rtl_priv * rtlpriv,u32 addr,u32 val32)3010*4882a593Smuzhiyun static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3011*4882a593Smuzhiyun 				   u32 addr, u32 val32)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun 	rtlpriv->io.write32_async(rtlpriv, addr, val32);
3014*4882a593Smuzhiyun 
3015*4882a593Smuzhiyun 	if (rtlpriv->cfg->write_readback)
3016*4882a593Smuzhiyun 		rtlpriv->io.read32_sync(rtlpriv, addr);
3017*4882a593Smuzhiyun }
3018*4882a593Smuzhiyun 
rtl_get_bbreg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask)3019*4882a593Smuzhiyun static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3020*4882a593Smuzhiyun 				u32 regaddr, u32 bitmask)
3021*4882a593Smuzhiyun {
3022*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = hw->priv;
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun 
rtl_set_bbreg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)3027*4882a593Smuzhiyun static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3028*4882a593Smuzhiyun 				 u32 bitmask, u32 data)
3029*4882a593Smuzhiyun {
3030*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = hw->priv;
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun 
rtl_set_bbreg_with_dwmask(struct ieee80211_hw * hw,u32 regaddr,u32 data)3035*4882a593Smuzhiyun static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3036*4882a593Smuzhiyun 					     u32 regaddr, u32 data)
3037*4882a593Smuzhiyun {
3038*4882a593Smuzhiyun 	rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun 
rtl_get_rfreg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)3041*4882a593Smuzhiyun static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3042*4882a593Smuzhiyun 				enum radio_path rfpath, u32 regaddr,
3043*4882a593Smuzhiyun 				u32 bitmask)
3044*4882a593Smuzhiyun {
3045*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = hw->priv;
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 	return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun 
rtl_set_rfreg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask,u32 data)3050*4882a593Smuzhiyun static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3051*4882a593Smuzhiyun 				 enum radio_path rfpath, u32 regaddr,
3052*4882a593Smuzhiyun 				 u32 bitmask, u32 data)
3053*4882a593Smuzhiyun {
3054*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = hw->priv;
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
3057*4882a593Smuzhiyun }
3058*4882a593Smuzhiyun 
is_hal_stop(struct rtl_hal * rtlhal)3059*4882a593Smuzhiyun static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3060*4882a593Smuzhiyun {
3061*4882a593Smuzhiyun 	return (_HAL_STATE_STOP == rtlhal->state);
3062*4882a593Smuzhiyun }
3063*4882a593Smuzhiyun 
set_hal_start(struct rtl_hal * rtlhal)3064*4882a593Smuzhiyun static inline void set_hal_start(struct rtl_hal *rtlhal)
3065*4882a593Smuzhiyun {
3066*4882a593Smuzhiyun 	rtlhal->state = _HAL_STATE_START;
3067*4882a593Smuzhiyun }
3068*4882a593Smuzhiyun 
set_hal_stop(struct rtl_hal * rtlhal)3069*4882a593Smuzhiyun static inline void set_hal_stop(struct rtl_hal *rtlhal)
3070*4882a593Smuzhiyun {
3071*4882a593Smuzhiyun 	rtlhal->state = _HAL_STATE_STOP;
3072*4882a593Smuzhiyun }
3073*4882a593Smuzhiyun 
get_rf_type(struct rtl_phy * rtlphy)3074*4882a593Smuzhiyun static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3075*4882a593Smuzhiyun {
3076*4882a593Smuzhiyun 	return rtlphy->rf_type;
3077*4882a593Smuzhiyun }
3078*4882a593Smuzhiyun 
rtl_get_hdr(struct sk_buff * skb)3079*4882a593Smuzhiyun static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3080*4882a593Smuzhiyun {
3081*4882a593Smuzhiyun 	return (struct ieee80211_hdr *)(skb->data);
3082*4882a593Smuzhiyun }
3083*4882a593Smuzhiyun 
rtl_get_fc(struct sk_buff * skb)3084*4882a593Smuzhiyun static inline __le16 rtl_get_fc(struct sk_buff *skb)
3085*4882a593Smuzhiyun {
3086*4882a593Smuzhiyun 	return rtl_get_hdr(skb)->frame_control;
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun 
rtl_get_tid_h(struct ieee80211_hdr * hdr)3089*4882a593Smuzhiyun static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3090*4882a593Smuzhiyun {
3091*4882a593Smuzhiyun 	return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3092*4882a593Smuzhiyun }
3093*4882a593Smuzhiyun 
rtl_get_tid(struct sk_buff * skb)3094*4882a593Smuzhiyun static inline u16 rtl_get_tid(struct sk_buff *skb)
3095*4882a593Smuzhiyun {
3096*4882a593Smuzhiyun 	return rtl_get_tid_h(rtl_get_hdr(skb));
3097*4882a593Smuzhiyun }
3098*4882a593Smuzhiyun 
get_sta(struct ieee80211_hw * hw,struct ieee80211_vif * vif,const u8 * bssid)3099*4882a593Smuzhiyun static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3100*4882a593Smuzhiyun 					    struct ieee80211_vif *vif,
3101*4882a593Smuzhiyun 					    const u8 *bssid)
3102*4882a593Smuzhiyun {
3103*4882a593Smuzhiyun 	return ieee80211_find_sta(vif, bssid);
3104*4882a593Smuzhiyun }
3105*4882a593Smuzhiyun 
rtl_find_sta(struct ieee80211_hw * hw,u8 * mac_addr)3106*4882a593Smuzhiyun static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3107*4882a593Smuzhiyun 						 u8 *mac_addr)
3108*4882a593Smuzhiyun {
3109*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	return ieee80211_find_sta(mac->vif, mac_addr);
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun #endif
3115