1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2010 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __RTL8821AE_TRX_H__
5*4882a593Smuzhiyun #define __RTL8821AE_TRX_H__
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define TX_DESC_SIZE 40
8*4882a593Smuzhiyun #define TX_DESC_AGGR_SUBFRAME_SIZE 32
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define RX_DESC_SIZE 32
11*4882a593Smuzhiyun #define RX_DRV_INFO_SIZE_UNIT 8
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define TX_DESC_NEXT_DESC_OFFSET 40
14*4882a593Smuzhiyun #define USB_HWDESC_HEADER_LEN 40
15*4882a593Smuzhiyun #define CRCLENGTH 4
16*4882a593Smuzhiyun
set_tx_desc_pkt_size(__le32 * __pdesc,u32 __val)17*4882a593Smuzhiyun static inline void set_tx_desc_pkt_size(__le32 *__pdesc, u32 __val)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(15, 0));
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
set_tx_desc_offset(__le32 * __pdesc,u32 __val)22*4882a593Smuzhiyun static inline void set_tx_desc_offset(__le32 *__pdesc, u32 __val)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(23, 16));
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
set_tx_desc_bmc(__le32 * __pdesc,u32 __val)27*4882a593Smuzhiyun static inline void set_tx_desc_bmc(__le32 *__pdesc, u32 __val)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(24));
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
set_tx_desc_htc(__le32 * __pdesc,u32 __val)32*4882a593Smuzhiyun static inline void set_tx_desc_htc(__le32 *__pdesc, u32 __val)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(25));
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
set_tx_desc_last_seg(__le32 * __pdesc,u32 __val)37*4882a593Smuzhiyun static inline void set_tx_desc_last_seg(__le32 *__pdesc, u32 __val)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(26));
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
set_tx_desc_first_seg(__le32 * __pdesc,u32 __val)42*4882a593Smuzhiyun static inline void set_tx_desc_first_seg(__le32 *__pdesc, u32 __val)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(27));
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
set_tx_desc_linip(__le32 * __pdesc,u32 __val)47*4882a593Smuzhiyun static inline void set_tx_desc_linip(__le32 *__pdesc, u32 __val)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(28));
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
set_tx_desc_own(__le32 * __pdesc,u32 __val)52*4882a593Smuzhiyun static inline void set_tx_desc_own(__le32 *__pdesc, u32 __val)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
get_tx_desc_own(__le32 * __pdesc)57*4882a593Smuzhiyun static inline int get_tx_desc_own(__le32 *__pdesc)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(31));
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
set_tx_desc_macid(__le32 * __pdesc,u32 __val)62*4882a593Smuzhiyun static inline void set_tx_desc_macid(__le32 *__pdesc, u32 __val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 1, __val, GENMASK(6, 0));
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
set_tx_desc_queue_sel(__le32 * __pdesc,u32 __val)67*4882a593Smuzhiyun static inline void set_tx_desc_queue_sel(__le32 *__pdesc, u32 __val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 1, __val, GENMASK(12, 8));
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
set_tx_desc_rate_id(__le32 * __pdesc,u32 __val)72*4882a593Smuzhiyun static inline void set_tx_desc_rate_id(__le32 *__pdesc, u32 __val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 1, __val, GENMASK(20, 16));
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
set_tx_desc_sec_type(__le32 * __pdesc,u32 __val)77*4882a593Smuzhiyun static inline void set_tx_desc_sec_type(__le32 *__pdesc, u32 __val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 1, __val, GENMASK(23, 22));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
set_tx_desc_pkt_offset(__le32 * __pdesc,u32 __val)82*4882a593Smuzhiyun static inline void set_tx_desc_pkt_offset(__le32 *__pdesc, u32 __val)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 1, __val, GENMASK(28, 24));
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
set_tx_desc_agg_enable(__le32 * __pdesc,u32 __val)87*4882a593Smuzhiyun static inline void set_tx_desc_agg_enable(__le32 *__pdesc, u32 __val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 2, __val, BIT(12));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
set_tx_desc_rdg_enable(__le32 * __pdesc,u32 __val)92*4882a593Smuzhiyun static inline void set_tx_desc_rdg_enable(__le32 *__pdesc, u32 __val)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 2, __val, BIT(13));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
set_tx_desc_more_frag(__le32 * __pdesc,u32 __val)97*4882a593Smuzhiyun static inline void set_tx_desc_more_frag(__le32 *__pdesc, u32 __val)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 2, __val, BIT(17));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
set_tx_desc_ampdu_density(__le32 * __pdesc,u32 __val)102*4882a593Smuzhiyun static inline void set_tx_desc_ampdu_density(__le32 *__pdesc, u32 __val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 2, __val, GENMASK(22, 20));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
set_tx_desc_hwseq_sel(__le32 * __pdesc,u32 __val)107*4882a593Smuzhiyun static inline void set_tx_desc_hwseq_sel(__le32 *__pdesc, u32 __val)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, GENMASK(7, 6));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
set_tx_desc_use_rate(__le32 * __pdesc,u32 __val)112*4882a593Smuzhiyun static inline void set_tx_desc_use_rate(__le32 *__pdesc, u32 __val)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(8));
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
set_tx_desc_disable_fb(__le32 * __pdesc,u32 __val)117*4882a593Smuzhiyun static inline void set_tx_desc_disable_fb(__le32 *__pdesc, u32 __val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(10));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
set_tx_desc_cts2self(__le32 * __pdesc,u32 __val)122*4882a593Smuzhiyun static inline void set_tx_desc_cts2self(__le32 *__pdesc, u32 __val)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(11));
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
set_tx_desc_rts_enable(__le32 * __pdesc,u32 __val)127*4882a593Smuzhiyun static inline void set_tx_desc_rts_enable(__le32 *__pdesc, u32 __val)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(12));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
set_tx_desc_hw_rts_enable(__le32 * __pdesc,u32 __val)132*4882a593Smuzhiyun static inline void set_tx_desc_hw_rts_enable(__le32 *__pdesc, u32 __val)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(13));
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
set_tx_desc_nav_use_hdr(__le32 * __pdesc,u32 __val)137*4882a593Smuzhiyun static inline void set_tx_desc_nav_use_hdr(__le32 *__pdesc, u32 __val)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, BIT(15));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
set_tx_desc_max_agg_num(__le32 * __pdesc,u32 __val)142*4882a593Smuzhiyun static inline void set_tx_desc_max_agg_num(__le32 *__pdesc, u32 __val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 3, __val, GENMASK(21, 17));
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
set_tx_desc_tx_ant(__le32 * __pdesc,u32 __val)147*4882a593Smuzhiyun static inline void set_tx_desc_tx_ant(__le32 *__pdesc, u32 __val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, GENMASK(27, 24));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
set_tx_desc_tx_rate(__le32 * __pdesc,u32 __val)152*4882a593Smuzhiyun static inline void set_tx_desc_tx_rate(__le32 *__pdesc, u32 __val)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 4, __val, GENMASK(6, 0));
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
set_tx_desc_data_rate_fb_limit(__le32 * __pdesc,u32 __val)157*4882a593Smuzhiyun static inline void set_tx_desc_data_rate_fb_limit(__le32 *__pdesc, u32 __val)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 4, __val, GENMASK(12, 8));
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
set_tx_desc_rts_rate_fb_limit(__le32 * __pdesc,u32 __val)162*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate_fb_limit(__le32 *__pdesc, u32 __val)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 4, __val, GENMASK(16, 13));
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
set_tx_desc_rts_rate(__le32 * __pdesc,u32 __val)167*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate(__le32 *__pdesc, u32 __val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 4, __val, GENMASK(28, 24));
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
set_tx_desc_tx_sub_carrier(__le32 * __pdesc,u32 __val)172*4882a593Smuzhiyun static inline void set_tx_desc_tx_sub_carrier(__le32 *__pdesc, u32 __val)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, GENMASK(3, 0));
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
set_tx_desc_data_shortgi(__le32 * __pdesc,u32 __val)177*4882a593Smuzhiyun static inline void set_tx_desc_data_shortgi(__le32 *__pdesc, u32 __val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, BIT(4));
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
set_tx_desc_data_bw(__le32 * __pdesc,u32 __val)182*4882a593Smuzhiyun static inline void set_tx_desc_data_bw(__le32 *__pdesc, u32 __val)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, GENMASK(6, 5));
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
set_tx_desc_rts_short(__le32 * __pdesc,u32 __val)187*4882a593Smuzhiyun static inline void set_tx_desc_rts_short(__le32 *__pdesc, u32 __val)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, BIT(12));
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
set_tx_desc_rts_sc(__le32 * __pdesc,u32 __val)192*4882a593Smuzhiyun static inline void set_tx_desc_rts_sc(__le32 *__pdesc, u32 __val)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 5, __val, GENMASK(16, 13));
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
set_tx_desc_tx_buffer_size(__le32 * __pdesc,u32 __val)197*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_size(__le32 *__pdesc, u32 __val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 7, __val, GENMASK(15, 0));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
set_tx_desc_hwseq_en(__le32 * __pdesc,u32 __val)202*4882a593Smuzhiyun static inline void set_tx_desc_hwseq_en(__le32 *__pdesc, u32 __val)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 8, __val, BIT(15));
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
set_tx_desc_seq(__le32 * __pdesc,u32 __val)207*4882a593Smuzhiyun static inline void set_tx_desc_seq(__le32 *__pdesc, u32 __val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun le32p_replace_bits(__pdesc + 9, __val, GENMASK(23, 12));
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
set_tx_desc_tx_buffer_address(__le32 * __pdesc,u32 __val)212*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_address(__le32 *__pdesc, u32 __val)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun *(__pdesc + 10) = cpu_to_le32(__val);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
get_tx_desc_tx_buffer_address(__le32 * __pdesc)217*4882a593Smuzhiyun static inline u32 get_tx_desc_tx_buffer_address(__le32 *__pdesc)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 10));
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
set_tx_desc_next_desc_address(__le32 * __pdesc,u32 __val)222*4882a593Smuzhiyun static inline void set_tx_desc_next_desc_address(__le32 *__pdesc, u32 __val)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun *(__pdesc + 12) = cpu_to_le32(__val);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
get_rx_desc_pkt_len(__le32 * __pdesc)227*4882a593Smuzhiyun static inline int get_rx_desc_pkt_len(__le32 *__pdesc)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), GENMASK(13, 0));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
get_rx_desc_crc32(__le32 * __pdesc)232*4882a593Smuzhiyun static inline int get_rx_desc_crc32(__le32 *__pdesc)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(14));
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
get_rx_desc_icv(__le32 * __pdesc)237*4882a593Smuzhiyun static inline int get_rx_desc_icv(__le32 *__pdesc)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(15));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
get_rx_desc_drv_info_size(__le32 * __pdesc)242*4882a593Smuzhiyun static inline int get_rx_desc_drv_info_size(__le32 *__pdesc)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), GENMASK(19, 16));
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
get_rx_desc_shift(__le32 * __pdesc)247*4882a593Smuzhiyun static inline int get_rx_desc_shift(__le32 *__pdesc)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), GENMASK(25, 24));
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
get_rx_desc_physt(__le32 * __pdesc)252*4882a593Smuzhiyun static inline int get_rx_desc_physt(__le32 *__pdesc)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(26));
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
get_rx_desc_swdec(__le32 * __pdesc)257*4882a593Smuzhiyun static inline int get_rx_desc_swdec(__le32 *__pdesc)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(27));
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
get_rx_desc_own(__le32 * __pdesc)262*4882a593Smuzhiyun static inline int get_rx_desc_own(__le32 *__pdesc)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(31));
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
set_rx_desc_pkt_len(__le32 * __pdesc,u32 __val)267*4882a593Smuzhiyun static inline void set_rx_desc_pkt_len(__le32 *__pdesc, u32 __val)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(13, 0));
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
set_rx_desc_eor(__le32 * __pdesc,u32 __val)272*4882a593Smuzhiyun static inline void set_rx_desc_eor(__le32 *__pdesc, u32 __val)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(30));
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
set_rx_desc_own(__le32 * __pdesc,u32 __val)277*4882a593Smuzhiyun static inline void set_rx_desc_own(__le32 *__pdesc, u32 __val)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
get_rx_desc_macid(__le32 * __pdesc)282*4882a593Smuzhiyun static inline int get_rx_desc_macid(__le32 *__pdesc)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), GENMASK(6, 0));
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
get_rx_desc_paggr(__le32 * __pdesc)287*4882a593Smuzhiyun static inline int get_rx_desc_paggr(__le32 *__pdesc)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), BIT(15));
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
get_rx_status_desc_rpt_sel(__le32 * __pdesc)292*4882a593Smuzhiyun static inline int get_rx_status_desc_rpt_sel(__le32 *__pdesc)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), BIT(28));
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
get_rx_desc_rxmcs(__le32 * __pdesc)297*4882a593Smuzhiyun static inline int get_rx_desc_rxmcs(__le32 *__pdesc)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), GENMASK(6, 0));
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
get_rx_status_desc_pattern_match(__le32 * __pdesc)302*4882a593Smuzhiyun static inline int get_rx_status_desc_pattern_match(__le32 *__pdesc)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(29));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
get_rx_status_desc_unicast_match(__le32 * __pdesc)307*4882a593Smuzhiyun static inline int get_rx_status_desc_unicast_match(__le32 *__pdesc)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(30));
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
get_rx_status_desc_magic_match(__le32 * __pdesc)312*4882a593Smuzhiyun static inline int get_rx_status_desc_magic_match(__le32 *__pdesc)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(31));
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
get_rx_desc_splcp(__le32 * __pdesc)317*4882a593Smuzhiyun static inline int get_rx_desc_splcp(__le32 *__pdesc)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 4), BIT(0));
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
get_rx_desc_bw(__le32 * __pdesc)322*4882a593Smuzhiyun static inline int get_rx_desc_bw(__le32 *__pdesc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 4), GENMASK(5, 4));
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
get_rx_desc_tsfl(__le32 * __pdesc)327*4882a593Smuzhiyun static inline u32 get_rx_desc_tsfl(__le32 *__pdesc)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 5));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
get_rx_desc_buff_addr(__le32 * __pdesc)332*4882a593Smuzhiyun static inline u32 get_rx_desc_buff_addr(__le32 *__pdesc)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 6));
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
set_rx_desc_buff_addr(__le32 * __pdesc,u32 __val)337*4882a593Smuzhiyun static inline void set_rx_desc_buff_addr(__le32 *__pdesc, u32 __val)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun *(__pdesc + 6) = cpu_to_le32(__val);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* TX report 2 format in Rx desc*/
343*4882a593Smuzhiyun
get_rx_rpt2_desc_macid_valid_1(__le32 * __status)344*4882a593Smuzhiyun static inline u32 get_rx_rpt2_desc_macid_valid_1(__le32 *__status)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun return le32_to_cpu(*(__status + 4));
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
get_rx_rpt2_desc_macid_valid_2(__le32 * __status)349*4882a593Smuzhiyun static inline u32 get_rx_rpt2_desc_macid_valid_2(__le32 *__status)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun return le32_to_cpu(*(__status + 5));
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
set_earlymode_pktnum(__le32 * __paddr,u32 __value)354*4882a593Smuzhiyun static inline void set_earlymode_pktnum(__le32 *__paddr, u32 __value)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(3, 0));
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
set_earlymode_len0(__le32 * __paddr,u32 __value)359*4882a593Smuzhiyun static inline void set_earlymode_len0(__le32 *__paddr, u32 __value)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(15, 4));
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
set_earlymode_len1(__le32 * __paddr,u32 __value)364*4882a593Smuzhiyun static inline void set_earlymode_len1(__le32 *__paddr, u32 __value)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(27, 16));
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
set_earlymode_len2_1(__le32 * __paddr,u32 __value)369*4882a593Smuzhiyun static inline void set_earlymode_len2_1(__le32 *__paddr, u32 __value)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(31, 28));
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
set_earlymode_len2_2(__le32 * __paddr,u32 __value)374*4882a593Smuzhiyun static inline void set_earlymode_len2_2(__le32 *__paddr, u32 __value)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(7, 0));
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
set_earlymode_len3(__le32 * __paddr,u32 __value)379*4882a593Smuzhiyun static inline void set_earlymode_len3(__le32 *__paddr, u32 __value)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __value, GENMASK(19, 8));
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
set_earlymode_len4(__le32 * __paddr,u32 __value)384*4882a593Smuzhiyun static inline void set_earlymode_len4(__le32 *__paddr, u32 __value)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __value, GENMASK(31, 20));
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
clear_pci_tx_desc_content(__le32 * __pdesc,int _size)389*4882a593Smuzhiyun static inline void clear_pci_tx_desc_content(__le32 *__pdesc, int _size)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun if (_size > TX_DESC_NEXT_DESC_OFFSET)
392*4882a593Smuzhiyun memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET);
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun memset(__pdesc, 0, _size);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define RTL8821AE_RX_HAL_IS_CCK_RATE(rxmcs)\
398*4882a593Smuzhiyun (rxmcs == DESC_RATE1M ||\
399*4882a593Smuzhiyun rxmcs == DESC_RATE2M ||\
400*4882a593Smuzhiyun rxmcs == DESC_RATE5_5M ||\
401*4882a593Smuzhiyun rxmcs == DESC_RATE11M)
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun struct phy_rx_agc_info_t {
404*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
405*4882a593Smuzhiyun u8 gain:7, trsw:1;
406*4882a593Smuzhiyun #else
407*4882a593Smuzhiyun u8 trsw:1, gain:7;
408*4882a593Smuzhiyun #endif
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun struct phy_status_rpt {
412*4882a593Smuzhiyun /* DWORD 0 */
413*4882a593Smuzhiyun u8 gain_trsw[2];
414*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
415*4882a593Smuzhiyun u16 chl_num:10;
416*4882a593Smuzhiyun u16 sub_chnl:4;
417*4882a593Smuzhiyun u16 r_rfmod:2;
418*4882a593Smuzhiyun #else /* _BIG_ENDIAN_ */
419*4882a593Smuzhiyun u16 r_rfmod:2;
420*4882a593Smuzhiyun u16 sub_chnl:4;
421*4882a593Smuzhiyun u16 chl_num:10;
422*4882a593Smuzhiyun #endif
423*4882a593Smuzhiyun /* DWORD 1 */
424*4882a593Smuzhiyun u8 pwdb_all;
425*4882a593Smuzhiyun u8 cfosho[4]; /* DW 1 byte 1 DW 2 byte 0 */
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* DWORD 2 */
428*4882a593Smuzhiyun s8 cfotail[4]; /* DW 2 byte 1 DW 3 byte 0 */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* DWORD 3 */
431*4882a593Smuzhiyun s8 rxevm[2]; /* DW 3 byte 1 DW 3 byte 2 */
432*4882a593Smuzhiyun s8 rxsnr[2]; /* DW 3 byte 3 DW 4 byte 0 */
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* DWORD 4 */
435*4882a593Smuzhiyun u8 pcts_msk_rpt[2];
436*4882a593Smuzhiyun u8 pdsnr[2]; /* DW 4 byte 3 DW 5 Byte 0 */
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* DWORD 5 */
439*4882a593Smuzhiyun u8 csi_current[2];
440*4882a593Smuzhiyun u8 rx_gain_c;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* DWORD 6 */
443*4882a593Smuzhiyun u8 rx_gain_d;
444*4882a593Smuzhiyun u8 sigevm;
445*4882a593Smuzhiyun u8 resvd_0;
446*4882a593Smuzhiyun u8 antidx_anta:3;
447*4882a593Smuzhiyun u8 antidx_antb:3;
448*4882a593Smuzhiyun u8 resvd_1:2;
449*4882a593Smuzhiyun } __packed;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun struct rx_fwinfo_8821ae {
452*4882a593Smuzhiyun u8 gain_trsw[4];
453*4882a593Smuzhiyun u8 pwdb_all;
454*4882a593Smuzhiyun u8 cfosho[4];
455*4882a593Smuzhiyun u8 cfotail[4];
456*4882a593Smuzhiyun s8 rxevm[2];
457*4882a593Smuzhiyun s8 rxsnr[4];
458*4882a593Smuzhiyun u8 pdsnr[2];
459*4882a593Smuzhiyun u8 csi_current[2];
460*4882a593Smuzhiyun u8 csi_target[2];
461*4882a593Smuzhiyun u8 sigevm;
462*4882a593Smuzhiyun u8 max_ex_pwr;
463*4882a593Smuzhiyun u8 ex_intf_flag:1;
464*4882a593Smuzhiyun u8 sgi_en:1;
465*4882a593Smuzhiyun u8 rxsc:2;
466*4882a593Smuzhiyun u8 reserve:4;
467*4882a593Smuzhiyun } __packed;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun struct tx_desc_8821ae {
470*4882a593Smuzhiyun u32 pktsize:16;
471*4882a593Smuzhiyun u32 offset:8;
472*4882a593Smuzhiyun u32 bmc:1;
473*4882a593Smuzhiyun u32 htc:1;
474*4882a593Smuzhiyun u32 lastseg:1;
475*4882a593Smuzhiyun u32 firstseg:1;
476*4882a593Smuzhiyun u32 linip:1;
477*4882a593Smuzhiyun u32 noacm:1;
478*4882a593Smuzhiyun u32 gf:1;
479*4882a593Smuzhiyun u32 own:1;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun u32 macid:6;
482*4882a593Smuzhiyun u32 rsvd0:2;
483*4882a593Smuzhiyun u32 queuesel:5;
484*4882a593Smuzhiyun u32 rd_nav_ext:1;
485*4882a593Smuzhiyun u32 lsig_txop_en:1;
486*4882a593Smuzhiyun u32 pifs:1;
487*4882a593Smuzhiyun u32 rateid:4;
488*4882a593Smuzhiyun u32 nav_usehdr:1;
489*4882a593Smuzhiyun u32 en_descid:1;
490*4882a593Smuzhiyun u32 sectype:2;
491*4882a593Smuzhiyun u32 pktoffset:8;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun u32 rts_rc:6;
494*4882a593Smuzhiyun u32 data_rc:6;
495*4882a593Smuzhiyun u32 agg_en:1;
496*4882a593Smuzhiyun u32 rdg_en:1;
497*4882a593Smuzhiyun u32 bar_retryht:2;
498*4882a593Smuzhiyun u32 agg_break:1;
499*4882a593Smuzhiyun u32 morefrag:1;
500*4882a593Smuzhiyun u32 raw:1;
501*4882a593Smuzhiyun u32 ccx:1;
502*4882a593Smuzhiyun u32 ampdudensity:3;
503*4882a593Smuzhiyun u32 bt_int:1;
504*4882a593Smuzhiyun u32 ant_sela:1;
505*4882a593Smuzhiyun u32 ant_selb:1;
506*4882a593Smuzhiyun u32 txant_cck:2;
507*4882a593Smuzhiyun u32 txant_l:2;
508*4882a593Smuzhiyun u32 txant_ht:2;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun u32 nextheadpage:8;
511*4882a593Smuzhiyun u32 tailpage:8;
512*4882a593Smuzhiyun u32 seq:12;
513*4882a593Smuzhiyun u32 cpu_handle:1;
514*4882a593Smuzhiyun u32 tag1:1;
515*4882a593Smuzhiyun u32 trigger_int:1;
516*4882a593Smuzhiyun u32 hwseq_en:1;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun u32 rtsrate:5;
519*4882a593Smuzhiyun u32 apdcfe:1;
520*4882a593Smuzhiyun u32 qos:1;
521*4882a593Smuzhiyun u32 hwseq_ssn:1;
522*4882a593Smuzhiyun u32 userrate:1;
523*4882a593Smuzhiyun u32 dis_rtsfb:1;
524*4882a593Smuzhiyun u32 dis_datafb:1;
525*4882a593Smuzhiyun u32 cts2self:1;
526*4882a593Smuzhiyun u32 rts_en:1;
527*4882a593Smuzhiyun u32 hwrts_en:1;
528*4882a593Smuzhiyun u32 portid:1;
529*4882a593Smuzhiyun u32 pwr_status:3;
530*4882a593Smuzhiyun u32 waitdcts:1;
531*4882a593Smuzhiyun u32 cts2ap_en:1;
532*4882a593Smuzhiyun u32 txsc:2;
533*4882a593Smuzhiyun u32 stbc:2;
534*4882a593Smuzhiyun u32 txshort:1;
535*4882a593Smuzhiyun u32 txbw:1;
536*4882a593Smuzhiyun u32 rtsshort:1;
537*4882a593Smuzhiyun u32 rtsbw:1;
538*4882a593Smuzhiyun u32 rtssc:2;
539*4882a593Smuzhiyun u32 rtsstbc:2;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun u32 txrate:6;
542*4882a593Smuzhiyun u32 shortgi:1;
543*4882a593Smuzhiyun u32 ccxt:1;
544*4882a593Smuzhiyun u32 txrate_fb_lmt:5;
545*4882a593Smuzhiyun u32 rtsrate_fb_lmt:4;
546*4882a593Smuzhiyun u32 retrylmt_en:1;
547*4882a593Smuzhiyun u32 txretrylmt:6;
548*4882a593Smuzhiyun u32 usb_txaggnum:8;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun u32 txagca:5;
551*4882a593Smuzhiyun u32 txagcb:5;
552*4882a593Smuzhiyun u32 usemaxlen:1;
553*4882a593Smuzhiyun u32 maxaggnum:5;
554*4882a593Smuzhiyun u32 mcsg1maxlen:4;
555*4882a593Smuzhiyun u32 mcsg2maxlen:4;
556*4882a593Smuzhiyun u32 mcsg3maxlen:4;
557*4882a593Smuzhiyun u32 mcs7sgimaxlen:4;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun u32 txbuffersize:16;
560*4882a593Smuzhiyun u32 sw_offset30:8;
561*4882a593Smuzhiyun u32 sw_offset31:4;
562*4882a593Smuzhiyun u32 rsvd1:1;
563*4882a593Smuzhiyun u32 antsel_c:1;
564*4882a593Smuzhiyun u32 null_0:1;
565*4882a593Smuzhiyun u32 null_1:1;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun u32 txbuffaddr;
568*4882a593Smuzhiyun u32 txbufferaddr64;
569*4882a593Smuzhiyun u32 nextdescaddress;
570*4882a593Smuzhiyun u32 nextdescaddress64;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun u32 reserve_pass_pcie_mm_limit[4];
573*4882a593Smuzhiyun } __packed;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun struct rx_desc_8821ae {
576*4882a593Smuzhiyun u32 length:14;
577*4882a593Smuzhiyun u32 crc32:1;
578*4882a593Smuzhiyun u32 icverror:1;
579*4882a593Smuzhiyun u32 drv_infosize:4;
580*4882a593Smuzhiyun u32 security:3;
581*4882a593Smuzhiyun u32 qos:1;
582*4882a593Smuzhiyun u32 shift:2;
583*4882a593Smuzhiyun u32 phystatus:1;
584*4882a593Smuzhiyun u32 swdec:1;
585*4882a593Smuzhiyun u32 lastseg:1;
586*4882a593Smuzhiyun u32 firstseg:1;
587*4882a593Smuzhiyun u32 eor:1;
588*4882a593Smuzhiyun u32 own:1;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun u32 macid:6;
591*4882a593Smuzhiyun u32 tid:4;
592*4882a593Smuzhiyun u32 hwrsvd:5;
593*4882a593Smuzhiyun u32 paggr:1;
594*4882a593Smuzhiyun u32 faggr:1;
595*4882a593Smuzhiyun u32 a1_fit:4;
596*4882a593Smuzhiyun u32 a2_fit:4;
597*4882a593Smuzhiyun u32 pam:1;
598*4882a593Smuzhiyun u32 pwr:1;
599*4882a593Smuzhiyun u32 moredata:1;
600*4882a593Smuzhiyun u32 morefrag:1;
601*4882a593Smuzhiyun u32 type:2;
602*4882a593Smuzhiyun u32 mc:1;
603*4882a593Smuzhiyun u32 bc:1;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun u32 seq:12;
606*4882a593Smuzhiyun u32 frag:4;
607*4882a593Smuzhiyun u32 nextpktlen:14;
608*4882a593Smuzhiyun u32 nextind:1;
609*4882a593Smuzhiyun u32 rsvd:1;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun u32 rxmcs:6;
612*4882a593Smuzhiyun u32 rxht:1;
613*4882a593Smuzhiyun u32 amsdu:1;
614*4882a593Smuzhiyun u32 splcp:1;
615*4882a593Smuzhiyun u32 bandwidth:1;
616*4882a593Smuzhiyun u32 htc:1;
617*4882a593Smuzhiyun u32 tcpchk_rpt:1;
618*4882a593Smuzhiyun u32 ipcchk_rpt:1;
619*4882a593Smuzhiyun u32 tcpchk_valid:1;
620*4882a593Smuzhiyun u32 hwpcerr:1;
621*4882a593Smuzhiyun u32 hwpcind:1;
622*4882a593Smuzhiyun u32 iv0:16;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun u32 iv1;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun u32 tsfl;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun u32 bufferaddress;
629*4882a593Smuzhiyun u32 bufferaddress64;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun } __packed;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun void rtl8821ae_tx_fill_desc(struct ieee80211_hw *hw,
634*4882a593Smuzhiyun struct ieee80211_hdr *hdr, u8 *pdesc_tx, u8 *txbd,
635*4882a593Smuzhiyun struct ieee80211_tx_info *info,
636*4882a593Smuzhiyun struct ieee80211_sta *sta,
637*4882a593Smuzhiyun struct sk_buff *skb,
638*4882a593Smuzhiyun u8 hw_queue, struct rtl_tcb_desc *ptcb_desc);
639*4882a593Smuzhiyun bool rtl8821ae_rx_query_desc(struct ieee80211_hw *hw,
640*4882a593Smuzhiyun struct rtl_stats *status,
641*4882a593Smuzhiyun struct ieee80211_rx_status *rx_status,
642*4882a593Smuzhiyun u8 *pdesc, struct sk_buff *skb);
643*4882a593Smuzhiyun void rtl8821ae_set_desc(struct ieee80211_hw *hw, u8 *pdesc,
644*4882a593Smuzhiyun bool istx, u8 desc_name, u8 *val);
645*4882a593Smuzhiyun u64 rtl8821ae_get_desc(struct ieee80211_hw *hw,
646*4882a593Smuzhiyun u8 *pdesc, bool istx, u8 desc_name);
647*4882a593Smuzhiyun bool rtl8821ae_is_tx_desc_closed(struct ieee80211_hw *hw,
648*4882a593Smuzhiyun u8 hw_queue, u16 index);
649*4882a593Smuzhiyun void rtl8821ae_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
650*4882a593Smuzhiyun void rtl8821ae_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
651*4882a593Smuzhiyun bool firstseg, bool lastseg,
652*4882a593Smuzhiyun struct sk_buff *skb);
653*4882a593Smuzhiyun #endif
654