xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/rf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2010  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "reg.h"
6*4882a593Smuzhiyun #include "def.h"
7*4882a593Smuzhiyun #include "phy.h"
8*4882a593Smuzhiyun #include "rf.h"
9*4882a593Smuzhiyun #include "dm.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun static bool _rtl8821ae_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
12*4882a593Smuzhiyun 
rtl8821ae_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)13*4882a593Smuzhiyun void rtl8821ae_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun 	switch (bandwidth) {
16*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
17*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, BIT(11)|BIT(10), 3);
18*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, RF_CHNLBW, BIT(11)|BIT(10), 3);
19*4882a593Smuzhiyun 		break;
20*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
21*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, BIT(11)|BIT(10), 1);
22*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, RF_CHNLBW, BIT(11)|BIT(10), 1);
23*4882a593Smuzhiyun 		break;
24*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_80:
25*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, BIT(11)|BIT(10), 0);
26*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, RF_CHNLBW, BIT(11)|BIT(10), 0);
27*4882a593Smuzhiyun 		break;
28*4882a593Smuzhiyun 	default:
29*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n", bandwidth);
30*4882a593Smuzhiyun 		break;
31*4882a593Smuzhiyun 	}
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
rtl8821ae_phy_rf6052_set_cck_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel)34*4882a593Smuzhiyun void rtl8821ae_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
35*4882a593Smuzhiyun 					  u8 *ppowerlevel)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
38*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
39*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
40*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
41*4882a593Smuzhiyun 	u32 tx_agc[2] = {0, 0}, tmpval;
42*4882a593Smuzhiyun 	bool turbo_scanoff = false;
43*4882a593Smuzhiyun 	u8 idx1, idx2;
44*4882a593Smuzhiyun 	u8 *ptr;
45*4882a593Smuzhiyun 	u8 direction;
46*4882a593Smuzhiyun 	u32 pwrtrac_value;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (rtlefuse->eeprom_regulatory != 0)
49*4882a593Smuzhiyun 		turbo_scanoff = true;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	if (mac->act_scanning) {
52*4882a593Smuzhiyun 		tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
53*4882a593Smuzhiyun 		tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		if (turbo_scanoff) {
56*4882a593Smuzhiyun 			for (idx1 = RF90_PATH_A;
57*4882a593Smuzhiyun 				idx1 <= RF90_PATH_B;
58*4882a593Smuzhiyun 				idx1++) {
59*4882a593Smuzhiyun 				tx_agc[idx1] = ppowerlevel[idx1] |
60*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 8) |
61*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 16) |
62*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 24);
63*4882a593Smuzhiyun 			}
64*4882a593Smuzhiyun 		}
65*4882a593Smuzhiyun 	} else {
66*4882a593Smuzhiyun 		for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
67*4882a593Smuzhiyun 			tx_agc[idx1] = ppowerlevel[idx1] |
68*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 8) |
69*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 16) |
70*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 24);
71*4882a593Smuzhiyun 		}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 		if (rtlefuse->eeprom_regulatory == 0) {
74*4882a593Smuzhiyun 			tmpval =
75*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
76*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
77*4882a593Smuzhiyun 			     8);
78*4882a593Smuzhiyun 			tx_agc[RF90_PATH_A] += tmpval;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 			tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
81*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
82*4882a593Smuzhiyun 			     24);
83*4882a593Smuzhiyun 			tx_agc[RF90_PATH_B] += tmpval;
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
88*4882a593Smuzhiyun 		ptr = (u8 *)(&tx_agc[idx1]);
89*4882a593Smuzhiyun 		for (idx2 = 0; idx2 < 4; idx2++) {
90*4882a593Smuzhiyun 			if (*ptr > RF6052_MAX_TX_PWR)
91*4882a593Smuzhiyun 				*ptr = RF6052_MAX_TX_PWR;
92*4882a593Smuzhiyun 			ptr++;
93*4882a593Smuzhiyun 		}
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	rtl8821ae_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
96*4882a593Smuzhiyun 	if (direction == 1) {
97*4882a593Smuzhiyun 		tx_agc[0] += pwrtrac_value;
98*4882a593Smuzhiyun 		tx_agc[1] += pwrtrac_value;
99*4882a593Smuzhiyun 	} else if (direction == 2) {
100*4882a593Smuzhiyun 		tx_agc[0] -= pwrtrac_value;
101*4882a593Smuzhiyun 		tx_agc[1] -= pwrtrac_value;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_A];
104*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1, MASKDWORD, tmpval);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
107*4882a593Smuzhiyun 		"CCK PWR 1~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
108*4882a593Smuzhiyun 		 RTXAGC_A_CCK11_CCK1);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_B];
111*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1, MASKDWORD, tmpval);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
114*4882a593Smuzhiyun 		"CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
115*4882a593Smuzhiyun 		 RTXAGC_B_CCK11_CCK1);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
rtl8821ae_phy_get_power_base(struct ieee80211_hw * hw,u8 * ppowerlevel_ofdm,u8 * ppowerlevel_bw20,u8 * ppowerlevel_bw40,u8 channel,u32 * ofdmbase,u32 * mcsbase)118*4882a593Smuzhiyun static void rtl8821ae_phy_get_power_base(struct ieee80211_hw *hw,
119*4882a593Smuzhiyun 					 u8 *ppowerlevel_ofdm,
120*4882a593Smuzhiyun 					 u8 *ppowerlevel_bw20,
121*4882a593Smuzhiyun 					 u8 *ppowerlevel_bw40, u8 channel,
122*4882a593Smuzhiyun 					 u32 *ofdmbase, u32 *mcsbase)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
125*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
126*4882a593Smuzhiyun 	u32 powerbase0, powerbase1;
127*4882a593Smuzhiyun 	u8 i, powerlevel[2];
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
130*4882a593Smuzhiyun 		powerbase0 = ppowerlevel_ofdm[i];
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		powerbase0 = (powerbase0 << 24) | (powerbase0 << 16) |
133*4882a593Smuzhiyun 		    (powerbase0 << 8) | powerbase0;
134*4882a593Smuzhiyun 		*(ofdmbase + i) = powerbase0;
135*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
136*4882a593Smuzhiyun 			" [OFDM power base index rf(%c) = 0x%x]\n",
137*4882a593Smuzhiyun 			 ((i == 0) ? 'A' : 'B'), *(ofdmbase + i));
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
141*4882a593Smuzhiyun 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20)
142*4882a593Smuzhiyun 			powerlevel[i] = ppowerlevel_bw20[i];
143*4882a593Smuzhiyun 		else
144*4882a593Smuzhiyun 			powerlevel[i] = ppowerlevel_bw40[i];
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		powerbase1 = powerlevel[i];
147*4882a593Smuzhiyun 		powerbase1 = (powerbase1 << 24) |
148*4882a593Smuzhiyun 		    (powerbase1 << 16) | (powerbase1 << 8) | powerbase1;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		*(mcsbase + i) = powerbase1;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
153*4882a593Smuzhiyun 			" [MCS power base index rf(%c) = 0x%x]\n",
154*4882a593Smuzhiyun 			 ((i == 0) ? 'A' : 'B'), *(mcsbase + i));
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
get_txpower_writeval_by_regulatory(struct ieee80211_hw * hw,u8 channel,u8 index,u32 * powerbase0,u32 * powerbase1,u32 * p_outwriteval)158*4882a593Smuzhiyun static void get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
159*4882a593Smuzhiyun 					       u8 channel, u8 index,
160*4882a593Smuzhiyun 					       u32 *powerbase0,
161*4882a593Smuzhiyun 					       u32 *powerbase1,
162*4882a593Smuzhiyun 					       u32 *p_outwriteval)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
165*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
166*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
167*4882a593Smuzhiyun 	u8 i, chnlgroup = 0, pwr_diff_limit[4], pwr_diff = 0, customer_pwr_diff;
168*4882a593Smuzhiyun 	u32 writeval, customer_limit, rf;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	for (rf = 0; rf < 2; rf++) {
171*4882a593Smuzhiyun 		switch (rtlefuse->eeprom_regulatory) {
172*4882a593Smuzhiyun 		case 0:
173*4882a593Smuzhiyun 			chnlgroup = 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 			writeval =
176*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset[chnlgroup][index +
177*4882a593Smuzhiyun 							(rf ? 8 : 0)]
178*4882a593Smuzhiyun 			    + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
181*4882a593Smuzhiyun 				"RTK better performance, writeval(%c) = 0x%x\n",
182*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
183*4882a593Smuzhiyun 			break;
184*4882a593Smuzhiyun 		case 1:
185*4882a593Smuzhiyun 			if (rtlphy->pwrgroup_cnt == 1) {
186*4882a593Smuzhiyun 				chnlgroup = 0;
187*4882a593Smuzhiyun 			} else {
188*4882a593Smuzhiyun 				if (channel < 3)
189*4882a593Smuzhiyun 					chnlgroup = 0;
190*4882a593Smuzhiyun 				else if (channel < 6)
191*4882a593Smuzhiyun 					chnlgroup = 1;
192*4882a593Smuzhiyun 				else if (channel < 9)
193*4882a593Smuzhiyun 					chnlgroup = 2;
194*4882a593Smuzhiyun 				else if (channel < 12)
195*4882a593Smuzhiyun 					chnlgroup = 3;
196*4882a593Smuzhiyun 				else if (channel < 14)
197*4882a593Smuzhiyun 					chnlgroup = 4;
198*4882a593Smuzhiyun 				else if (channel == 14)
199*4882a593Smuzhiyun 					chnlgroup = 5;
200*4882a593Smuzhiyun 			}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 			writeval =
203*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
204*4882a593Smuzhiyun 			    [index + (rf ? 8 : 0)] + ((index < 2) ?
205*4882a593Smuzhiyun 						      powerbase0[rf] :
206*4882a593Smuzhiyun 						      powerbase1[rf]);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
209*4882a593Smuzhiyun 				"Realtek regulatory, 20MHz, writeval(%c) = 0x%x\n",
210*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 			break;
213*4882a593Smuzhiyun 		case 2:
214*4882a593Smuzhiyun 			writeval =
215*4882a593Smuzhiyun 			    ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
218*4882a593Smuzhiyun 				"Better regulatory, writeval(%c) = 0x%x\n",
219*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 		case 3:
222*4882a593Smuzhiyun 			chnlgroup = 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 			if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
225*4882a593Smuzhiyun 				RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
226*4882a593Smuzhiyun 					"customer's limit, 40MHz rf(%c) = 0x%x\n",
227*4882a593Smuzhiyun 					 ((rf == 0) ? 'A' : 'B'),
228*4882a593Smuzhiyun 					 rtlefuse->pwrgroup_ht40[rf][channel -
229*4882a593Smuzhiyun 								     1]);
230*4882a593Smuzhiyun 			} else {
231*4882a593Smuzhiyun 				RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
232*4882a593Smuzhiyun 					"customer's limit, 20MHz rf(%c) = 0x%x\n",
233*4882a593Smuzhiyun 					 ((rf == 0) ? 'A' : 'B'),
234*4882a593Smuzhiyun 					 rtlefuse->pwrgroup_ht20[rf][channel -
235*4882a593Smuzhiyun 								     1]);
236*4882a593Smuzhiyun 			}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 			if (index < 2)
239*4882a593Smuzhiyun 				pwr_diff = rtlefuse->txpwr_legacyhtdiff[rf][channel-1];
240*4882a593Smuzhiyun 			else if (rtlphy->current_chan_bw ==  HT_CHANNEL_WIDTH_20)
241*4882a593Smuzhiyun 				pwr_diff =
242*4882a593Smuzhiyun 				  rtlefuse->txpwr_ht20diff[rf][channel-1];
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40)
245*4882a593Smuzhiyun 				customer_pwr_diff =
246*4882a593Smuzhiyun 				  rtlefuse->pwrgroup_ht40[rf][channel-1];
247*4882a593Smuzhiyun 			else
248*4882a593Smuzhiyun 				customer_pwr_diff =
249*4882a593Smuzhiyun 				  rtlefuse->pwrgroup_ht20[rf][channel-1];
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 			if (pwr_diff > customer_pwr_diff)
252*4882a593Smuzhiyun 				pwr_diff = 0;
253*4882a593Smuzhiyun 			else
254*4882a593Smuzhiyun 				pwr_diff = customer_pwr_diff - pwr_diff;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
257*4882a593Smuzhiyun 				pwr_diff_limit[i] =
258*4882a593Smuzhiyun 				    (u8)((rtlphy->mcs_txpwrlevel_origoffset
259*4882a593Smuzhiyun 				    [chnlgroup][index + (rf ? 8 : 0)] &
260*4882a593Smuzhiyun 				    (0x7f << (i * 8))) >> (i * 8));
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 				if (pwr_diff_limit[i] > pwr_diff)
263*4882a593Smuzhiyun 					pwr_diff_limit[i] = pwr_diff;
264*4882a593Smuzhiyun 			}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 			customer_limit = (pwr_diff_limit[3] << 24) |
267*4882a593Smuzhiyun 			    (pwr_diff_limit[2] << 16) |
268*4882a593Smuzhiyun 			    (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
271*4882a593Smuzhiyun 				"Customer's limit rf(%c) = 0x%x\n",
272*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), customer_limit);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 			writeval = customer_limit +
275*4882a593Smuzhiyun 			    ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
278*4882a593Smuzhiyun 				"Customer, writeval rf(%c)= 0x%x\n",
279*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
280*4882a593Smuzhiyun 			break;
281*4882a593Smuzhiyun 		default:
282*4882a593Smuzhiyun 			chnlgroup = 0;
283*4882a593Smuzhiyun 			writeval =
284*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
285*4882a593Smuzhiyun 			    [index + (rf ? 8 : 0)]
286*4882a593Smuzhiyun 			    + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
289*4882a593Smuzhiyun 				"RTK better performance, writeval rf(%c) = 0x%x\n",
290*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
291*4882a593Smuzhiyun 			break;
292*4882a593Smuzhiyun 		}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
295*4882a593Smuzhiyun 			writeval = writeval - 0x06060606;
296*4882a593Smuzhiyun 		else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
297*4882a593Smuzhiyun 			 TXHIGHPWRLEVEL_BT2)
298*4882a593Smuzhiyun 			writeval = writeval - 0x0c0c0c0c;
299*4882a593Smuzhiyun 		*(p_outwriteval + rf) = writeval;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
_rtl8821ae_write_ofdm_power_reg(struct ieee80211_hw * hw,u8 index,u32 * pvalue)303*4882a593Smuzhiyun static void _rtl8821ae_write_ofdm_power_reg(struct ieee80211_hw *hw,
304*4882a593Smuzhiyun 					    u8 index, u32 *pvalue)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
307*4882a593Smuzhiyun 	u16 regoffset_a[6] = {
308*4882a593Smuzhiyun 		RTXAGC_A_OFDM18_OFDM6, RTXAGC_A_OFDM54_OFDM24,
309*4882a593Smuzhiyun 		RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
310*4882a593Smuzhiyun 		RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
311*4882a593Smuzhiyun 	};
312*4882a593Smuzhiyun 	u16 regoffset_b[6] = {
313*4882a593Smuzhiyun 		RTXAGC_B_OFDM18_OFDM6, RTXAGC_B_OFDM54_OFDM24,
314*4882a593Smuzhiyun 		RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
315*4882a593Smuzhiyun 		RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
316*4882a593Smuzhiyun 	};
317*4882a593Smuzhiyun 	u8 i, rf, pwr_val[4];
318*4882a593Smuzhiyun 	u32 writeval;
319*4882a593Smuzhiyun 	u16 regoffset;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	for (rf = 0; rf < 2; rf++) {
322*4882a593Smuzhiyun 		writeval = pvalue[rf];
323*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
324*4882a593Smuzhiyun 			pwr_val[i] = (u8)((writeval & (0x7f <<
325*4882a593Smuzhiyun 							(i * 8))) >> (i * 8));
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 			if (pwr_val[i] > RF6052_MAX_TX_PWR)
328*4882a593Smuzhiyun 				pwr_val[i] = RF6052_MAX_TX_PWR;
329*4882a593Smuzhiyun 		}
330*4882a593Smuzhiyun 		writeval = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
331*4882a593Smuzhiyun 		    (pwr_val[1] << 8) | pwr_val[0];
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		if (rf == 0)
334*4882a593Smuzhiyun 			regoffset = regoffset_a[index];
335*4882a593Smuzhiyun 		else
336*4882a593Smuzhiyun 			regoffset = regoffset_b[index];
337*4882a593Smuzhiyun 		rtl_set_bbreg(hw, regoffset, MASKDWORD, writeval);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
340*4882a593Smuzhiyun 			"Set 0x%x = %08x\n", regoffset, writeval);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
rtl8821ae_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel_ofdm,u8 * ppowerlevel_bw20,u8 * ppowerlevel_bw40,u8 channel)344*4882a593Smuzhiyun void rtl8821ae_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
345*4882a593Smuzhiyun 					   u8 *ppowerlevel_ofdm,
346*4882a593Smuzhiyun 					   u8 *ppowerlevel_bw20,
347*4882a593Smuzhiyun 					   u8 *ppowerlevel_bw40,
348*4882a593Smuzhiyun 					   u8 channel)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	u32 writeval[2], powerbase0[2], powerbase1[2];
351*4882a593Smuzhiyun 	u8 index;
352*4882a593Smuzhiyun 	u8 direction;
353*4882a593Smuzhiyun 	u32 pwrtrac_value;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	rtl8821ae_phy_get_power_base(hw, ppowerlevel_ofdm,
356*4882a593Smuzhiyun 				     ppowerlevel_bw20,
357*4882a593Smuzhiyun 				     ppowerlevel_bw40,
358*4882a593Smuzhiyun 				     channel,
359*4882a593Smuzhiyun 				     &powerbase0[0],
360*4882a593Smuzhiyun 				     &powerbase1[0]);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	rtl8821ae_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	for (index = 0; index < 6; index++) {
365*4882a593Smuzhiyun 		get_txpower_writeval_by_regulatory(hw, channel, index,
366*4882a593Smuzhiyun 						   &powerbase0[0],
367*4882a593Smuzhiyun 						   &powerbase1[0],
368*4882a593Smuzhiyun 						   &writeval[0]);
369*4882a593Smuzhiyun 		if (direction == 1) {
370*4882a593Smuzhiyun 			writeval[0] += pwrtrac_value;
371*4882a593Smuzhiyun 			writeval[1] += pwrtrac_value;
372*4882a593Smuzhiyun 		} else if (direction == 2) {
373*4882a593Smuzhiyun 			writeval[0] -= pwrtrac_value;
374*4882a593Smuzhiyun 			writeval[1] -= pwrtrac_value;
375*4882a593Smuzhiyun 		}
376*4882a593Smuzhiyun 		_rtl8821ae_write_ofdm_power_reg(hw, index, &writeval[0]);
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
rtl8821ae_phy_rf6052_config(struct ieee80211_hw * hw)380*4882a593Smuzhiyun bool rtl8821ae_phy_rf6052_config(struct ieee80211_hw *hw)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
383*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T1R)
386*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 1;
387*4882a593Smuzhiyun 	else
388*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 2;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return _rtl8821ae_phy_rf6052_config_parafile(hw);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
_rtl8821ae_phy_rf6052_config_parafile(struct ieee80211_hw * hw)393*4882a593Smuzhiyun static bool _rtl8821ae_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
396*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
397*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
398*4882a593Smuzhiyun 	u8 rfpath;
399*4882a593Smuzhiyun 	bool rtstatus = true;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
402*4882a593Smuzhiyun 		switch (rfpath) {
403*4882a593Smuzhiyun 		case RF90_PATH_A: {
404*4882a593Smuzhiyun 			if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
405*4882a593Smuzhiyun 				rtstatus =
406*4882a593Smuzhiyun 				  rtl8812ae_phy_config_rf_with_headerfile(hw,
407*4882a593Smuzhiyun 							(enum radio_path)rfpath);
408*4882a593Smuzhiyun 			else
409*4882a593Smuzhiyun 				rtstatus =
410*4882a593Smuzhiyun 				  rtl8821ae_phy_config_rf_with_headerfile(hw,
411*4882a593Smuzhiyun 							(enum radio_path)rfpath);
412*4882a593Smuzhiyun 			break;
413*4882a593Smuzhiyun 			}
414*4882a593Smuzhiyun 		case RF90_PATH_B:
415*4882a593Smuzhiyun 			if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
416*4882a593Smuzhiyun 				rtstatus =
417*4882a593Smuzhiyun 				  rtl8812ae_phy_config_rf_with_headerfile(hw,
418*4882a593Smuzhiyun 							(enum radio_path)rfpath);
419*4882a593Smuzhiyun 			else
420*4882a593Smuzhiyun 				rtstatus =
421*4882a593Smuzhiyun 				  rtl8821ae_phy_config_rf_with_headerfile(hw,
422*4882a593Smuzhiyun 							(enum radio_path)rfpath);
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		case RF90_PATH_C:
425*4882a593Smuzhiyun 			break;
426*4882a593Smuzhiyun 		case RF90_PATH_D:
427*4882a593Smuzhiyun 			break;
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (!rtstatus) {
431*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
432*4882a593Smuzhiyun 				"Radio[%d] Fail!!\n", rfpath);
433*4882a593Smuzhiyun 			return false;
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/*put arrays in dm.c*/
438*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "\n");
439*4882a593Smuzhiyun 	return rtstatus;
440*4882a593Smuzhiyun }
441