xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2010  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "reg.h"
12*4882a593Smuzhiyun #include "def.h"
13*4882a593Smuzhiyun #include "phy.h"
14*4882a593Smuzhiyun #include "dm.h"
15*4882a593Smuzhiyun #include "fw.h"
16*4882a593Smuzhiyun #include "led.h"
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "../pwrseqcmd.h"
19*4882a593Smuzhiyun #include "pwrseq.h"
20*4882a593Smuzhiyun #include "../btcoexist/rtl_btc.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define LLT_CONFIG	5
23*4882a593Smuzhiyun 
_rtl8821ae_return_beacon_queue_skb(struct ieee80211_hw * hw)24*4882a593Smuzhiyun static void _rtl8821ae_return_beacon_queue_skb(struct ieee80211_hw *hw)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
27*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
28*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
29*4882a593Smuzhiyun 	unsigned long flags;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
32*4882a593Smuzhiyun 	while (skb_queue_len(&ring->queue)) {
33*4882a593Smuzhiyun 		struct rtl_tx_desc *entry = &ring->desc[ring->idx];
34*4882a593Smuzhiyun 		struct sk_buff *skb = __skb_dequeue(&ring->queue);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev,
37*4882a593Smuzhiyun 				 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
38*4882a593Smuzhiyun 						true, HW_DESC_TXBUFF_ADDR),
39*4882a593Smuzhiyun 				 skb->len, DMA_TO_DEVICE);
40*4882a593Smuzhiyun 		kfree_skb(skb);
41*4882a593Smuzhiyun 		ring->idx = (ring->idx + 1) % ring->entries;
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
_rtl8821ae_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)46*4882a593Smuzhiyun static void _rtl8821ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
47*4882a593Smuzhiyun 					u8 set_bits, u8 clear_bits)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
50*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	rtlpci->reg_bcn_ctrl_val |= set_bits;
53*4882a593Smuzhiyun 	rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
_rtl8821ae_stop_tx_beacon(struct ieee80211_hw * hw)58*4882a593Smuzhiyun void _rtl8821ae_stop_tx_beacon(struct ieee80211_hw *hw)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
61*4882a593Smuzhiyun 	u8 tmp1byte;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
64*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
65*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
66*4882a593Smuzhiyun 	tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
67*4882a593Smuzhiyun 	tmp1byte &= ~(BIT(0));
68*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
_rtl8821ae_resume_tx_beacon(struct ieee80211_hw * hw)71*4882a593Smuzhiyun void _rtl8821ae_resume_tx_beacon(struct ieee80211_hw *hw)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
74*4882a593Smuzhiyun 	u8 tmp1byte;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
77*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
78*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
79*4882a593Smuzhiyun 	tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
80*4882a593Smuzhiyun 	tmp1byte |= BIT(0);
81*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
_rtl8821ae_enable_bcn_sub_func(struct ieee80211_hw * hw)84*4882a593Smuzhiyun static void _rtl8821ae_enable_bcn_sub_func(struct ieee80211_hw *hw)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
_rtl8821ae_disable_bcn_sub_func(struct ieee80211_hw * hw)89*4882a593Smuzhiyun static void _rtl8821ae_disable_bcn_sub_func(struct ieee80211_hw *hw)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
_rtl8821ae_set_fw_clock_on(struct ieee80211_hw * hw,u8 rpwm_val,bool b_need_turn_off_ckk)94*4882a593Smuzhiyun static void _rtl8821ae_set_fw_clock_on(struct ieee80211_hw *hw,
95*4882a593Smuzhiyun 				       u8 rpwm_val, bool b_need_turn_off_ckk)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
98*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
99*4882a593Smuzhiyun 	bool b_support_remote_wake_up;
100*4882a593Smuzhiyun 	u32 count = 0, isr_regaddr, content;
101*4882a593Smuzhiyun 	bool b_schedule_timer = b_need_turn_off_ckk;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
104*4882a593Smuzhiyun 					(u8 *)(&b_support_remote_wake_up));
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (!rtlhal->fw_ready)
107*4882a593Smuzhiyun 		return;
108*4882a593Smuzhiyun 	if (!rtlpriv->psc.fw_current_inpsmode)
109*4882a593Smuzhiyun 		return;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	while (1) {
112*4882a593Smuzhiyun 		spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
113*4882a593Smuzhiyun 		if (rtlhal->fw_clk_change_in_progress) {
114*4882a593Smuzhiyun 			while (rtlhal->fw_clk_change_in_progress) {
115*4882a593Smuzhiyun 				spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
116*4882a593Smuzhiyun 				count++;
117*4882a593Smuzhiyun 				udelay(100);
118*4882a593Smuzhiyun 				if (count > 1000)
119*4882a593Smuzhiyun 					goto change_done;
120*4882a593Smuzhiyun 				spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
121*4882a593Smuzhiyun 			}
122*4882a593Smuzhiyun 			spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
123*4882a593Smuzhiyun 		} else {
124*4882a593Smuzhiyun 			rtlhal->fw_clk_change_in_progress = false;
125*4882a593Smuzhiyun 			spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
126*4882a593Smuzhiyun 			goto change_done;
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun change_done:
130*4882a593Smuzhiyun 	if (IS_IN_LOW_POWER_STATE_8821AE(rtlhal->fw_ps_state)) {
131*4882a593Smuzhiyun 		rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
132*4882a593Smuzhiyun 					(u8 *)(&rpwm_val));
133*4882a593Smuzhiyun 		if (FW_PS_IS_ACK(rpwm_val)) {
134*4882a593Smuzhiyun 			isr_regaddr = REG_HISR;
135*4882a593Smuzhiyun 			content = rtl_read_dword(rtlpriv, isr_regaddr);
136*4882a593Smuzhiyun 			while (!(content & IMR_CPWM) && (count < 500)) {
137*4882a593Smuzhiyun 				udelay(50);
138*4882a593Smuzhiyun 				count++;
139*4882a593Smuzhiyun 				content = rtl_read_dword(rtlpriv, isr_regaddr);
140*4882a593Smuzhiyun 			}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 			if (content & IMR_CPWM) {
143*4882a593Smuzhiyun 				rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
144*4882a593Smuzhiyun 				rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_8821AE;
145*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
146*4882a593Smuzhiyun 					"Receive CPWM INT!!! Set rtlhal->FwPSState = %X\n",
147*4882a593Smuzhiyun 					rtlhal->fw_ps_state);
148*4882a593Smuzhiyun 			}
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
152*4882a593Smuzhiyun 		rtlhal->fw_clk_change_in_progress = false;
153*4882a593Smuzhiyun 		spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
154*4882a593Smuzhiyun 		if (b_schedule_timer)
155*4882a593Smuzhiyun 			mod_timer(&rtlpriv->works.fw_clockoff_timer,
156*4882a593Smuzhiyun 				  jiffies + MSECS(10));
157*4882a593Smuzhiyun 	} else  {
158*4882a593Smuzhiyun 		spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
159*4882a593Smuzhiyun 		rtlhal->fw_clk_change_in_progress = false;
160*4882a593Smuzhiyun 		spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
_rtl8821ae_set_fw_clock_off(struct ieee80211_hw * hw,u8 rpwm_val)164*4882a593Smuzhiyun static void _rtl8821ae_set_fw_clock_off(struct ieee80211_hw *hw,
165*4882a593Smuzhiyun 					u8 rpwm_val)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
168*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
169*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
170*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring;
171*4882a593Smuzhiyun 	enum rf_pwrstate rtstate;
172*4882a593Smuzhiyun 	bool b_schedule_timer = false;
173*4882a593Smuzhiyun 	u8 queue;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (!rtlhal->fw_ready)
176*4882a593Smuzhiyun 		return;
177*4882a593Smuzhiyun 	if (!rtlpriv->psc.fw_current_inpsmode)
178*4882a593Smuzhiyun 		return;
179*4882a593Smuzhiyun 	if (!rtlhal->allow_sw_to_change_hwclc)
180*4882a593Smuzhiyun 		return;
181*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
182*4882a593Smuzhiyun 	if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
183*4882a593Smuzhiyun 		return;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
186*4882a593Smuzhiyun 		ring = &rtlpci->tx_ring[queue];
187*4882a593Smuzhiyun 		if (skb_queue_len(&ring->queue)) {
188*4882a593Smuzhiyun 			b_schedule_timer = true;
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (b_schedule_timer) {
194*4882a593Smuzhiyun 		mod_timer(&rtlpriv->works.fw_clockoff_timer,
195*4882a593Smuzhiyun 			  jiffies + MSECS(10));
196*4882a593Smuzhiyun 		return;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (FW_PS_STATE(rtlhal->fw_ps_state) !=
200*4882a593Smuzhiyun 		FW_PS_STATE_RF_OFF_LOW_PWR_8821AE) {
201*4882a593Smuzhiyun 		spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
202*4882a593Smuzhiyun 		if (!rtlhal->fw_clk_change_in_progress) {
203*4882a593Smuzhiyun 			rtlhal->fw_clk_change_in_progress = true;
204*4882a593Smuzhiyun 			spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
205*4882a593Smuzhiyun 			rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
206*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_HISR, 0x0100);
207*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
208*4882a593Smuzhiyun 						      (u8 *)(&rpwm_val));
209*4882a593Smuzhiyun 			spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
210*4882a593Smuzhiyun 			rtlhal->fw_clk_change_in_progress = false;
211*4882a593Smuzhiyun 			spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
212*4882a593Smuzhiyun 		} else {
213*4882a593Smuzhiyun 			spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
214*4882a593Smuzhiyun 			mod_timer(&rtlpriv->works.fw_clockoff_timer,
215*4882a593Smuzhiyun 				  jiffies + MSECS(10));
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
_rtl8821ae_set_fw_ps_rf_on(struct ieee80211_hw * hw)220*4882a593Smuzhiyun static void _rtl8821ae_set_fw_ps_rf_on(struct ieee80211_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	u8 rpwm_val = 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	rpwm_val |= (FW_PS_STATE_RF_OFF_8821AE | FW_PS_ACK);
225*4882a593Smuzhiyun 	_rtl8821ae_set_fw_clock_on(hw, rpwm_val, true);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
_rtl8821ae_fwlps_leave(struct ieee80211_hw * hw)228*4882a593Smuzhiyun static void _rtl8821ae_fwlps_leave(struct ieee80211_hw *hw)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
231*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
232*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
233*4882a593Smuzhiyun 	bool fw_current_inps = false;
234*4882a593Smuzhiyun 	u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (ppsc->low_power_enable) {
237*4882a593Smuzhiyun 		rpwm_val = (FW_PS_STATE_ALL_ON_8821AE|FW_PS_ACK);/* RF on */
238*4882a593Smuzhiyun 		_rtl8821ae_set_fw_clock_on(hw, rpwm_val, false);
239*4882a593Smuzhiyun 		rtlhal->allow_sw_to_change_hwclc = false;
240*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
241*4882a593Smuzhiyun 				(u8 *)(&fw_pwrmode));
242*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
243*4882a593Smuzhiyun 				(u8 *)(&fw_current_inps));
244*4882a593Smuzhiyun 	} else {
245*4882a593Smuzhiyun 		rpwm_val = FW_PS_STATE_ALL_ON_8821AE;	/* RF on */
246*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
247*4882a593Smuzhiyun 				(u8 *)(&rpwm_val));
248*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
249*4882a593Smuzhiyun 				(u8 *)(&fw_pwrmode));
250*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
251*4882a593Smuzhiyun 				(u8 *)(&fw_current_inps));
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
_rtl8821ae_fwlps_enter(struct ieee80211_hw * hw)255*4882a593Smuzhiyun static void _rtl8821ae_fwlps_enter(struct ieee80211_hw *hw)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
258*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
259*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
260*4882a593Smuzhiyun 	bool fw_current_inps = true;
261*4882a593Smuzhiyun 	u8 rpwm_val;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (ppsc->low_power_enable) {
264*4882a593Smuzhiyun 		rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_8821AE;	/* RF off */
265*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
266*4882a593Smuzhiyun 				HW_VAR_FW_PSMODE_STATUS,
267*4882a593Smuzhiyun 				(u8 *)(&fw_current_inps));
268*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
269*4882a593Smuzhiyun 				HW_VAR_H2C_FW_PWRMODE,
270*4882a593Smuzhiyun 				(u8 *)(&ppsc->fwctrl_psmode));
271*4882a593Smuzhiyun 		rtlhal->allow_sw_to_change_hwclc = true;
272*4882a593Smuzhiyun 		_rtl8821ae_set_fw_clock_off(hw, rpwm_val);
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		rpwm_val = FW_PS_STATE_RF_OFF_8821AE;	/* RF off */
275*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
276*4882a593Smuzhiyun 				HW_VAR_FW_PSMODE_STATUS,
277*4882a593Smuzhiyun 				(u8 *)(&fw_current_inps));
278*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
279*4882a593Smuzhiyun 				HW_VAR_H2C_FW_PWRMODE,
280*4882a593Smuzhiyun 				(u8 *)(&ppsc->fwctrl_psmode));
281*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
282*4882a593Smuzhiyun 				HW_VAR_SET_RPWM,
283*4882a593Smuzhiyun 				(u8 *)(&rpwm_val));
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
_rtl8821ae_download_rsvd_page(struct ieee80211_hw * hw,bool dl_whole_packets)287*4882a593Smuzhiyun static void _rtl8821ae_download_rsvd_page(struct ieee80211_hw *hw,
288*4882a593Smuzhiyun 					  bool dl_whole_packets)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
291*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
292*4882a593Smuzhiyun 	u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
293*4882a593Smuzhiyun 	u8 count = 0, dlbcn_count = 0;
294*4882a593Smuzhiyun 	bool send_beacon = false;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
297*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr | BIT(0)));
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
300*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
303*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
304*4882a593Smuzhiyun 		       tmp_reg422 & (~BIT(6)));
305*4882a593Smuzhiyun 	if (tmp_reg422 & BIT(6))
306*4882a593Smuzhiyun 		send_beacon = true;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	do {
309*4882a593Smuzhiyun 		bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
310*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
311*4882a593Smuzhiyun 			       (bcnvalid_reg | BIT(0)));
312*4882a593Smuzhiyun 		_rtl8821ae_return_beacon_queue_skb(hw);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
315*4882a593Smuzhiyun 			rtl8812ae_set_fw_rsvdpagepkt(hw, false,
316*4882a593Smuzhiyun 						     dl_whole_packets);
317*4882a593Smuzhiyun 		else
318*4882a593Smuzhiyun 			rtl8821ae_set_fw_rsvdpagepkt(hw, false,
319*4882a593Smuzhiyun 						     dl_whole_packets);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 		bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
322*4882a593Smuzhiyun 		count = 0;
323*4882a593Smuzhiyun 		while (!(bcnvalid_reg & BIT(0)) && count < 20) {
324*4882a593Smuzhiyun 			count++;
325*4882a593Smuzhiyun 			udelay(10);
326*4882a593Smuzhiyun 			bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 		dlbcn_count++;
329*4882a593Smuzhiyun 	} while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (!(bcnvalid_reg & BIT(0)))
332*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
333*4882a593Smuzhiyun 			"Download RSVD page failed!\n");
334*4882a593Smuzhiyun 	if (bcnvalid_reg & BIT(0) && rtlhal->enter_pnp_sleep) {
335*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TDECTRL + 2, bcnvalid_reg | BIT(0));
336*4882a593Smuzhiyun 		_rtl8821ae_return_beacon_queue_skb(hw);
337*4882a593Smuzhiyun 		if (send_beacon) {
338*4882a593Smuzhiyun 			dlbcn_count = 0;
339*4882a593Smuzhiyun 			do {
340*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
341*4882a593Smuzhiyun 					       bcnvalid_reg | BIT(0));
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 				_rtl8821ae_return_beacon_queue_skb(hw);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 				if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
346*4882a593Smuzhiyun 					rtl8812ae_set_fw_rsvdpagepkt(hw, true,
347*4882a593Smuzhiyun 								     false);
348*4882a593Smuzhiyun 				else
349*4882a593Smuzhiyun 					rtl8821ae_set_fw_rsvdpagepkt(hw, true,
350*4882a593Smuzhiyun 								     false);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 				/* check rsvd page download OK. */
353*4882a593Smuzhiyun 				bcnvalid_reg = rtl_read_byte(rtlpriv,
354*4882a593Smuzhiyun 							     REG_TDECTRL + 2);
355*4882a593Smuzhiyun 				count = 0;
356*4882a593Smuzhiyun 				while (!(bcnvalid_reg & BIT(0)) && count < 20) {
357*4882a593Smuzhiyun 					count++;
358*4882a593Smuzhiyun 					udelay(10);
359*4882a593Smuzhiyun 					bcnvalid_reg =
360*4882a593Smuzhiyun 					  rtl_read_byte(rtlpriv,
361*4882a593Smuzhiyun 							REG_TDECTRL + 2);
362*4882a593Smuzhiyun 				}
363*4882a593Smuzhiyun 				dlbcn_count++;
364*4882a593Smuzhiyun 			} while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 			if (!(bcnvalid_reg & BIT(0)))
367*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
368*4882a593Smuzhiyun 					"2 Download RSVD page failed!\n");
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (bcnvalid_reg & BIT(0))
373*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
376*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (send_beacon)
379*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (!rtlhal->enter_pnp_sleep) {
382*4882a593Smuzhiyun 		tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
383*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
rtl8821ae_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)387*4882a593Smuzhiyun void rtl8821ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
390*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
391*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
392*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	switch (variable) {
395*4882a593Smuzhiyun 	case HW_VAR_ETHER_ADDR:
396*4882a593Smuzhiyun 		*((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_MACID);
397*4882a593Smuzhiyun 		*((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_MACID + 4);
398*4882a593Smuzhiyun 		break;
399*4882a593Smuzhiyun 	case HW_VAR_BSSID:
400*4882a593Smuzhiyun 		*((u32 *)(val)) = rtl_read_dword(rtlpriv, REG_BSSID);
401*4882a593Smuzhiyun 		*((u16 *)(val+4)) = rtl_read_word(rtlpriv, REG_BSSID+4);
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	case HW_VAR_MEDIA_STATUS:
404*4882a593Smuzhiyun 		val[0] = rtl_read_byte(rtlpriv, MSR) & 0x3;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	case HW_VAR_SLOT_TIME:
407*4882a593Smuzhiyun 		*((u8 *)(val)) = mac->slot_time;
408*4882a593Smuzhiyun 		break;
409*4882a593Smuzhiyun 	case HW_VAR_BEACON_INTERVAL:
410*4882a593Smuzhiyun 		*((u16 *)(val)) = rtl_read_word(rtlpriv, REG_BCN_INTERVAL);
411*4882a593Smuzhiyun 		break;
412*4882a593Smuzhiyun 	case HW_VAR_ATIM_WINDOW:
413*4882a593Smuzhiyun 		*((u16 *)(val)) =  rtl_read_word(rtlpriv, REG_ATIMWND);
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	case HW_VAR_RCR:
416*4882a593Smuzhiyun 		*((u32 *)(val)) = rtlpci->receive_config;
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 	case HW_VAR_RF_STATE:
419*4882a593Smuzhiyun 		*((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
420*4882a593Smuzhiyun 		break;
421*4882a593Smuzhiyun 	case HW_VAR_FWLPS_RF_ON:{
422*4882a593Smuzhiyun 		enum rf_pwrstate rfstate;
423*4882a593Smuzhiyun 		u32 val_rcr;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		rtlpriv->cfg->ops->get_hw_reg(hw,
426*4882a593Smuzhiyun 					      HW_VAR_RF_STATE,
427*4882a593Smuzhiyun 					      (u8 *)(&rfstate));
428*4882a593Smuzhiyun 		if (rfstate == ERFOFF) {
429*4882a593Smuzhiyun 			*((bool *)(val)) = true;
430*4882a593Smuzhiyun 		} else {
431*4882a593Smuzhiyun 			val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
432*4882a593Smuzhiyun 			val_rcr &= 0x00070000;
433*4882a593Smuzhiyun 			if (val_rcr)
434*4882a593Smuzhiyun 				*((bool *)(val)) = false;
435*4882a593Smuzhiyun 			else
436*4882a593Smuzhiyun 				*((bool *)(val)) = true;
437*4882a593Smuzhiyun 		}
438*4882a593Smuzhiyun 		break; }
439*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS:
440*4882a593Smuzhiyun 		*((bool *)(val)) = ppsc->fw_current_inpsmode;
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF:{
443*4882a593Smuzhiyun 		u64 tsf;
444*4882a593Smuzhiyun 		u32 *ptsf_low = (u32 *)&tsf;
445*4882a593Smuzhiyun 		u32 *ptsf_high = ((u32 *)&tsf) + 1;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		*ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
448*4882a593Smuzhiyun 		*ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		*((u64 *)(val)) = tsf;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		break; }
453*4882a593Smuzhiyun 	case HAL_DEF_WOWLAN:
454*4882a593Smuzhiyun 		if (ppsc->wo_wlan_mode)
455*4882a593Smuzhiyun 			*((bool *)(val)) = true;
456*4882a593Smuzhiyun 		else
457*4882a593Smuzhiyun 			*((bool *)(val)) = false;
458*4882a593Smuzhiyun 		break;
459*4882a593Smuzhiyun 	default:
460*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
461*4882a593Smuzhiyun 			"switch case %#x not processed\n", variable);
462*4882a593Smuzhiyun 		break;
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
rtl8821ae_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)466*4882a593Smuzhiyun void rtl8821ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
469*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
470*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
471*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
472*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
473*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
474*4882a593Smuzhiyun 	u8 idx;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	switch (variable) {
477*4882a593Smuzhiyun 	case HW_VAR_ETHER_ADDR:{
478*4882a593Smuzhiyun 			for (idx = 0; idx < ETH_ALEN; idx++) {
479*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, (REG_MACID + idx),
480*4882a593Smuzhiyun 					       val[idx]);
481*4882a593Smuzhiyun 			}
482*4882a593Smuzhiyun 			break;
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 	case HW_VAR_BASIC_RATE:{
485*4882a593Smuzhiyun 			u16 b_rate_cfg = ((u16 *)val)[0];
486*4882a593Smuzhiyun 			b_rate_cfg = b_rate_cfg & 0x15f;
487*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_RRSR, b_rate_cfg);
488*4882a593Smuzhiyun 			break;
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	case HW_VAR_BSSID:{
491*4882a593Smuzhiyun 			for (idx = 0; idx < ETH_ALEN; idx++) {
492*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, (REG_BSSID + idx),
493*4882a593Smuzhiyun 					       val[idx]);
494*4882a593Smuzhiyun 			}
495*4882a593Smuzhiyun 			break;
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 	case HW_VAR_SIFS:
498*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
499*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[0]);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
502*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
505*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM, val[0]);
506*4882a593Smuzhiyun 		break;
507*4882a593Smuzhiyun 	case HW_VAR_R2T_SIFS:
508*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RESP_SIFS_OFDM + 1, val[0]);
509*4882a593Smuzhiyun 		break;
510*4882a593Smuzhiyun 	case HW_VAR_SLOT_TIME:{
511*4882a593Smuzhiyun 		u8 e_aci;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
514*4882a593Smuzhiyun 			"HW_VAR_SLOT_TIME %x\n", val[0]);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
519*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
520*4882a593Smuzhiyun 						      HW_VAR_AC_PARAM,
521*4882a593Smuzhiyun 						      (u8 *)(&e_aci));
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 		break; }
524*4882a593Smuzhiyun 	case HW_VAR_ACK_PREAMBLE:{
525*4882a593Smuzhiyun 		u8 reg_tmp;
526*4882a593Smuzhiyun 		u8 short_preamble = (bool)(*(u8 *)val);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 		reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
529*4882a593Smuzhiyun 		if (short_preamble) {
530*4882a593Smuzhiyun 			reg_tmp |= BIT(1);
531*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2,
532*4882a593Smuzhiyun 				       reg_tmp);
533*4882a593Smuzhiyun 		} else {
534*4882a593Smuzhiyun 			reg_tmp &= (~BIT(1));
535*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv,
536*4882a593Smuzhiyun 				REG_TRXPTCL_CTL + 2,
537*4882a593Smuzhiyun 				reg_tmp);
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 		break; }
540*4882a593Smuzhiyun 	case HW_VAR_WPA_CONFIG:
541*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
542*4882a593Smuzhiyun 		break;
543*4882a593Smuzhiyun 	case HW_VAR_AMPDU_MIN_SPACE:{
544*4882a593Smuzhiyun 		u8 min_spacing_to_set;
545*4882a593Smuzhiyun 		u8 sec_min_space;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		min_spacing_to_set = *((u8 *)val);
548*4882a593Smuzhiyun 		if (min_spacing_to_set <= 7) {
549*4882a593Smuzhiyun 			sec_min_space = 0;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 			if (min_spacing_to_set < sec_min_space)
552*4882a593Smuzhiyun 				min_spacing_to_set = sec_min_space;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 			mac->min_space_cfg = ((mac->min_space_cfg &
555*4882a593Smuzhiyun 					       0xf8) |
556*4882a593Smuzhiyun 					      min_spacing_to_set);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 			*val = min_spacing_to_set;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
561*4882a593Smuzhiyun 				"Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
562*4882a593Smuzhiyun 				mac->min_space_cfg);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
565*4882a593Smuzhiyun 				       mac->min_space_cfg);
566*4882a593Smuzhiyun 		}
567*4882a593Smuzhiyun 		break; }
568*4882a593Smuzhiyun 	case HW_VAR_SHORTGI_DENSITY:{
569*4882a593Smuzhiyun 		u8 density_to_set;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		density_to_set = *((u8 *)val);
572*4882a593Smuzhiyun 		mac->min_space_cfg |= (density_to_set << 3);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
575*4882a593Smuzhiyun 			"Set HW_VAR_SHORTGI_DENSITY: %#x\n",
576*4882a593Smuzhiyun 			mac->min_space_cfg);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
579*4882a593Smuzhiyun 			       mac->min_space_cfg);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 		break; }
582*4882a593Smuzhiyun 	case HW_VAR_AMPDU_FACTOR:{
583*4882a593Smuzhiyun 		u32	ampdu_len =  (*((u8 *)val));
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
586*4882a593Smuzhiyun 			if (ampdu_len < VHT_AGG_SIZE_128K)
587*4882a593Smuzhiyun 				ampdu_len =
588*4882a593Smuzhiyun 					(0x2000 << (*((u8 *)val))) - 1;
589*4882a593Smuzhiyun 			else
590*4882a593Smuzhiyun 				ampdu_len = 0x1ffff;
591*4882a593Smuzhiyun 		} else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
592*4882a593Smuzhiyun 			if (ampdu_len < HT_AGG_SIZE_64K)
593*4882a593Smuzhiyun 				ampdu_len =
594*4882a593Smuzhiyun 					(0x2000 << (*((u8 *)val))) - 1;
595*4882a593Smuzhiyun 			else
596*4882a593Smuzhiyun 				ampdu_len = 0xffff;
597*4882a593Smuzhiyun 		}
598*4882a593Smuzhiyun 		ampdu_len |= BIT(31);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv,
601*4882a593Smuzhiyun 			REG_AMPDU_MAX_LENGTH_8812, ampdu_len);
602*4882a593Smuzhiyun 		break; }
603*4882a593Smuzhiyun 	case HW_VAR_AC_PARAM:{
604*4882a593Smuzhiyun 		u8 e_aci = *((u8 *)val);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		rtl8821ae_dm_init_edca_turbo(hw);
607*4882a593Smuzhiyun 		if (rtlpci->acm_method != EACMWAY2_SW)
608*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
609*4882a593Smuzhiyun 						      HW_VAR_ACM_CTRL,
610*4882a593Smuzhiyun 						      (u8 *)(&e_aci));
611*4882a593Smuzhiyun 		break; }
612*4882a593Smuzhiyun 	case HW_VAR_ACM_CTRL:{
613*4882a593Smuzhiyun 		u8 e_aci = *((u8 *)val);
614*4882a593Smuzhiyun 		union aci_aifsn *p_aci_aifsn =
615*4882a593Smuzhiyun 		    (union aci_aifsn *)(&mac->ac[0].aifs);
616*4882a593Smuzhiyun 		u8 acm = p_aci_aifsn->f.acm;
617*4882a593Smuzhiyun 		u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		acm_ctrl =
620*4882a593Smuzhiyun 		    acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 		if (acm) {
623*4882a593Smuzhiyun 			switch (e_aci) {
624*4882a593Smuzhiyun 			case AC0_BE:
625*4882a593Smuzhiyun 				acm_ctrl |= ACMHW_BEQEN;
626*4882a593Smuzhiyun 				break;
627*4882a593Smuzhiyun 			case AC2_VI:
628*4882a593Smuzhiyun 				acm_ctrl |= ACMHW_VIQEN;
629*4882a593Smuzhiyun 				break;
630*4882a593Smuzhiyun 			case AC3_VO:
631*4882a593Smuzhiyun 				acm_ctrl |= ACMHW_VOQEN;
632*4882a593Smuzhiyun 				break;
633*4882a593Smuzhiyun 			default:
634*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
635*4882a593Smuzhiyun 					"HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
636*4882a593Smuzhiyun 					acm);
637*4882a593Smuzhiyun 				break;
638*4882a593Smuzhiyun 			}
639*4882a593Smuzhiyun 		} else {
640*4882a593Smuzhiyun 			switch (e_aci) {
641*4882a593Smuzhiyun 			case AC0_BE:
642*4882a593Smuzhiyun 				acm_ctrl &= (~ACMHW_BEQEN);
643*4882a593Smuzhiyun 				break;
644*4882a593Smuzhiyun 			case AC2_VI:
645*4882a593Smuzhiyun 				acm_ctrl &= (~ACMHW_VIQEN);
646*4882a593Smuzhiyun 				break;
647*4882a593Smuzhiyun 			case AC3_VO:
648*4882a593Smuzhiyun 				acm_ctrl &= (~ACMHW_VOQEN);
649*4882a593Smuzhiyun 				break;
650*4882a593Smuzhiyun 			default:
651*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
652*4882a593Smuzhiyun 					"switch case %#x not processed\n",
653*4882a593Smuzhiyun 					e_aci);
654*4882a593Smuzhiyun 				break;
655*4882a593Smuzhiyun 			}
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
659*4882a593Smuzhiyun 			"SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
660*4882a593Smuzhiyun 			acm_ctrl);
661*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
662*4882a593Smuzhiyun 		break; }
663*4882a593Smuzhiyun 	case HW_VAR_RCR:
664*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
665*4882a593Smuzhiyun 		rtlpci->receive_config = ((u32 *)(val))[0];
666*4882a593Smuzhiyun 		break;
667*4882a593Smuzhiyun 	case HW_VAR_RETRY_LIMIT:{
668*4882a593Smuzhiyun 		u8 retry_limit = ((u8 *)(val))[0];
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_RL,
671*4882a593Smuzhiyun 			       retry_limit << RETRY_LIMIT_SHORT_SHIFT |
672*4882a593Smuzhiyun 			       retry_limit << RETRY_LIMIT_LONG_SHIFT);
673*4882a593Smuzhiyun 		break; }
674*4882a593Smuzhiyun 	case HW_VAR_DUAL_TSF_RST:
675*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
676*4882a593Smuzhiyun 		break;
677*4882a593Smuzhiyun 	case HW_VAR_EFUSE_BYTES:
678*4882a593Smuzhiyun 		rtlefuse->efuse_usedbytes = *((u16 *)val);
679*4882a593Smuzhiyun 		break;
680*4882a593Smuzhiyun 	case HW_VAR_EFUSE_USAGE:
681*4882a593Smuzhiyun 		rtlefuse->efuse_usedpercentage = *((u8 *)val);
682*4882a593Smuzhiyun 		break;
683*4882a593Smuzhiyun 	case HW_VAR_IO_CMD:
684*4882a593Smuzhiyun 		rtl8821ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
685*4882a593Smuzhiyun 		break;
686*4882a593Smuzhiyun 	case HW_VAR_SET_RPWM:{
687*4882a593Smuzhiyun 		u8 rpwm_val;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
690*4882a593Smuzhiyun 		udelay(1);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		if (rpwm_val & BIT(7)) {
693*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
694*4882a593Smuzhiyun 				       (*(u8 *)val));
695*4882a593Smuzhiyun 		} else {
696*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
697*4882a593Smuzhiyun 				       ((*(u8 *)val) | BIT(7)));
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		break; }
701*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_PWRMODE:
702*4882a593Smuzhiyun 		rtl8821ae_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
703*4882a593Smuzhiyun 		break;
704*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS:
705*4882a593Smuzhiyun 		ppsc->fw_current_inpsmode = *((bool *)val);
706*4882a593Smuzhiyun 		break;
707*4882a593Smuzhiyun 	case HW_VAR_INIT_RTS_RATE:
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	case HW_VAR_RESUME_CLK_ON:
710*4882a593Smuzhiyun 		_rtl8821ae_set_fw_ps_rf_on(hw);
711*4882a593Smuzhiyun 		break;
712*4882a593Smuzhiyun 	case HW_VAR_FW_LPS_ACTION:{
713*4882a593Smuzhiyun 		bool b_enter_fwlps = *((bool *)val);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		if (b_enter_fwlps)
716*4882a593Smuzhiyun 			_rtl8821ae_fwlps_enter(hw);
717*4882a593Smuzhiyun 		 else
718*4882a593Smuzhiyun 			_rtl8821ae_fwlps_leave(hw);
719*4882a593Smuzhiyun 		 break; }
720*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_JOINBSSRPT:{
721*4882a593Smuzhiyun 		u8 mstatus = (*(u8 *)val);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		if (mstatus == RT_MEDIA_CONNECT) {
724*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
725*4882a593Smuzhiyun 						      NULL);
726*4882a593Smuzhiyun 			_rtl8821ae_download_rsvd_page(hw, false);
727*4882a593Smuzhiyun 		}
728*4882a593Smuzhiyun 		rtl8821ae_set_fw_media_status_rpt_cmd(hw, mstatus);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		break; }
731*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
732*4882a593Smuzhiyun 		rtl8821ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	case HW_VAR_AID:{
735*4882a593Smuzhiyun 		u16 u2btmp;
736*4882a593Smuzhiyun 		u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
737*4882a593Smuzhiyun 		u2btmp &= 0xC000;
738*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
739*4882a593Smuzhiyun 			       mac->assoc_id));
740*4882a593Smuzhiyun 		break; }
741*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF:{
742*4882a593Smuzhiyun 		u8 btype_ibss = ((u8 *)(val))[0];
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		if (btype_ibss)
745*4882a593Smuzhiyun 			_rtl8821ae_stop_tx_beacon(hw);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		_rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_TSFTR,
750*4882a593Smuzhiyun 				(u32)(mac->tsf & 0xffffffff));
751*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_TSFTR + 4,
752*4882a593Smuzhiyun 				(u32)((mac->tsf >> 32) & 0xffffffff));
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 		_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		if (btype_ibss)
757*4882a593Smuzhiyun 			_rtl8821ae_resume_tx_beacon(hw);
758*4882a593Smuzhiyun 		break; }
759*4882a593Smuzhiyun 	case HW_VAR_NAV_UPPER: {
760*4882a593Smuzhiyun 		u32	us_nav_upper = *(u32 *)val;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		if (us_nav_upper > HAL_92C_NAV_UPPER_UNIT * 0xFF) {
763*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_WARNING,
764*4882a593Smuzhiyun 				"The setting value (0x%08X us) of NAV_UPPER is larger than (%d * 0xFF)!!!\n",
765*4882a593Smuzhiyun 				us_nav_upper, HAL_92C_NAV_UPPER_UNIT);
766*4882a593Smuzhiyun 			break;
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_NAV_UPPER,
769*4882a593Smuzhiyun 			       ((u8)((us_nav_upper +
770*4882a593Smuzhiyun 				HAL_92C_NAV_UPPER_UNIT - 1) /
771*4882a593Smuzhiyun 				HAL_92C_NAV_UPPER_UNIT)));
772*4882a593Smuzhiyun 		break; }
773*4882a593Smuzhiyun 	case HW_VAR_KEEP_ALIVE: {
774*4882a593Smuzhiyun 		u8 array[2];
775*4882a593Smuzhiyun 		array[0] = 0xff;
776*4882a593Smuzhiyun 		array[1] = *((u8 *)val);
777*4882a593Smuzhiyun 		rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_KEEP_ALIVE_CTRL, 2,
778*4882a593Smuzhiyun 				       array);
779*4882a593Smuzhiyun 		break; }
780*4882a593Smuzhiyun 	default:
781*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
782*4882a593Smuzhiyun 			"switch case %#x not processed\n", variable);
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
_rtl8821ae_llt_write(struct ieee80211_hw * hw,u32 address,u32 data)787*4882a593Smuzhiyun static bool _rtl8821ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
790*4882a593Smuzhiyun 	bool status = true;
791*4882a593Smuzhiyun 	long count = 0;
792*4882a593Smuzhiyun 	u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
793*4882a593Smuzhiyun 		    _LLT_OP(_LLT_WRITE_ACCESS);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	do {
798*4882a593Smuzhiyun 		value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
799*4882a593Smuzhiyun 		if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
800*4882a593Smuzhiyun 			break;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		if (count > POLLING_LLT_THRESHOLD) {
803*4882a593Smuzhiyun 			pr_err("Failed to polling write LLT done at address %d!\n",
804*4882a593Smuzhiyun 			       address);
805*4882a593Smuzhiyun 			status = false;
806*4882a593Smuzhiyun 			break;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 	} while (++count);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	return status;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
_rtl8821ae_llt_table_init(struct ieee80211_hw * hw)813*4882a593Smuzhiyun static bool _rtl8821ae_llt_table_init(struct ieee80211_hw *hw)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
816*4882a593Smuzhiyun 	unsigned short i;
817*4882a593Smuzhiyun 	u8 txpktbuf_bndy;
818*4882a593Smuzhiyun 	u32 rqpn;
819*4882a593Smuzhiyun 	u8 maxpage;
820*4882a593Smuzhiyun 	bool status;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	maxpage = 255;
823*4882a593Smuzhiyun 	txpktbuf_bndy = 0xF7;
824*4882a593Smuzhiyun 	rqpn = 0x80e60808;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
827*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, MAX_RX_DMA_BUFFER_SIZE - 1);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
832*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PBP, 0x31);
835*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	for (i = 0; i < (txpktbuf_bndy - 1); i++) {
838*4882a593Smuzhiyun 		status = _rtl8821ae_llt_write(hw, i, i + 1);
839*4882a593Smuzhiyun 		if (!status)
840*4882a593Smuzhiyun 			return status;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
844*4882a593Smuzhiyun 	if (!status)
845*4882a593Smuzhiyun 		return status;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	for (i = txpktbuf_bndy; i < maxpage; i++) {
848*4882a593Smuzhiyun 		status = _rtl8821ae_llt_write(hw, i, (i + 1));
849*4882a593Smuzhiyun 		if (!status)
850*4882a593Smuzhiyun 			return status;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	status = _rtl8821ae_llt_write(hw, maxpage, txpktbuf_bndy);
854*4882a593Smuzhiyun 	if (!status)
855*4882a593Smuzhiyun 		return status;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RQPN, rqpn);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return true;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
_rtl8821ae_gen_refresh_led_state(struct ieee80211_hw * hw)864*4882a593Smuzhiyun static void _rtl8821ae_gen_refresh_led_state(struct ieee80211_hw *hw)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
867*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
868*4882a593Smuzhiyun 	struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
869*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.up_first_time)
872*4882a593Smuzhiyun 		return;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
875*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
876*4882a593Smuzhiyun 			rtl8812ae_sw_led_on(hw, pled0);
877*4882a593Smuzhiyun 		else
878*4882a593Smuzhiyun 			rtl8821ae_sw_led_on(hw, pled0);
879*4882a593Smuzhiyun 	else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
880*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
881*4882a593Smuzhiyun 			rtl8812ae_sw_led_on(hw, pled0);
882*4882a593Smuzhiyun 		else
883*4882a593Smuzhiyun 			rtl8821ae_sw_led_on(hw, pled0);
884*4882a593Smuzhiyun 	else
885*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
886*4882a593Smuzhiyun 			rtl8812ae_sw_led_off(hw, pled0);
887*4882a593Smuzhiyun 		else
888*4882a593Smuzhiyun 			rtl8821ae_sw_led_off(hw, pled0);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
_rtl8821ae_init_mac(struct ieee80211_hw * hw)891*4882a593Smuzhiyun static bool _rtl8821ae_init_mac(struct ieee80211_hw *hw)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
894*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
895*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	u8 bytetmp = 0;
898*4882a593Smuzhiyun 	u16 wordtmp = 0;
899*4882a593Smuzhiyun 	bool mac_func_enable = rtlhal->mac_func_enable;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/*Auto Power Down to CHIP-off State*/
904*4882a593Smuzhiyun 	bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
905*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
908*4882a593Smuzhiyun 		/* HW Power on sequence*/
909*4882a593Smuzhiyun 		if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
910*4882a593Smuzhiyun 					      PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
911*4882a593Smuzhiyun 					      RTL8812_NIC_ENABLE_FLOW)) {
912*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
913*4882a593Smuzhiyun 				"init 8812 MAC Fail as power on failure\n");
914*4882a593Smuzhiyun 			return false;
915*4882a593Smuzhiyun 		}
916*4882a593Smuzhiyun 	} else {
917*4882a593Smuzhiyun 		/* HW Power on sequence */
918*4882a593Smuzhiyun 		if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_A_MSK,
919*4882a593Smuzhiyun 					      PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
920*4882a593Smuzhiyun 					      RTL8821A_NIC_ENABLE_FLOW)){
921*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
922*4882a593Smuzhiyun 				"init 8821 MAC Fail as power on failure\n");
923*4882a593Smuzhiyun 			return false;
924*4882a593Smuzhiyun 		}
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
928*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	bytetmp = rtl_read_byte(rtlpriv, REG_CR);
931*4882a593Smuzhiyun 	bytetmp = 0xff;
932*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR, bytetmp);
933*4882a593Smuzhiyun 	mdelay(2);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	bytetmp = 0xff;
936*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
937*4882a593Smuzhiyun 	mdelay(2);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
940*4882a593Smuzhiyun 		bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
941*4882a593Smuzhiyun 		if (bytetmp & BIT(0)) {
942*4882a593Smuzhiyun 			bytetmp = rtl_read_byte(rtlpriv, 0x7c);
943*4882a593Smuzhiyun 			bytetmp |= BIT(6);
944*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0x7c, bytetmp);
945*4882a593Smuzhiyun 		}
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
949*4882a593Smuzhiyun 	bytetmp &= ~BIT(4);
950*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_CR, 0x2ff);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (!mac_func_enable) {
955*4882a593Smuzhiyun 		if (!_rtl8821ae_llt_table_init(hw))
956*4882a593Smuzhiyun 			return false;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
960*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* Enable FW Beamformer Interrupt */
963*4882a593Smuzhiyun 	bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
964*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
967*4882a593Smuzhiyun 	wordtmp &= 0xf;
968*4882a593Smuzhiyun 	wordtmp |= 0xF5B1;
969*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
972*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
973*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
974*4882a593Smuzhiyun 	/*low address*/
975*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
976*4882a593Smuzhiyun 			rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
977*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_MGQ_DESA,
978*4882a593Smuzhiyun 			rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
979*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_VOQ_DESA,
980*4882a593Smuzhiyun 			rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
981*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_VIQ_DESA,
982*4882a593Smuzhiyun 			rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
983*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BEQ_DESA,
984*4882a593Smuzhiyun 			rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
985*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BKQ_DESA,
986*4882a593Smuzhiyun 			rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
987*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HQ_DESA,
988*4882a593Smuzhiyun 			rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
989*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RX_DESA,
990*4882a593Smuzhiyun 			rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_MCUTST_1, 0);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
999*4882a593Smuzhiyun 	_rtl8821ae_gen_refresh_led_state(hw);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return true;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
_rtl8821ae_hw_configure(struct ieee80211_hw * hw)1004*4882a593Smuzhiyun static void _rtl8821ae_hw_configure(struct ieee80211_hw *hw)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1007*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1008*4882a593Smuzhiyun 	u32 reg_rrsr;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
1013*4882a593Smuzhiyun 	/* ARFB table 9 for 11ac 5G 2SS */
1014*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
1015*4882a593Smuzhiyun 	/* ARFB table 10 for 11ac 5G 1SS */
1016*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
1017*4882a593Smuzhiyun 	/* ARFB table 11 for 11ac 24G 1SS */
1018*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR2, 0x00000015);
1019*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR2 + 4, 0x003ff000);
1020*4882a593Smuzhiyun 	/* ARFB table 12 for 11ac 24G 1SS */
1021*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR3, 0x00000015);
1022*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR3 + 4, 0xffcff000);
1023*4882a593Smuzhiyun 	/* 0x420[7] = 0 , enable retry AMPDU in new AMPD not singal MPDU. */
1024*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
1025*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/*Set retry limit*/
1028*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_RL, 0x0707);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Set Data / Response auto rate fallack retry count*/
1031*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
1032*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
1033*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
1034*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	rtlpci->reg_bcn_ctrl_val = 0x1d;
1037*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/* TBTT prohibit hold time. Suggested by designer TimChen. */
1040*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/* AGGR_BK_TIME Reg51A 0x16 */
1043*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	/*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
1046*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
1049*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
1050*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_MAX_AGGR_NUM, 0x1F1F);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
_rtl8821ae_mdio_read(struct rtl_priv * rtlpriv,u8 addr)1053*4882a593Smuzhiyun static u16 _rtl8821ae_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	u16 ret = 0;
1056*4882a593Smuzhiyun 	u8 tmp = 0, count = 0;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
1059*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
1060*4882a593Smuzhiyun 	count = 0;
1061*4882a593Smuzhiyun 	while (tmp && count < 20) {
1062*4882a593Smuzhiyun 		udelay(10);
1063*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
1064*4882a593Smuzhiyun 		count++;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 	if (0 == tmp)
1067*4882a593Smuzhiyun 		ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	return ret;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun 
_rtl8821ae_mdio_write(struct rtl_priv * rtlpriv,u8 addr,u16 data)1072*4882a593Smuzhiyun static void _rtl8821ae_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	u8 tmp = 0, count = 0;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
1077*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
1078*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
1079*4882a593Smuzhiyun 	count = 0;
1080*4882a593Smuzhiyun 	while (tmp && count < 20) {
1081*4882a593Smuzhiyun 		udelay(10);
1082*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
1083*4882a593Smuzhiyun 		count++;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
_rtl8821ae_dbi_read(struct rtl_priv * rtlpriv,u16 addr)1087*4882a593Smuzhiyun static u8 _rtl8821ae_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	u16 read_addr = addr & 0xfffc;
1090*4882a593Smuzhiyun 	u8 tmp = 0, count = 0, ret = 0;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
1093*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
1094*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1095*4882a593Smuzhiyun 	count = 0;
1096*4882a593Smuzhiyun 	while (tmp && count < 20) {
1097*4882a593Smuzhiyun 		udelay(10);
1098*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1099*4882a593Smuzhiyun 		count++;
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 	if (0 == tmp) {
1102*4882a593Smuzhiyun 		read_addr = REG_DBI_RDATA + addr % 4;
1103*4882a593Smuzhiyun 		ret = rtl_read_byte(rtlpriv, read_addr);
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 	return ret;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
_rtl8821ae_dbi_write(struct rtl_priv * rtlpriv,u16 addr,u8 data)1108*4882a593Smuzhiyun static void _rtl8821ae_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	u8 tmp = 0, count = 0;
1111*4882a593Smuzhiyun 	u16 write_addr, remainder = addr % 4;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	write_addr = REG_DBI_WDATA + remainder;
1114*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, write_addr, data);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	write_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
1117*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_DBI_ADDR, write_addr);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1122*4882a593Smuzhiyun 	count = 0;
1123*4882a593Smuzhiyun 	while (tmp && count < 20) {
1124*4882a593Smuzhiyun 		udelay(10);
1125*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
1126*4882a593Smuzhiyun 		count++;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
_rtl8821ae_enable_aspm_back_door(struct ieee80211_hw * hw)1130*4882a593Smuzhiyun static void _rtl8821ae_enable_aspm_back_door(struct ieee80211_hw *hw)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1133*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1134*4882a593Smuzhiyun 	u8 tmp;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1137*4882a593Smuzhiyun 		if (_rtl8821ae_mdio_read(rtlpriv, 0x04) != 0x8544)
1138*4882a593Smuzhiyun 			_rtl8821ae_mdio_write(rtlpriv, 0x04, 0x8544);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 		if (_rtl8821ae_mdio_read(rtlpriv, 0x0b) != 0x0070)
1141*4882a593Smuzhiyun 			_rtl8821ae_mdio_write(rtlpriv, 0x0b, 0x0070);
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	tmp = _rtl8821ae_dbi_read(rtlpriv, 0x70f);
1145*4882a593Smuzhiyun 	_rtl8821ae_dbi_write(rtlpriv, 0x70f, tmp | BIT(7) |
1146*4882a593Smuzhiyun 			     ASPM_L1_LATENCY << 3);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	tmp = _rtl8821ae_dbi_read(rtlpriv, 0x719);
1149*4882a593Smuzhiyun 	_rtl8821ae_dbi_write(rtlpriv, 0x719, tmp | BIT(3) | BIT(4));
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
1152*4882a593Smuzhiyun 		tmp  = _rtl8821ae_dbi_read(rtlpriv, 0x718);
1153*4882a593Smuzhiyun 		_rtl8821ae_dbi_write(rtlpriv, 0x718, tmp|BIT(4));
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
rtl8821ae_enable_hw_security_config(struct ieee80211_hw * hw)1157*4882a593Smuzhiyun void rtl8821ae_enable_hw_security_config(struct ieee80211_hw *hw)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1160*4882a593Smuzhiyun 	u8 sec_reg_value;
1161*4882a593Smuzhiyun 	u8 tmp;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1164*4882a593Smuzhiyun 		"PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
1165*4882a593Smuzhiyun 		rtlpriv->sec.pairwise_enc_algorithm,
1166*4882a593Smuzhiyun 		rtlpriv->sec.group_enc_algorithm);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
1169*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1170*4882a593Smuzhiyun 			"not open hw encryption\n");
1171*4882a593Smuzhiyun 		return;
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	if (rtlpriv->sec.use_defaultkey) {
1177*4882a593Smuzhiyun 		sec_reg_value |= SCR_TXUSEDK;
1178*4882a593Smuzhiyun 		sec_reg_value |= SCR_RXUSEDK;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
1184*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR + 1, tmp | BIT(1));
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1187*4882a593Smuzhiyun 		"The SECR-value %x\n", sec_reg_value);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun /* Static MacID Mapping (cf. Used in MacIdDoStaticMapping) ---------- */
1193*4882a593Smuzhiyun #define MAC_ID_STATIC_FOR_DEFAULT_PORT				0
1194*4882a593Smuzhiyun #define MAC_ID_STATIC_FOR_BROADCAST_MULTICAST		1
1195*4882a593Smuzhiyun #define MAC_ID_STATIC_FOR_BT_CLIENT_START				2
1196*4882a593Smuzhiyun #define MAC_ID_STATIC_FOR_BT_CLIENT_END				3
1197*4882a593Smuzhiyun /* ----------------------------------------------------------- */
1198*4882a593Smuzhiyun 
rtl8821ae_macid_initialize_mediastatus(struct ieee80211_hw * hw)1199*4882a593Smuzhiyun static void rtl8821ae_macid_initialize_mediastatus(struct ieee80211_hw *hw)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1202*4882a593Smuzhiyun 	u8	media_rpt[4] = {RT_MEDIA_CONNECT, 1,
1203*4882a593Smuzhiyun 		MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
1204*4882a593Smuzhiyun 		MAC_ID_STATIC_FOR_BT_CLIENT_END};
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw,
1207*4882a593Smuzhiyun 		HW_VAR_H2C_FW_MEDIASTATUSRPT, media_rpt);
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1210*4882a593Smuzhiyun 		"Initialize MacId media status: from %d to %d\n",
1211*4882a593Smuzhiyun 		MAC_ID_STATIC_FOR_BROADCAST_MULTICAST,
1212*4882a593Smuzhiyun 		MAC_ID_STATIC_FOR_BT_CLIENT_END);
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
_rtl8821ae_check_pcie_dma_hang(struct ieee80211_hw * hw)1215*4882a593Smuzhiyun static bool _rtl8821ae_check_pcie_dma_hang(struct ieee80211_hw *hw)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1218*4882a593Smuzhiyun 	u8 tmp;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* write reg 0x350 Bit[26]=1. Enable debug port. */
1221*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
1222*4882a593Smuzhiyun 	if (!(tmp & BIT(2))) {
1223*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
1224*4882a593Smuzhiyun 		mdelay(100);
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	/* read reg 0x350 Bit[25] if 1 : RX hang */
1228*4882a593Smuzhiyun 	/* read reg 0x350 Bit[24] if 1 : TX hang */
1229*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
1230*4882a593Smuzhiyun 	if ((tmp & BIT(0)) || (tmp & BIT(1))) {
1231*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1232*4882a593Smuzhiyun 			"CheckPcieDMAHang8821AE(): true! Reset PCIE DMA!\n");
1233*4882a593Smuzhiyun 		return true;
1234*4882a593Smuzhiyun 	} else {
1235*4882a593Smuzhiyun 		return false;
1236*4882a593Smuzhiyun 	}
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
_rtl8821ae_reset_pcie_interface_dma(struct ieee80211_hw * hw,bool mac_power_on,bool in_watchdog)1239*4882a593Smuzhiyun static bool _rtl8821ae_reset_pcie_interface_dma(struct ieee80211_hw *hw,
1240*4882a593Smuzhiyun 					 bool mac_power_on,
1241*4882a593Smuzhiyun 					 bool in_watchdog)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1244*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1245*4882a593Smuzhiyun 	u8 tmp;
1246*4882a593Smuzhiyun 	bool release_mac_rx_pause;
1247*4882a593Smuzhiyun 	u8 backup_pcie_dma_pause;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	/* 1. Disable register write lock. 0x1c[1] = 0 */
1252*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
1253*4882a593Smuzhiyun 	tmp &= ~(BIT(1));
1254*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
1255*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1256*4882a593Smuzhiyun 		/* write 0xCC bit[2] = 1'b1 */
1257*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1258*4882a593Smuzhiyun 		tmp |= BIT(2);
1259*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/* 2. Check and pause TRX DMA */
1263*4882a593Smuzhiyun 	/* write 0x284 bit[18] = 1'b1 */
1264*4882a593Smuzhiyun 	/* write 0x301 = 0xFF */
1265*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1266*4882a593Smuzhiyun 	if (tmp & BIT(2)) {
1267*4882a593Smuzhiyun 		/* Already pause before the function for another purpose. */
1268*4882a593Smuzhiyun 		release_mac_rx_pause = false;
1269*4882a593Smuzhiyun 	} else {
1270*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
1271*4882a593Smuzhiyun 		release_mac_rx_pause = true;
1272*4882a593Smuzhiyun 	}
1273*4882a593Smuzhiyun 	backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
1274*4882a593Smuzhiyun 	if (backup_pcie_dma_pause != 0xFF)
1275*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (mac_power_on) {
1278*4882a593Smuzhiyun 		/* 3. reset TRX function */
1279*4882a593Smuzhiyun 		/* write 0x100 = 0x00 */
1280*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_CR, 0);
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	/* 4. Reset PCIe DMA. 0x3[0] = 0 */
1284*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1285*4882a593Smuzhiyun 	tmp &= ~(BIT(0));
1286*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	/* 5. Enable PCIe DMA. 0x3[0] = 1 */
1289*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1290*4882a593Smuzhiyun 	tmp |= BIT(0);
1291*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	if (mac_power_on) {
1294*4882a593Smuzhiyun 		/* 6. enable TRX function */
1295*4882a593Smuzhiyun 		/* write 0x100 = 0xFF */
1296*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_CR, 0xFF);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 		/* We should init LLT & RQPN and
1299*4882a593Smuzhiyun 		 * prepare Tx/Rx descrptor address later
1300*4882a593Smuzhiyun 		 * because MAC function is reset.*/
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	/* 7. Restore PCIe autoload down bit */
1304*4882a593Smuzhiyun 	/* 8812AE does not has the defination. */
1305*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1306*4882a593Smuzhiyun 		/* write 0xF8 bit[17] = 1'b1 */
1307*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
1308*4882a593Smuzhiyun 		tmp |= BIT(1);
1309*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* In MAC power on state, BB and RF maybe in ON state,
1313*4882a593Smuzhiyun 	 * if we release TRx DMA here.
1314*4882a593Smuzhiyun 	 * it will cause packets to be started to Tx/Rx,
1315*4882a593Smuzhiyun 	 * so we release Tx/Rx DMA later.*/
1316*4882a593Smuzhiyun 	if (!mac_power_on/* || in_watchdog*/) {
1317*4882a593Smuzhiyun 		/* 8. release TRX DMA */
1318*4882a593Smuzhiyun 		/* write 0x284 bit[18] = 1'b0 */
1319*4882a593Smuzhiyun 		/* write 0x301 = 0x00 */
1320*4882a593Smuzhiyun 		if (release_mac_rx_pause) {
1321*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1322*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
1323*4882a593Smuzhiyun 				       tmp & (~BIT(2)));
1324*4882a593Smuzhiyun 		}
1325*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
1326*4882a593Smuzhiyun 			       backup_pcie_dma_pause);
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1330*4882a593Smuzhiyun 		/* 9. lock system register */
1331*4882a593Smuzhiyun 		/* write 0xCC bit[2] = 1'b0 */
1332*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1333*4882a593Smuzhiyun 		tmp &= ~(BIT(2));
1334*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1335*4882a593Smuzhiyun 	}
1336*4882a593Smuzhiyun 	return true;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun 
_rtl8821ae_get_wakeup_reason(struct ieee80211_hw * hw)1339*4882a593Smuzhiyun static void _rtl8821ae_get_wakeup_reason(struct ieee80211_hw *hw)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1342*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1343*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
1344*4882a593Smuzhiyun 	u8 fw_reason = 0;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	fw_reason = rtl_read_byte(rtlpriv, REG_MCUTST_WOWLAN);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "WOL Read 0x1c7 = %02X\n",
1349*4882a593Smuzhiyun 		fw_reason);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	ppsc->wakeup_reason = 0;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	rtlhal->last_suspend_sec = ktime_get_real_seconds();
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	switch (fw_reason) {
1356*4882a593Smuzhiyun 	case FW_WOW_V2_PTK_UPDATE_EVENT:
1357*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_PTK_UPDATE;
1358*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1359*4882a593Smuzhiyun 			"It's a WOL PTK Key update event!\n");
1360*4882a593Smuzhiyun 		break;
1361*4882a593Smuzhiyun 	case FW_WOW_V2_GTK_UPDATE_EVENT:
1362*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_GTK_UPDATE;
1363*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1364*4882a593Smuzhiyun 			"It's a WOL GTK Key update event!\n");
1365*4882a593Smuzhiyun 		break;
1366*4882a593Smuzhiyun 	case FW_WOW_V2_DISASSOC_EVENT:
1367*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_DISASSOC;
1368*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1369*4882a593Smuzhiyun 			"It's a disassociation event!\n");
1370*4882a593Smuzhiyun 		break;
1371*4882a593Smuzhiyun 	case FW_WOW_V2_DEAUTH_EVENT:
1372*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_DEAUTH;
1373*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1374*4882a593Smuzhiyun 			"It's a deauth event!\n");
1375*4882a593Smuzhiyun 		break;
1376*4882a593Smuzhiyun 	case FW_WOW_V2_FW_DISCONNECT_EVENT:
1377*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_AP_LOST;
1378*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1379*4882a593Smuzhiyun 			"It's a Fw disconnect decision (AP lost) event!\n");
1380*4882a593Smuzhiyun 	break;
1381*4882a593Smuzhiyun 	case FW_WOW_V2_MAGIC_PKT_EVENT:
1382*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_MAGIC_PKT;
1383*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1384*4882a593Smuzhiyun 			"It's a magic packet event!\n");
1385*4882a593Smuzhiyun 		break;
1386*4882a593Smuzhiyun 	case FW_WOW_V2_UNICAST_PKT_EVENT:
1387*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_UNICAST_PKT;
1388*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1389*4882a593Smuzhiyun 			"It's an unicast packet event!\n");
1390*4882a593Smuzhiyun 		break;
1391*4882a593Smuzhiyun 	case FW_WOW_V2_PATTERN_PKT_EVENT:
1392*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_PATTERN_PKT;
1393*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1394*4882a593Smuzhiyun 			"It's a pattern match event!\n");
1395*4882a593Smuzhiyun 		break;
1396*4882a593Smuzhiyun 	case FW_WOW_V2_RTD3_SSID_MATCH_EVENT:
1397*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_RTD3_SSID_MATCH;
1398*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1399*4882a593Smuzhiyun 			"It's an RTD3 Ssid match event!\n");
1400*4882a593Smuzhiyun 		break;
1401*4882a593Smuzhiyun 	case FW_WOW_V2_REALWOW_V2_WAKEUPPKT:
1402*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_WAKEUPPKT;
1403*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1404*4882a593Smuzhiyun 			"It's an RealWoW wake packet event!\n");
1405*4882a593Smuzhiyun 		break;
1406*4882a593Smuzhiyun 	case FW_WOW_V2_REALWOW_V2_ACKLOST:
1407*4882a593Smuzhiyun 		ppsc->wakeup_reason = WOL_REASON_REALWOW_V2_ACKLOST;
1408*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1409*4882a593Smuzhiyun 			"It's an RealWoW ack lost event!\n");
1410*4882a593Smuzhiyun 		break;
1411*4882a593Smuzhiyun 	default:
1412*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
1413*4882a593Smuzhiyun 			"WOL Read 0x1c7 = %02X, Unknown reason!\n",
1414*4882a593Smuzhiyun 			fw_reason);
1415*4882a593Smuzhiyun 		break;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun 
_rtl8821ae_init_trx_desc_hw_address(struct ieee80211_hw * hw)1419*4882a593Smuzhiyun static void _rtl8821ae_init_trx_desc_hw_address(struct ieee80211_hw *hw)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1422*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	/*low address*/
1425*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
1426*4882a593Smuzhiyun 			rtlpci->tx_ring[BEACON_QUEUE].dma & DMA_BIT_MASK(32));
1427*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_MGQ_DESA,
1428*4882a593Smuzhiyun 			rtlpci->tx_ring[MGNT_QUEUE].dma & DMA_BIT_MASK(32));
1429*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_VOQ_DESA,
1430*4882a593Smuzhiyun 			rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
1431*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_VIQ_DESA,
1432*4882a593Smuzhiyun 			rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
1433*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BEQ_DESA,
1434*4882a593Smuzhiyun 			rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
1435*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BKQ_DESA,
1436*4882a593Smuzhiyun 			rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
1437*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HQ_DESA,
1438*4882a593Smuzhiyun 			rtlpci->tx_ring[HIGH_QUEUE].dma & DMA_BIT_MASK(32));
1439*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RX_DESA,
1440*4882a593Smuzhiyun 			rtlpci->rx_ring[RX_MPDU_QUEUE].dma & DMA_BIT_MASK(32));
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
_rtl8821ae_init_llt_table(struct ieee80211_hw * hw,u32 boundary)1443*4882a593Smuzhiyun static bool _rtl8821ae_init_llt_table(struct ieee80211_hw *hw, u32 boundary)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	bool status = true;
1446*4882a593Smuzhiyun 	u32 i;
1447*4882a593Smuzhiyun 	u32 txpktbuf_bndy = boundary;
1448*4882a593Smuzhiyun 	u32 last_entry_of_txpktbuf = LAST_ENTRY_OF_TX_PKT_BUFFER;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	for (i = 0 ; i < (txpktbuf_bndy - 1) ; i++) {
1451*4882a593Smuzhiyun 		status = _rtl8821ae_llt_write(hw, i , i + 1);
1452*4882a593Smuzhiyun 		if (!status)
1453*4882a593Smuzhiyun 			return status;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	status = _rtl8821ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
1457*4882a593Smuzhiyun 	if (!status)
1458*4882a593Smuzhiyun 		return status;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	for (i = txpktbuf_bndy ; i < last_entry_of_txpktbuf ; i++) {
1461*4882a593Smuzhiyun 		status = _rtl8821ae_llt_write(hw, i, (i + 1));
1462*4882a593Smuzhiyun 		if (!status)
1463*4882a593Smuzhiyun 			return status;
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	status = _rtl8821ae_llt_write(hw, last_entry_of_txpktbuf,
1467*4882a593Smuzhiyun 				      txpktbuf_bndy);
1468*4882a593Smuzhiyun 	if (!status)
1469*4882a593Smuzhiyun 		return status;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	return status;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
_rtl8821ae_dynamic_rqpn(struct ieee80211_hw * hw,u32 boundary,u16 npq_rqpn_value,u32 rqpn_val)1474*4882a593Smuzhiyun static bool _rtl8821ae_dynamic_rqpn(struct ieee80211_hw *hw, u32 boundary,
1475*4882a593Smuzhiyun 			     u16 npq_rqpn_value, u32 rqpn_val)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1478*4882a593Smuzhiyun 	u8 tmp;
1479*4882a593Smuzhiyun 	bool ret = true;
1480*4882a593Smuzhiyun 	u16 count = 0, tmp16;
1481*4882a593Smuzhiyun 	bool support_remote_wakeup;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
1484*4882a593Smuzhiyun 				      (u8 *)(&support_remote_wakeup));
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1487*4882a593Smuzhiyun 		"boundary=%#X, NPQ_RQPNValue=%#X, RQPNValue=%#X\n",
1488*4882a593Smuzhiyun 		boundary, npq_rqpn_value, rqpn_val);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	/* stop PCIe DMA
1491*4882a593Smuzhiyun 	 * 1. 0x301[7:0] = 0xFE */
1492*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/* wait TXFF empty
1495*4882a593Smuzhiyun 	 * 2. polling till 0x41A[15:0]=0x07FF */
1496*4882a593Smuzhiyun 	tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
1497*4882a593Smuzhiyun 	while ((tmp16 & 0x07FF) != 0x07FF) {
1498*4882a593Smuzhiyun 		udelay(100);
1499*4882a593Smuzhiyun 		tmp16 = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
1500*4882a593Smuzhiyun 		count++;
1501*4882a593Smuzhiyun 		if ((count % 200) == 0) {
1502*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1503*4882a593Smuzhiyun 				"Tx queue is not empty for 20ms!\n");
1504*4882a593Smuzhiyun 		}
1505*4882a593Smuzhiyun 		if (count >= 1000) {
1506*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1507*4882a593Smuzhiyun 				"Wait for Tx FIFO empty timeout!\n");
1508*4882a593Smuzhiyun 			break;
1509*4882a593Smuzhiyun 		}
1510*4882a593Smuzhiyun 	}
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	/* TX pause
1513*4882a593Smuzhiyun 	 * 3. reg 0x522=0xFF */
1514*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/* Wait TX State Machine OK
1517*4882a593Smuzhiyun 	 * 4. polling till reg 0x5FB~0x5F8 = 0x00000000 for 50ms */
1518*4882a593Smuzhiyun 	count = 0;
1519*4882a593Smuzhiyun 	while (rtl_read_byte(rtlpriv, REG_SCH_TXCMD) != 0) {
1520*4882a593Smuzhiyun 		udelay(100);
1521*4882a593Smuzhiyun 		count++;
1522*4882a593Smuzhiyun 		if (count >= 500) {
1523*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1524*4882a593Smuzhiyun 				"Wait for TX State Machine ready timeout !!\n");
1525*4882a593Smuzhiyun 			break;
1526*4882a593Smuzhiyun 		}
1527*4882a593Smuzhiyun 	}
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	/* stop RX DMA path
1530*4882a593Smuzhiyun 	 * 5.	0x284[18] = 1
1531*4882a593Smuzhiyun 	 * 6.	wait till 0x284[17] == 1
1532*4882a593Smuzhiyun 	 * wait RX DMA idle */
1533*4882a593Smuzhiyun 	count = 0;
1534*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1535*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
1536*4882a593Smuzhiyun 	do {
1537*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1538*4882a593Smuzhiyun 		udelay(10);
1539*4882a593Smuzhiyun 		count++;
1540*4882a593Smuzhiyun 	} while (!(tmp & BIT(1)) && count < 100);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1543*4882a593Smuzhiyun 		"Wait until Rx DMA Idle. count=%d REG[0x286]=0x%x\n",
1544*4882a593Smuzhiyun 		count, tmp);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	/* reset BB
1547*4882a593Smuzhiyun 	 * 7.	0x02 [0] = 0 */
1548*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
1549*4882a593Smuzhiyun 	tmp &= ~(BIT(0));
1550*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, tmp);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	/* Reset TRX MAC
1553*4882a593Smuzhiyun 	 * 8.	 0x100 = 0x00
1554*4882a593Smuzhiyun 	 * Delay (1ms) */
1555*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR, 0x00);
1556*4882a593Smuzhiyun 	udelay(1000);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	/* Disable MAC Security Engine
1559*4882a593Smuzhiyun 	 * 9.	0x100 bit[9]=0 */
1560*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
1561*4882a593Smuzhiyun 	tmp &= ~(BIT(1));
1562*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR + 1, tmp);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	/* To avoid DD-Tim Circuit hang
1565*4882a593Smuzhiyun 	 * 10.	0x553 bit[5]=1 */
1566*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_DUAL_TSF_RST);
1567*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (tmp | BIT(5)));
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	/* Enable MAC Security Engine
1570*4882a593Smuzhiyun 	 * 11.	0x100 bit[9]=1 */
1571*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
1572*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(1)));
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	/* Enable TRX MAC
1575*4882a593Smuzhiyun 	 * 12.	 0x100 = 0xFF
1576*4882a593Smuzhiyun 	 *	Delay (1ms) */
1577*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR, 0xFF);
1578*4882a593Smuzhiyun 	udelay(1000);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	/* Enable BB
1581*4882a593Smuzhiyun 	 * 13.	0x02 [0] = 1 */
1582*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
1583*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, (tmp | BIT(0)));
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	/* beacon setting
1586*4882a593Smuzhiyun 	 * 14,15. set beacon head page (reg 0x209 and 0x424) */
1587*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TDECTRL + 1, (u8)boundary);
1588*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, (u8)boundary);
1589*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, (u8)boundary);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	/* 16.	WMAC_LBK_BF_HD 0x45D[7:0]
1592*4882a593Smuzhiyun 	 * WMAC_LBK_BF_HD */
1593*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD,
1594*4882a593Smuzhiyun 		       (u8)boundary);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_TRXFF_BNDY, boundary);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	/* init LLT
1599*4882a593Smuzhiyun 	 * 17. init LLT */
1600*4882a593Smuzhiyun 	if (!_rtl8821ae_init_llt_table(hw, boundary)) {
1601*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_WARNING,
1602*4882a593Smuzhiyun 			"Failed to init LLT table!\n");
1603*4882a593Smuzhiyun 		return false;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/* reallocate RQPN
1607*4882a593Smuzhiyun 	 * 18. reallocate RQPN and init LLT */
1608*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_RQPN_NPQ, npq_rqpn_value);
1609*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RQPN, rqpn_val);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	/* release Tx pause
1612*4882a593Smuzhiyun 	 * 19. 0x522=0x00 */
1613*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	/* enable PCIE DMA
1616*4882a593Smuzhiyun 	 * 20. 0x301[7:0] = 0x00
1617*4882a593Smuzhiyun 	 * 21. 0x284[18] = 0 */
1618*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
1619*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1620*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp&~BIT(2)));
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "End.\n");
1623*4882a593Smuzhiyun 	return ret;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun 
_rtl8821ae_simple_initialize_adapter(struct ieee80211_hw * hw)1626*4882a593Smuzhiyun static void _rtl8821ae_simple_initialize_adapter(struct ieee80211_hw *hw)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1629*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1630*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
1633*4882a593Smuzhiyun 	/* Re-download normal Fw. */
1634*4882a593Smuzhiyun 	rtl8821ae_set_fw_related_for_wowlan(hw, false);
1635*4882a593Smuzhiyun #endif
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	/* Re-Initialize LLT table. */
1638*4882a593Smuzhiyun 	if (rtlhal->re_init_llt_table) {
1639*4882a593Smuzhiyun 		u32 rqpn = 0x80e70808;
1640*4882a593Smuzhiyun 		u8 rqpn_npq = 0, boundary = 0xF8;
1641*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
1642*4882a593Smuzhiyun 			rqpn = 0x80e90808;
1643*4882a593Smuzhiyun 			boundary = 0xFA;
1644*4882a593Smuzhiyun 		}
1645*4882a593Smuzhiyun 		if (_rtl8821ae_dynamic_rqpn(hw, boundary, rqpn_npq, rqpn))
1646*4882a593Smuzhiyun 			rtlhal->re_init_llt_table = false;
1647*4882a593Smuzhiyun 	}
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	ppsc->rfpwr_state = ERFON;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun 
_rtl8821ae_enable_l1off(struct ieee80211_hw * hw)1652*4882a593Smuzhiyun static void _rtl8821ae_enable_l1off(struct ieee80211_hw *hw)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun 	u8 tmp  = 0;
1655*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	tmp = _rtl8821ae_dbi_read(rtlpriv, 0x160);
1660*4882a593Smuzhiyun 	if (!(tmp & (BIT(2) | BIT(3)))) {
1661*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER | COMP_INIT, DBG_LOUD,
1662*4882a593Smuzhiyun 			"0x160(%#x)return!!\n", tmp);
1663*4882a593Smuzhiyun 		return;
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	tmp = _rtl8821ae_mdio_read(rtlpriv, 0x1b);
1667*4882a593Smuzhiyun 	_rtl8821ae_mdio_write(rtlpriv, 0x1b, (tmp | BIT(4)));
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	tmp = _rtl8821ae_dbi_read(rtlpriv, 0x718);
1670*4882a593Smuzhiyun 	_rtl8821ae_dbi_write(rtlpriv, 0x718, tmp | BIT(5));
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun 
_rtl8821ae_enable_ltr(struct ieee80211_hw * hw)1675*4882a593Smuzhiyun static void _rtl8821ae_enable_ltr(struct ieee80211_hw *hw)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun 	u8 tmp  = 0;
1678*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "--->\n");
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/* Check 0x98[10] */
1683*4882a593Smuzhiyun 	tmp = _rtl8821ae_dbi_read(rtlpriv, 0x99);
1684*4882a593Smuzhiyun 	if (!(tmp & BIT(2))) {
1685*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1686*4882a593Smuzhiyun 			"<---0x99(%#x) return!!\n", tmp);
1687*4882a593Smuzhiyun 		return;
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/* LTR idle latency, 0x90 for 144us */
1691*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x798, 0x88908890);
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* LTR active latency, 0x3c for 60us */
1694*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x79c, 0x883c883c);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, 0x7a4);
1697*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(4)));
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, 0x7a4);
1700*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x7a4, (tmp & (~BIT(0))));
1701*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x7a4, (tmp | BIT(0)));
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "<---\n");
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun 
_rtl8821ae_wowlan_initialize_adapter(struct ieee80211_hw * hw)1706*4882a593Smuzhiyun static bool _rtl8821ae_wowlan_initialize_adapter(struct ieee80211_hw *hw)
1707*4882a593Smuzhiyun {
1708*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1709*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1710*4882a593Smuzhiyun 	bool init_finished = true;
1711*4882a593Smuzhiyun 	u8 tmp = 0;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	/* Get Fw wake up reason. */
1714*4882a593Smuzhiyun 	_rtl8821ae_get_wakeup_reason(hw);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	/* Patch Pcie Rx DMA hang after S3/S4 several times.
1717*4882a593Smuzhiyun 	 * The root cause has not be found. */
1718*4882a593Smuzhiyun 	if (_rtl8821ae_check_pcie_dma_hang(hw))
1719*4882a593Smuzhiyun 		_rtl8821ae_reset_pcie_interface_dma(hw, true, false);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	/* Prepare Tx/Rx Desc Hw address. */
1722*4882a593Smuzhiyun 	_rtl8821ae_init_trx_desc_hw_address(hw);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	/* Release Pcie Interface Rx DMA to allow wake packet DMA. */
1725*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
1726*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Enable PCIE Rx DMA.\n");
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	/* Check wake up event.
1729*4882a593Smuzhiyun 	 * We should check wake packet bit before disable wowlan by H2C or
1730*4882a593Smuzhiyun 	 * Fw will clear the bit. */
1731*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, REG_FTISR + 3);
1732*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
1733*4882a593Smuzhiyun 		"Read REG_FTISR 0x13f = %#X\n", tmp);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	/* Set the WoWLAN related function control disable. */
1736*4882a593Smuzhiyun 	rtl8821ae_set_fw_wowlan_mode(hw, false);
1737*4882a593Smuzhiyun 	rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 0);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	if (rtlhal->hw_rof_enable) {
1740*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
1741*4882a593Smuzhiyun 		if (tmp & BIT(1)) {
1742*4882a593Smuzhiyun 			/* Clear GPIO9 ISR */
1743*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
1744*4882a593Smuzhiyun 			init_finished = false;
1745*4882a593Smuzhiyun 		} else {
1746*4882a593Smuzhiyun 			init_finished = true;
1747*4882a593Smuzhiyun 		}
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	if (init_finished) {
1751*4882a593Smuzhiyun 		_rtl8821ae_simple_initialize_adapter(hw);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 		/* Release Pcie Interface Tx DMA. */
1754*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x00);
1755*4882a593Smuzhiyun 		/* Release Pcie RX DMA */
1756*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, 0x02);
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
1759*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & (~BIT(0))));
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 		_rtl8821ae_enable_l1off(hw);
1762*4882a593Smuzhiyun 		_rtl8821ae_enable_ltr(hw);
1763*4882a593Smuzhiyun 	}
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	return init_finished;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun 
_rtl8812ae_bb8812_config_1t(struct ieee80211_hw * hw)1768*4882a593Smuzhiyun static void _rtl8812ae_bb8812_config_1t(struct ieee80211_hw *hw)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	/* BB OFDM RX Path_A */
1771*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x808, 0xff, 0x11);
1772*4882a593Smuzhiyun 	/* BB OFDM TX Path_A */
1773*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x80c, MASKLWORD, 0x1111);
1774*4882a593Smuzhiyun 	/* BB CCK R/Rx Path_A */
1775*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xa04, 0x0c000000, 0x0);
1776*4882a593Smuzhiyun 	/* MCS support */
1777*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x8bc, 0xc0000060, 0x4);
1778*4882a593Smuzhiyun 	/* RF Path_B HSSI OFF */
1779*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe00, 0xf, 0x4);
1780*4882a593Smuzhiyun 	/* RF Path_B Power Down */
1781*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe90, MASKDWORD, 0);
1782*4882a593Smuzhiyun 	/* ADDA Path_B OFF */
1783*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0);
1784*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe64, MASKDWORD, 0);
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun 
_rtl8821ae_poweroff_adapter(struct ieee80211_hw * hw)1787*4882a593Smuzhiyun static void _rtl8821ae_poweroff_adapter(struct ieee80211_hw *hw)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1790*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1791*4882a593Smuzhiyun 	u8 u1b_tmp;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	rtlhal->mac_func_enable = false;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1796*4882a593Smuzhiyun 		/* Combo (PCIe + USB) Card and PCIe-MF Card */
1797*4882a593Smuzhiyun 		/* 1. Run LPS WL RFOFF flow */
1798*4882a593Smuzhiyun 		/* rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1799*4882a593Smuzhiyun 		"=====>CardDisableRTL8812E,RTL8821A_NIC_LPS_ENTER_FLOW\n");
1800*4882a593Smuzhiyun 		*/
1801*4882a593Smuzhiyun 		rtl_hal_pwrseqcmdparsing(rtlpriv,
1802*4882a593Smuzhiyun 			PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1803*4882a593Smuzhiyun 			PWR_INTF_PCI_MSK, RTL8821A_NIC_LPS_ENTER_FLOW);
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 	/* 2. 0x1F[7:0] = 0 */
1806*4882a593Smuzhiyun 	/* turn off RF */
1807*4882a593Smuzhiyun 	/* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
1808*4882a593Smuzhiyun 	if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
1809*4882a593Smuzhiyun 		rtlhal->fw_ready) {
1810*4882a593Smuzhiyun 		rtl8821ae_firmware_selfreset(hw);
1811*4882a593Smuzhiyun 	}
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	/* Reset MCU. Suggested by Filen. */
1814*4882a593Smuzhiyun 	u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1815*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	/* g.	MCUFWDL 0x80[1:0]=0	 */
1818*4882a593Smuzhiyun 	/* reset MCU ready status */
1819*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
1822*4882a593Smuzhiyun 		/* HW card disable configuration. */
1823*4882a593Smuzhiyun 		rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1824*4882a593Smuzhiyun 			PWR_INTF_PCI_MSK, RTL8821A_NIC_DISABLE_FLOW);
1825*4882a593Smuzhiyun 	} else {
1826*4882a593Smuzhiyun 		/* HW card disable configuration. */
1827*4882a593Smuzhiyun 		rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1828*4882a593Smuzhiyun 			PWR_INTF_PCI_MSK, RTL8812_NIC_DISABLE_FLOW);
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/* Reset MCU IO Wrapper */
1832*4882a593Smuzhiyun 	u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1833*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
1834*4882a593Smuzhiyun 	u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1835*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	/* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1838*4882a593Smuzhiyun 	/* lock ISO/CLK/Power control register */
1839*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
rtl8821ae_hw_init(struct ieee80211_hw * hw)1842*4882a593Smuzhiyun int rtl8821ae_hw_init(struct ieee80211_hw *hw)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1845*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1846*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1847*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1848*4882a593Smuzhiyun 	bool rtstatus = true;
1849*4882a593Smuzhiyun 	int err;
1850*4882a593Smuzhiyun 	u8 tmp_u1b;
1851*4882a593Smuzhiyun 	bool support_remote_wakeup;
1852*4882a593Smuzhiyun 	u32 nav_upper = WIFI_NAV_UPPER_US;
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	rtlhal->being_init_adapter = true;
1855*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
1856*4882a593Smuzhiyun 				      (u8 *)(&support_remote_wakeup));
1857*4882a593Smuzhiyun 	rtlpriv->intf_ops->disable_aspm(hw);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	/*YP wowlan not considered*/
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
1862*4882a593Smuzhiyun 	if (tmp_u1b != 0 && tmp_u1b != 0xEA) {
1863*4882a593Smuzhiyun 		rtlhal->mac_func_enable = true;
1864*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1865*4882a593Smuzhiyun 			"MAC has already power on.\n");
1866*4882a593Smuzhiyun 	} else {
1867*4882a593Smuzhiyun 		rtlhal->mac_func_enable = false;
1868*4882a593Smuzhiyun 		rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	if (support_remote_wakeup &&
1872*4882a593Smuzhiyun 		rtlhal->wake_from_pnp_sleep &&
1873*4882a593Smuzhiyun 		rtlhal->mac_func_enable) {
1874*4882a593Smuzhiyun 		if (_rtl8821ae_wowlan_initialize_adapter(hw)) {
1875*4882a593Smuzhiyun 			rtlhal->being_init_adapter = false;
1876*4882a593Smuzhiyun 			return 0;
1877*4882a593Smuzhiyun 		}
1878*4882a593Smuzhiyun 	}
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	if (_rtl8821ae_check_pcie_dma_hang(hw)) {
1881*4882a593Smuzhiyun 		_rtl8821ae_reset_pcie_interface_dma(hw,
1882*4882a593Smuzhiyun 						    rtlhal->mac_func_enable,
1883*4882a593Smuzhiyun 						    false);
1884*4882a593Smuzhiyun 		rtlhal->mac_func_enable = false;
1885*4882a593Smuzhiyun 	}
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	/* Reset MAC/BB/RF status if it is not powered off
1888*4882a593Smuzhiyun 	 * before calling initialize Hw flow to prevent
1889*4882a593Smuzhiyun 	 * from interface and MAC status mismatch.
1890*4882a593Smuzhiyun 	 * 2013.06.21, by tynli. Suggested by SD1 JackieLau. */
1891*4882a593Smuzhiyun 	if (rtlhal->mac_func_enable) {
1892*4882a593Smuzhiyun 		_rtl8821ae_poweroff_adapter(hw);
1893*4882a593Smuzhiyun 		rtlhal->mac_func_enable = false;
1894*4882a593Smuzhiyun 	}
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	rtstatus = _rtl8821ae_init_mac(hw);
1897*4882a593Smuzhiyun 	if (!rtstatus) {
1898*4882a593Smuzhiyun 		pr_err("Init MAC failed\n");
1899*4882a593Smuzhiyun 		err = 1;
1900*4882a593Smuzhiyun 		return err;
1901*4882a593Smuzhiyun 	}
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
1904*4882a593Smuzhiyun 	tmp_u1b &= 0x7F;
1905*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	err = rtl8821ae_download_fw(hw, false);
1908*4882a593Smuzhiyun 	if (err) {
1909*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1910*4882a593Smuzhiyun 			"Failed to download FW. Init HW without FW now\n");
1911*4882a593Smuzhiyun 		err = 1;
1912*4882a593Smuzhiyun 		rtlhal->fw_ready = false;
1913*4882a593Smuzhiyun 		return err;
1914*4882a593Smuzhiyun 	} else {
1915*4882a593Smuzhiyun 		rtlhal->fw_ready = true;
1916*4882a593Smuzhiyun 	}
1917*4882a593Smuzhiyun 	ppsc->fw_current_inpsmode = false;
1918*4882a593Smuzhiyun 	rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_8821AE;
1919*4882a593Smuzhiyun 	rtlhal->fw_clk_change_in_progress = false;
1920*4882a593Smuzhiyun 	rtlhal->allow_sw_to_change_hwclc = false;
1921*4882a593Smuzhiyun 	rtlhal->last_hmeboxnum = 0;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	/*SIC_Init(Adapter);
1924*4882a593Smuzhiyun 	if(rtlhal->AMPDUBurstMode)
1925*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv,REG_AMPDU_BURST_MODE_8812,  0x7F);*/
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	rtl8821ae_phy_mac_config(hw);
1928*4882a593Smuzhiyun 	/* because last function modify RCR, so we update
1929*4882a593Smuzhiyun 	 * rcr var here, or TP will unstable for receive_config
1930*4882a593Smuzhiyun 	 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
1931*4882a593Smuzhiyun 	 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
1932*4882a593Smuzhiyun 	rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
1933*4882a593Smuzhiyun 	rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
1934*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);*/
1935*4882a593Smuzhiyun 	rtl8821ae_phy_bb_config(hw);
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	rtl8821ae_phy_rf_config(hw);
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	if (rtlpriv->phy.rf_type == RF_1T1R &&
1940*4882a593Smuzhiyun 		rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
1941*4882a593Smuzhiyun 		_rtl8812ae_bb8812_config_1t(hw);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	_rtl8821ae_hw_configure(hw);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	/*set wireless mode*/
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	rtlhal->mac_func_enable = true;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	rtl_cam_reset_all_entry(hw);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	rtl8821ae_enable_hw_security_config(hw);
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	ppsc->rfpwr_state = ERFON;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1958*4882a593Smuzhiyun 	_rtl8821ae_enable_aspm_back_door(hw);
1959*4882a593Smuzhiyun 	rtlpriv->intf_ops->enable_aspm(hw);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
1962*4882a593Smuzhiyun 	    (rtlhal->rfe_type == 1 || rtlhal->rfe_type == 5))
1963*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x900, 0x00000303, 0x0302);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	rtl8821ae_bt_hw_init(hw);
1966*4882a593Smuzhiyun 	rtlpriv->rtlhal.being_init_adapter = false;
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_NAV_UPPER, (u8 *)&nav_upper);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	/* rtl8821ae_dm_check_txpower_tracking(hw); */
1971*4882a593Smuzhiyun 	/* rtl8821ae_phy_lc_calibrate(hw); */
1972*4882a593Smuzhiyun 	if (support_remote_wakeup)
1973*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_WOW_CTRL, 0);
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	/* Release Rx DMA*/
1976*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1977*4882a593Smuzhiyun 	if (tmp_u1b & BIT(2)) {
1978*4882a593Smuzhiyun 		/* Release Rx DMA if needed*/
1979*4882a593Smuzhiyun 		tmp_u1b &= ~BIT(2);
1980*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
1981*4882a593Smuzhiyun 	}
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	/* Release Tx/Rx PCIE DMA if*/
1984*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	rtl8821ae_dm_init(hw);
1987*4882a593Smuzhiyun 	rtl8821ae_macid_initialize_mediastatus(hw);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "%s() <====\n", __func__);
1990*4882a593Smuzhiyun 	return err;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
_rtl8821ae_read_chip_version(struct ieee80211_hw * hw)1993*4882a593Smuzhiyun static enum version_8821ae _rtl8821ae_read_chip_version(struct ieee80211_hw *hw)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1996*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1997*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1998*4882a593Smuzhiyun 	enum version_8821ae version = VERSION_UNKNOWN;
1999*4882a593Smuzhiyun 	u32 value32;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
2002*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2003*4882a593Smuzhiyun 		"ReadChipVersion8812A 0xF0 = 0x%x\n", value32);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
2006*4882a593Smuzhiyun 		rtlphy->rf_type = RF_2T2R;
2007*4882a593Smuzhiyun 	else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE)
2008*4882a593Smuzhiyun 		rtlphy->rf_type = RF_1T1R;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2011*4882a593Smuzhiyun 		"RF_Type is %x!!\n", rtlphy->rf_type);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	if (value32 & TRP_VAUX_EN) {
2014*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
2015*4882a593Smuzhiyun 			if (rtlphy->rf_type == RF_2T2R)
2016*4882a593Smuzhiyun 				version = VERSION_TEST_CHIP_2T2R_8812;
2017*4882a593Smuzhiyun 			else
2018*4882a593Smuzhiyun 				version = VERSION_TEST_CHIP_1T1R_8812;
2019*4882a593Smuzhiyun 		} else
2020*4882a593Smuzhiyun 			version = VERSION_TEST_CHIP_8821;
2021*4882a593Smuzhiyun 	} else {
2022*4882a593Smuzhiyun 		if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
2023*4882a593Smuzhiyun 			u32 rtl_id = ((value32 & CHIP_VER_RTL_MASK) >> 12) + 1;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 			if (rtlphy->rf_type == RF_2T2R)
2026*4882a593Smuzhiyun 				version =
2027*4882a593Smuzhiyun 					(enum version_8821ae)(CHIP_8812
2028*4882a593Smuzhiyun 					| NORMAL_CHIP |
2029*4882a593Smuzhiyun 					RF_TYPE_2T2R);
2030*4882a593Smuzhiyun 			else
2031*4882a593Smuzhiyun 				version = (enum version_8821ae)(CHIP_8812
2032*4882a593Smuzhiyun 					| NORMAL_CHIP);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 			version = (enum version_8821ae)(version | (rtl_id << 12));
2035*4882a593Smuzhiyun 		} else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
2036*4882a593Smuzhiyun 			u32 rtl_id = value32 & CHIP_VER_RTL_MASK;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 			version = (enum version_8821ae)(CHIP_8821
2039*4882a593Smuzhiyun 				| NORMAL_CHIP | rtl_id);
2040*4882a593Smuzhiyun 		}
2041*4882a593Smuzhiyun 	}
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
2044*4882a593Smuzhiyun 		/*WL_HWROF_EN.*/
2045*4882a593Smuzhiyun 		value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2046*4882a593Smuzhiyun 		rtlhal->hw_rof_enable = ((value32 & WL_HWROF_EN) ? 1 : 0);
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	switch (version) {
2050*4882a593Smuzhiyun 	case VERSION_TEST_CHIP_1T1R_8812:
2051*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2052*4882a593Smuzhiyun 			"Chip Version ID: VERSION_TEST_CHIP_1T1R_8812\n");
2053*4882a593Smuzhiyun 		break;
2054*4882a593Smuzhiyun 	case VERSION_TEST_CHIP_2T2R_8812:
2055*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2056*4882a593Smuzhiyun 			"Chip Version ID: VERSION_TEST_CHIP_2T2R_8812\n");
2057*4882a593Smuzhiyun 		break;
2058*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_1T1R_8812:
2059*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2060*4882a593Smuzhiyun 			"Chip Version ID:VERSION_NORMAL_TSMC_CHIP_1T1R_8812\n");
2061*4882a593Smuzhiyun 		break;
2062*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_2T2R_8812:
2063*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2064*4882a593Smuzhiyun 			"Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812\n");
2065*4882a593Smuzhiyun 		break;
2066*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_1T1R_8812_C_CUT:
2067*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2068*4882a593Smuzhiyun 			"Chip Version ID: VERSION_NORMAL_TSMC_CHIP_1T1R_8812 C CUT\n");
2069*4882a593Smuzhiyun 		break;
2070*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_2T2R_8812_C_CUT:
2071*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2072*4882a593Smuzhiyun 			"Chip Version ID: VERSION_NORMAL_TSMC_CHIP_2T2R_8812 C CUT\n");
2073*4882a593Smuzhiyun 		break;
2074*4882a593Smuzhiyun 	case VERSION_TEST_CHIP_8821:
2075*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2076*4882a593Smuzhiyun 			"Chip Version ID: VERSION_TEST_CHIP_8821\n");
2077*4882a593Smuzhiyun 		break;
2078*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_8821:
2079*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2080*4882a593Smuzhiyun 			"Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 A CUT\n");
2081*4882a593Smuzhiyun 		break;
2082*4882a593Smuzhiyun 	case VERSION_NORMAL_TSMC_CHIP_8821_B_CUT:
2083*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2084*4882a593Smuzhiyun 			"Chip Version ID: VERSION_NORMAL_TSMC_CHIP_8821 B CUT\n");
2085*4882a593Smuzhiyun 		break;
2086*4882a593Smuzhiyun 	default:
2087*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2088*4882a593Smuzhiyun 			"Chip Version ID: Unknown (0x%X)\n", version);
2089*4882a593Smuzhiyun 		break;
2090*4882a593Smuzhiyun 	}
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	return version;
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun 
_rtl8821ae_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)2095*4882a593Smuzhiyun static int _rtl8821ae_set_media_status(struct ieee80211_hw *hw,
2096*4882a593Smuzhiyun 				     enum nl80211_iftype type)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2099*4882a593Smuzhiyun 	u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
2100*4882a593Smuzhiyun 	enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
2101*4882a593Smuzhiyun 	bt_msr &= 0xfc;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
2104*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_BEACON, DBG_LOUD,
2105*4882a593Smuzhiyun 		"clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	if (type == NL80211_IFTYPE_UNSPECIFIED ||
2108*4882a593Smuzhiyun 	    type == NL80211_IFTYPE_STATION) {
2109*4882a593Smuzhiyun 		_rtl8821ae_stop_tx_beacon(hw);
2110*4882a593Smuzhiyun 		_rtl8821ae_enable_bcn_sub_func(hw);
2111*4882a593Smuzhiyun 	} else if (type == NL80211_IFTYPE_ADHOC ||
2112*4882a593Smuzhiyun 		type == NL80211_IFTYPE_AP) {
2113*4882a593Smuzhiyun 		_rtl8821ae_resume_tx_beacon(hw);
2114*4882a593Smuzhiyun 		_rtl8821ae_disable_bcn_sub_func(hw);
2115*4882a593Smuzhiyun 	} else {
2116*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
2117*4882a593Smuzhiyun 			"Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
2118*4882a593Smuzhiyun 			type);
2119*4882a593Smuzhiyun 	}
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	switch (type) {
2122*4882a593Smuzhiyun 	case NL80211_IFTYPE_UNSPECIFIED:
2123*4882a593Smuzhiyun 		bt_msr |= MSR_NOLINK;
2124*4882a593Smuzhiyun 		ledaction = LED_CTL_LINK;
2125*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
2126*4882a593Smuzhiyun 			"Set Network type to NO LINK!\n");
2127*4882a593Smuzhiyun 		break;
2128*4882a593Smuzhiyun 	case NL80211_IFTYPE_ADHOC:
2129*4882a593Smuzhiyun 		bt_msr |= MSR_ADHOC;
2130*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
2131*4882a593Smuzhiyun 			"Set Network type to Ad Hoc!\n");
2132*4882a593Smuzhiyun 		break;
2133*4882a593Smuzhiyun 	case NL80211_IFTYPE_STATION:
2134*4882a593Smuzhiyun 		bt_msr |= MSR_INFRA;
2135*4882a593Smuzhiyun 		ledaction = LED_CTL_LINK;
2136*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
2137*4882a593Smuzhiyun 			"Set Network type to STA!\n");
2138*4882a593Smuzhiyun 		break;
2139*4882a593Smuzhiyun 	case NL80211_IFTYPE_AP:
2140*4882a593Smuzhiyun 		bt_msr |= MSR_AP;
2141*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
2142*4882a593Smuzhiyun 			"Set Network type to AP!\n");
2143*4882a593Smuzhiyun 		break;
2144*4882a593Smuzhiyun 	default:
2145*4882a593Smuzhiyun 		pr_err("Network type %d not support!\n", type);
2146*4882a593Smuzhiyun 		return 1;
2147*4882a593Smuzhiyun 	}
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MSR, bt_msr);
2150*4882a593Smuzhiyun 	rtlpriv->cfg->ops->led_control(hw, ledaction);
2151*4882a593Smuzhiyun 	if ((bt_msr & MSR_MASK) == MSR_AP)
2152*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
2153*4882a593Smuzhiyun 	else
2154*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	return 0;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun 
rtl8821ae_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)2159*4882a593Smuzhiyun void rtl8821ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
2160*4882a593Smuzhiyun {
2161*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2162*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2163*4882a593Smuzhiyun 	u32 reg_rcr = rtlpci->receive_config;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	if (rtlpriv->psc.rfpwr_state != ERFON)
2166*4882a593Smuzhiyun 		return;
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	if (check_bssid) {
2169*4882a593Smuzhiyun 		reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
2170*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
2171*4882a593Smuzhiyun 					      (u8 *)(&reg_rcr));
2172*4882a593Smuzhiyun 		_rtl8821ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
2173*4882a593Smuzhiyun 	} else if (!check_bssid) {
2174*4882a593Smuzhiyun 		reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
2175*4882a593Smuzhiyun 		_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
2176*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
2177*4882a593Smuzhiyun 			HW_VAR_RCR, (u8 *)(&reg_rcr));
2178*4882a593Smuzhiyun 	}
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun 
rtl8821ae_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)2181*4882a593Smuzhiyun int rtl8821ae_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
2182*4882a593Smuzhiyun {
2183*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "%s!\n", __func__);
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	if (_rtl8821ae_set_media_status(hw, type))
2188*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
2191*4882a593Smuzhiyun 		if (type != NL80211_IFTYPE_AP)
2192*4882a593Smuzhiyun 			rtl8821ae_set_check_bssid(hw, true);
2193*4882a593Smuzhiyun 	} else {
2194*4882a593Smuzhiyun 		rtl8821ae_set_check_bssid(hw, false);
2195*4882a593Smuzhiyun 	}
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	return 0;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
rtl8821ae_set_qos(struct ieee80211_hw * hw,int aci)2201*4882a593Smuzhiyun void rtl8821ae_set_qos(struct ieee80211_hw *hw, int aci)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2204*4882a593Smuzhiyun 	rtl8821ae_dm_init_edca_turbo(hw);
2205*4882a593Smuzhiyun 	switch (aci) {
2206*4882a593Smuzhiyun 	case AC1_BK:
2207*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
2208*4882a593Smuzhiyun 		break;
2209*4882a593Smuzhiyun 	case AC0_BE:
2210*4882a593Smuzhiyun 		/* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
2211*4882a593Smuzhiyun 		break;
2212*4882a593Smuzhiyun 	case AC2_VI:
2213*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
2214*4882a593Smuzhiyun 		break;
2215*4882a593Smuzhiyun 	case AC3_VO:
2216*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
2217*4882a593Smuzhiyun 		break;
2218*4882a593Smuzhiyun 	default:
2219*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8821ae: invalid aci: %d !\n", aci);
2220*4882a593Smuzhiyun 		break;
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun 
rtl8821ae_clear_interrupt(struct ieee80211_hw * hw)2224*4882a593Smuzhiyun static void rtl8821ae_clear_interrupt(struct ieee80211_hw *hw)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2227*4882a593Smuzhiyun 	u32 tmp = rtl_read_dword(rtlpriv, REG_HISR);
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HISR, tmp);
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	tmp = rtl_read_dword(rtlpriv, REG_HISRE);
2232*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HISRE, tmp);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	tmp = rtl_read_dword(rtlpriv, REG_HSISR);
2235*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HSISR, tmp);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun 
rtl8821ae_enable_interrupt(struct ieee80211_hw * hw)2238*4882a593Smuzhiyun void rtl8821ae_enable_interrupt(struct ieee80211_hw *hw)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2241*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	if (rtlpci->int_clear)
2244*4882a593Smuzhiyun 		rtl8821ae_clear_interrupt(hw);/*clear it here first*/
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
2247*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
2248*4882a593Smuzhiyun 	rtlpci->irq_enabled = true;
2249*4882a593Smuzhiyun 	/* there are some C2H CMDs have been sent before
2250*4882a593Smuzhiyun 	system interrupt is enabled, e.g., C2H, CPWM.
2251*4882a593Smuzhiyun 	*So we need to clear all C2H events that FW has
2252*4882a593Smuzhiyun 	notified, otherwise FW won't schedule any commands anymore.
2253*4882a593Smuzhiyun 	*/
2254*4882a593Smuzhiyun 	/* rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0); */
2255*4882a593Smuzhiyun 	/*enable system interrupt*/
2256*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun 
rtl8821ae_disable_interrupt(struct ieee80211_hw * hw)2259*4882a593Smuzhiyun void rtl8821ae_disable_interrupt(struct ieee80211_hw *hw)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2262*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
2265*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
2266*4882a593Smuzhiyun 	rtlpci->irq_enabled = false;
2267*4882a593Smuzhiyun 	/*synchronize_irq(rtlpci->pdev->irq);*/
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun 
_rtl8821ae_clear_pci_pme_status(struct ieee80211_hw * hw)2270*4882a593Smuzhiyun static void _rtl8821ae_clear_pci_pme_status(struct ieee80211_hw *hw)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2273*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2274*4882a593Smuzhiyun 	u16 cap_hdr;
2275*4882a593Smuzhiyun 	u8 cap_pointer;
2276*4882a593Smuzhiyun 	u8 cap_id = 0xff;
2277*4882a593Smuzhiyun 	u8 pmcs_reg;
2278*4882a593Smuzhiyun 	u8 cnt = 0;
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	/* Get the Capability pointer first,
2281*4882a593Smuzhiyun 	 * the Capability Pointer is located at
2282*4882a593Smuzhiyun 	 * offset 0x34 from the Function Header */
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	pci_read_config_byte(rtlpci->pdev, 0x34, &cap_pointer);
2285*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2286*4882a593Smuzhiyun 		"PCI configuration 0x34 = 0x%2x\n", cap_pointer);
2287*4882a593Smuzhiyun 
2288*4882a593Smuzhiyun 	do {
2289*4882a593Smuzhiyun 		pci_read_config_word(rtlpci->pdev, cap_pointer, &cap_hdr);
2290*4882a593Smuzhiyun 		cap_id = cap_hdr & 0xFF;
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2293*4882a593Smuzhiyun 			"in pci configuration, cap_pointer%x = %x\n",
2294*4882a593Smuzhiyun 			cap_pointer, cap_id);
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 		if (cap_id == 0x01) {
2297*4882a593Smuzhiyun 			break;
2298*4882a593Smuzhiyun 		} else {
2299*4882a593Smuzhiyun 			/* point to next Capability */
2300*4882a593Smuzhiyun 			cap_pointer = (cap_hdr >> 8) & 0xFF;
2301*4882a593Smuzhiyun 			/* 0: end of pci capability, 0xff: invalid value */
2302*4882a593Smuzhiyun 			if (cap_pointer == 0x00 || cap_pointer == 0xff) {
2303*4882a593Smuzhiyun 				cap_id = 0xff;
2304*4882a593Smuzhiyun 				break;
2305*4882a593Smuzhiyun 			}
2306*4882a593Smuzhiyun 		}
2307*4882a593Smuzhiyun 	} while (cnt++ < 200);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 	if (cap_id == 0x01) {
2310*4882a593Smuzhiyun 		/* Get the PM CSR (Control/Status Register),
2311*4882a593Smuzhiyun 		 * The PME_Status is located at PM Capatibility offset 5, bit 7
2312*4882a593Smuzhiyun 		 */
2313*4882a593Smuzhiyun 		pci_read_config_byte(rtlpci->pdev, cap_pointer + 5, &pmcs_reg);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 		if (pmcs_reg & BIT(7)) {
2316*4882a593Smuzhiyun 			/* PME event occured, clear the PM_Status by write 1 */
2317*4882a593Smuzhiyun 			pmcs_reg = pmcs_reg | BIT(7);
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 			pci_write_config_byte(rtlpci->pdev, cap_pointer + 5,
2320*4882a593Smuzhiyun 					      pmcs_reg);
2321*4882a593Smuzhiyun 			/* Read it back to check */
2322*4882a593Smuzhiyun 			pci_read_config_byte(rtlpci->pdev, cap_pointer + 5,
2323*4882a593Smuzhiyun 					     &pmcs_reg);
2324*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2325*4882a593Smuzhiyun 				"Clear PME status 0x%2x to 0x%2x\n",
2326*4882a593Smuzhiyun 				cap_pointer + 5, pmcs_reg);
2327*4882a593Smuzhiyun 		} else {
2328*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2329*4882a593Smuzhiyun 				"PME status(0x%2x) = 0x%2x\n",
2330*4882a593Smuzhiyun 				cap_pointer + 5, pmcs_reg);
2331*4882a593Smuzhiyun 		}
2332*4882a593Smuzhiyun 	} else {
2333*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_WARNING,
2334*4882a593Smuzhiyun 			"Cannot find PME Capability\n");
2335*4882a593Smuzhiyun 	}
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun 
rtl8821ae_card_disable(struct ieee80211_hw * hw)2338*4882a593Smuzhiyun void rtl8821ae_card_disable(struct ieee80211_hw *hw)
2339*4882a593Smuzhiyun {
2340*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2341*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
2342*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtlpriv);
2343*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtlpriv);
2344*4882a593Smuzhiyun 	enum nl80211_iftype opmode;
2345*4882a593Smuzhiyun 	bool support_remote_wakeup;
2346*4882a593Smuzhiyun 	u8 tmp;
2347*4882a593Smuzhiyun 	u32 count = 0;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
2350*4882a593Smuzhiyun 				      (u8 *)(&support_remote_wakeup));
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	if (!(support_remote_wakeup && mac->opmode == NL80211_IFTYPE_STATION)
2355*4882a593Smuzhiyun 	    || !rtlhal->enter_pnp_sleep) {
2356*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Normal Power off\n");
2357*4882a593Smuzhiyun 		mac->link_state = MAC80211_NOLINK;
2358*4882a593Smuzhiyun 		opmode = NL80211_IFTYPE_UNSPECIFIED;
2359*4882a593Smuzhiyun 		_rtl8821ae_set_media_status(hw, opmode);
2360*4882a593Smuzhiyun 		_rtl8821ae_poweroff_adapter(hw);
2361*4882a593Smuzhiyun 	} else {
2362*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Wowlan Supported.\n");
2363*4882a593Smuzhiyun 		/* 3 <1> Prepare for configuring wowlan related infomations */
2364*4882a593Smuzhiyun 		/* Clear Fw WoWLAN event. */
2365*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_MCUTST_WOWLAN, 0x0);
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun #if (USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN == 1)
2368*4882a593Smuzhiyun 		rtl8821ae_set_fw_related_for_wowlan(hw, true);
2369*4882a593Smuzhiyun #endif
2370*4882a593Smuzhiyun 		/* Dynamically adjust Tx packet boundary
2371*4882a593Smuzhiyun 		 * for download reserved page packet.
2372*4882a593Smuzhiyun 		 * reserve 30 pages for rsvd page */
2373*4882a593Smuzhiyun 		if (_rtl8821ae_dynamic_rqpn(hw, 0xE0, 0x3, 0x80c20d0d))
2374*4882a593Smuzhiyun 			rtlhal->re_init_llt_table = true;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 		/* 3 <2> Set Fw releted H2C cmd. */
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 		/* Set WoWLAN related security information. */
2379*4882a593Smuzhiyun 		rtl8821ae_set_fw_global_info_cmd(hw);
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 		_rtl8821ae_download_rsvd_page(hw, true);
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 		/* Just enable AOAC related functions when we connect to AP. */
2384*4882a593Smuzhiyun 		printk("mac->link_state = %d\n", mac->link_state);
2385*4882a593Smuzhiyun 		if (mac->link_state >= MAC80211_LINKED &&
2386*4882a593Smuzhiyun 		    mac->opmode == NL80211_IFTYPE_STATION) {
2387*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
2388*4882a593Smuzhiyun 			rtl8821ae_set_fw_media_status_rpt_cmd(hw,
2389*4882a593Smuzhiyun 							      RT_MEDIA_CONNECT);
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 			rtl8821ae_set_fw_wowlan_mode(hw, true);
2392*4882a593Smuzhiyun 			/* Enable Fw Keep alive mechanism. */
2393*4882a593Smuzhiyun 			rtl8821ae_set_fw_keep_alive_cmd(hw, true);
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 			/* Enable disconnect decision control. */
2396*4882a593Smuzhiyun 			rtl8821ae_set_fw_disconnect_decision_ctrl_cmd(hw, true);
2397*4882a593Smuzhiyun 		}
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 		/* 3 <3> Hw Configutations */
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 		/* Wait untill Rx DMA Finished before host sleep.
2402*4882a593Smuzhiyun 		 * FW Pause Rx DMA may happens when received packet doing dma.
2403*4882a593Smuzhiyun 		 */
2404*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, BIT(2));
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
2407*4882a593Smuzhiyun 		count = 0;
2408*4882a593Smuzhiyun 		while (!(tmp & BIT(1)) && (count++ < 100)) {
2409*4882a593Smuzhiyun 			udelay(10);
2410*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
2411*4882a593Smuzhiyun 		}
2412*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2413*4882a593Smuzhiyun 			"Wait Rx DMA Finished before host sleep. count=%d\n",
2414*4882a593Smuzhiyun 			count);
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 		/* reset trx ring */
2417*4882a593Smuzhiyun 		rtlpriv->intf_ops->reset_trx_ring(hw);
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x0);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 		_rtl8821ae_clear_pci_pme_status(hw);
2422*4882a593Smuzhiyun 		tmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
2423*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_CLKR, tmp | BIT(3));
2424*4882a593Smuzhiyun 		/* prevent 8051 to be reset by PERST */
2425*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x20);
2426*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x60);
2427*4882a593Smuzhiyun 	}
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.driver_is_goingto_unload ||
2430*4882a593Smuzhiyun 	    ppsc->rfoff_reason > RF_CHANGE_BY_PS)
2431*4882a593Smuzhiyun 		rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
2432*4882a593Smuzhiyun 	/* For wowlan+LPS+32k. */
2433*4882a593Smuzhiyun 	if (support_remote_wakeup && rtlhal->enter_pnp_sleep) {
2434*4882a593Smuzhiyun 		/* Set the WoWLAN related function control enable.
2435*4882a593Smuzhiyun 		 * It should be the last H2C cmd in the WoWLAN flow. */
2436*4882a593Smuzhiyun 		rtl8821ae_set_fw_remote_wake_ctrl_cmd(hw, 1);
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 		/* Stop Pcie Interface Tx DMA. */
2439*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
2440*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Stop PCIE Tx DMA.\n");
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 		/* Wait for TxDMA idle. */
2443*4882a593Smuzhiyun 		count = 0;
2444*4882a593Smuzhiyun 		do {
2445*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG);
2446*4882a593Smuzhiyun 			udelay(10);
2447*4882a593Smuzhiyun 			count++;
2448*4882a593Smuzhiyun 		} while ((tmp != 0) && (count < 100));
2449*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2450*4882a593Smuzhiyun 			"Wait Tx DMA Finished before host sleep. count=%d\n",
2451*4882a593Smuzhiyun 			count);
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 		if (rtlhal->hw_rof_enable) {
2454*4882a593Smuzhiyun 			printk("hw_rof_enable\n");
2455*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, REG_HSISR + 3);
2456*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_HSISR + 3, tmp | BIT(1));
2457*4882a593Smuzhiyun 		}
2458*4882a593Smuzhiyun 	}
2459*4882a593Smuzhiyun 	/* after power off we should do iqk again */
2460*4882a593Smuzhiyun 	rtlpriv->phy.iqk_initialized = false;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun 
rtl8821ae_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)2463*4882a593Smuzhiyun void rtl8821ae_interrupt_recognized(struct ieee80211_hw *hw,
2464*4882a593Smuzhiyun 				    struct rtl_int *intvec)
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2467*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
2470*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, ISR, intvec->inta);
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	intvec->intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
2473*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_HISRE, intvec->intb);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun 
rtl8821ae_set_beacon_related_registers(struct ieee80211_hw * hw)2476*4882a593Smuzhiyun void rtl8821ae_set_beacon_related_registers(struct ieee80211_hw *hw)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2479*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2480*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2481*4882a593Smuzhiyun 	u16 bcn_interval, atim_window;
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	bcn_interval = mac->beacon_interval;
2484*4882a593Smuzhiyun 	atim_window = 2;	/*FIX MERGE */
2485*4882a593Smuzhiyun 	rtl8821ae_disable_interrupt(hw);
2486*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
2487*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
2488*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
2489*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
2490*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
2491*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x606, 0x30);
2492*4882a593Smuzhiyun 	rtlpci->reg_bcn_ctrl_val |= BIT(3);
2493*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
2494*4882a593Smuzhiyun 	rtl8821ae_enable_interrupt(hw);
2495*4882a593Smuzhiyun }
2496*4882a593Smuzhiyun 
rtl8821ae_set_beacon_interval(struct ieee80211_hw * hw)2497*4882a593Smuzhiyun void rtl8821ae_set_beacon_interval(struct ieee80211_hw *hw)
2498*4882a593Smuzhiyun {
2499*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2500*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2501*4882a593Smuzhiyun 	u16 bcn_interval = mac->beacon_interval;
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
2504*4882a593Smuzhiyun 		"beacon_interval:%d\n", bcn_interval);
2505*4882a593Smuzhiyun 	rtl8821ae_disable_interrupt(hw);
2506*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
2507*4882a593Smuzhiyun 	rtl8821ae_enable_interrupt(hw);
2508*4882a593Smuzhiyun }
2509*4882a593Smuzhiyun 
rtl8821ae_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)2510*4882a593Smuzhiyun void rtl8821ae_update_interrupt_mask(struct ieee80211_hw *hw,
2511*4882a593Smuzhiyun 				   u32 add_msr, u32 rm_msr)
2512*4882a593Smuzhiyun {
2513*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2514*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
2517*4882a593Smuzhiyun 		"add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	if (add_msr)
2520*4882a593Smuzhiyun 		rtlpci->irq_mask[0] |= add_msr;
2521*4882a593Smuzhiyun 	if (rm_msr)
2522*4882a593Smuzhiyun 		rtlpci->irq_mask[0] &= (~rm_msr);
2523*4882a593Smuzhiyun 	rtl8821ae_disable_interrupt(hw);
2524*4882a593Smuzhiyun 	rtl8821ae_enable_interrupt(hw);
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun 
_rtl8821ae_get_chnl_group(u8 chnl)2527*4882a593Smuzhiyun static u8 _rtl8821ae_get_chnl_group(u8 chnl)
2528*4882a593Smuzhiyun {
2529*4882a593Smuzhiyun 	u8 group = 0;
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	if (chnl <= 14) {
2532*4882a593Smuzhiyun 		if (1 <= chnl && chnl <= 2)
2533*4882a593Smuzhiyun 			group = 0;
2534*4882a593Smuzhiyun 	else if (3 <= chnl && chnl <= 5)
2535*4882a593Smuzhiyun 			group = 1;
2536*4882a593Smuzhiyun 	else if (6 <= chnl && chnl <= 8)
2537*4882a593Smuzhiyun 			group = 2;
2538*4882a593Smuzhiyun 	else if (9 <= chnl && chnl <= 11)
2539*4882a593Smuzhiyun 			group = 3;
2540*4882a593Smuzhiyun 	else /*if (12 <= chnl && chnl <= 14)*/
2541*4882a593Smuzhiyun 			group = 4;
2542*4882a593Smuzhiyun 	} else {
2543*4882a593Smuzhiyun 		if (36 <= chnl && chnl <= 42)
2544*4882a593Smuzhiyun 			group = 0;
2545*4882a593Smuzhiyun 	else if (44 <= chnl && chnl <= 48)
2546*4882a593Smuzhiyun 			group = 1;
2547*4882a593Smuzhiyun 	else if (50 <= chnl && chnl <= 58)
2548*4882a593Smuzhiyun 			group = 2;
2549*4882a593Smuzhiyun 	else if (60 <= chnl && chnl <= 64)
2550*4882a593Smuzhiyun 			group = 3;
2551*4882a593Smuzhiyun 	else if (100 <= chnl && chnl <= 106)
2552*4882a593Smuzhiyun 			group = 4;
2553*4882a593Smuzhiyun 	else if (108 <= chnl && chnl <= 114)
2554*4882a593Smuzhiyun 			group = 5;
2555*4882a593Smuzhiyun 	else if (116 <= chnl && chnl <= 122)
2556*4882a593Smuzhiyun 			group = 6;
2557*4882a593Smuzhiyun 	else if (124 <= chnl && chnl <= 130)
2558*4882a593Smuzhiyun 			group = 7;
2559*4882a593Smuzhiyun 	else if (132 <= chnl && chnl <= 138)
2560*4882a593Smuzhiyun 			group = 8;
2561*4882a593Smuzhiyun 	else if (140 <= chnl && chnl <= 144)
2562*4882a593Smuzhiyun 			group = 9;
2563*4882a593Smuzhiyun 	else if (149 <= chnl && chnl <= 155)
2564*4882a593Smuzhiyun 			group = 10;
2565*4882a593Smuzhiyun 	else if (157 <= chnl && chnl <= 161)
2566*4882a593Smuzhiyun 			group = 11;
2567*4882a593Smuzhiyun 	else if (165 <= chnl && chnl <= 171)
2568*4882a593Smuzhiyun 			group = 12;
2569*4882a593Smuzhiyun 	else if (173 <= chnl && chnl <= 177)
2570*4882a593Smuzhiyun 			group = 13;
2571*4882a593Smuzhiyun 	else
2572*4882a593Smuzhiyun 		WARN_ONCE(true,
2573*4882a593Smuzhiyun 			  "rtl8821ae: 5G, Channel %d in Group not found\n",
2574*4882a593Smuzhiyun 			  chnl);
2575*4882a593Smuzhiyun 	}
2576*4882a593Smuzhiyun 	return group;
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun 
_rtl8821ae_read_power_value_fromprom(struct ieee80211_hw * hw,struct txpower_info_2g * pwrinfo24g,struct txpower_info_5g * pwrinfo5g,bool autoload_fail,u8 * hwinfo)2579*4882a593Smuzhiyun static void _rtl8821ae_read_power_value_fromprom(struct ieee80211_hw *hw,
2580*4882a593Smuzhiyun 	struct txpower_info_2g *pwrinfo24g,
2581*4882a593Smuzhiyun 	struct txpower_info_5g *pwrinfo5g,
2582*4882a593Smuzhiyun 	bool autoload_fail,
2583*4882a593Smuzhiyun 	u8 *hwinfo)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2586*4882a593Smuzhiyun 	u32 rfpath, eeaddr = EEPROM_TX_PWR_INX, group, txcount = 0;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2589*4882a593Smuzhiyun 		"hal_ReadPowerValueFromPROM8821ae(): hwinfo[0x%x]=0x%x\n",
2590*4882a593Smuzhiyun 		(eeaddr + 1), hwinfo[eeaddr + 1]);
2591*4882a593Smuzhiyun 	if (hwinfo[eeaddr + 1] == 0xFF)  /*YJ,add,120316*/
2592*4882a593Smuzhiyun 		autoload_fail = true;
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	if (autoload_fail) {
2595*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2596*4882a593Smuzhiyun 			"auto load fail : Use Default value!\n");
2597*4882a593Smuzhiyun 		for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
2598*4882a593Smuzhiyun 			/*2.4G default value*/
2599*4882a593Smuzhiyun 			for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
2600*4882a593Smuzhiyun 				pwrinfo24g->index_cck_base[rfpath][group] = 0x2D;
2601*4882a593Smuzhiyun 				pwrinfo24g->index_bw40_base[rfpath][group] = 0x2D;
2602*4882a593Smuzhiyun 			}
2603*4882a593Smuzhiyun 			for (txcount = 0; txcount < MAX_TX_COUNT; txcount++) {
2604*4882a593Smuzhiyun 				if (txcount == 0) {
2605*4882a593Smuzhiyun 					pwrinfo24g->bw20_diff[rfpath][0] = 0x02;
2606*4882a593Smuzhiyun 					pwrinfo24g->ofdm_diff[rfpath][0] = 0x04;
2607*4882a593Smuzhiyun 				} else {
2608*4882a593Smuzhiyun 					pwrinfo24g->bw20_diff[rfpath][txcount] = 0xFE;
2609*4882a593Smuzhiyun 					pwrinfo24g->bw40_diff[rfpath][txcount] = 0xFE;
2610*4882a593Smuzhiyun 					pwrinfo24g->cck_diff[rfpath][txcount] =	0xFE;
2611*4882a593Smuzhiyun 					pwrinfo24g->ofdm_diff[rfpath][txcount] = 0xFE;
2612*4882a593Smuzhiyun 				}
2613*4882a593Smuzhiyun 			}
2614*4882a593Smuzhiyun 			/*5G default value*/
2615*4882a593Smuzhiyun 			for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++)
2616*4882a593Smuzhiyun 				pwrinfo5g->index_bw40_base[rfpath][group] = 0x2A;
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 			for (txcount = 0; txcount < MAX_TX_COUNT; txcount++) {
2619*4882a593Smuzhiyun 				if (txcount == 0) {
2620*4882a593Smuzhiyun 					pwrinfo5g->ofdm_diff[rfpath][0] = 0x04;
2621*4882a593Smuzhiyun 					pwrinfo5g->bw20_diff[rfpath][0] = 0x00;
2622*4882a593Smuzhiyun 					pwrinfo5g->bw80_diff[rfpath][0] = 0xFE;
2623*4882a593Smuzhiyun 					pwrinfo5g->bw160_diff[rfpath][0] = 0xFE;
2624*4882a593Smuzhiyun 				} else {
2625*4882a593Smuzhiyun 					pwrinfo5g->ofdm_diff[rfpath][0] = 0xFE;
2626*4882a593Smuzhiyun 					pwrinfo5g->bw20_diff[rfpath][0] = 0xFE;
2627*4882a593Smuzhiyun 					pwrinfo5g->bw40_diff[rfpath][0] = 0xFE;
2628*4882a593Smuzhiyun 					pwrinfo5g->bw80_diff[rfpath][0] = 0xFE;
2629*4882a593Smuzhiyun 					pwrinfo5g->bw160_diff[rfpath][0] = 0xFE;
2630*4882a593Smuzhiyun 				}
2631*4882a593Smuzhiyun 			}
2632*4882a593Smuzhiyun 		}
2633*4882a593Smuzhiyun 		return;
2634*4882a593Smuzhiyun 	}
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	rtl_priv(hw)->efuse.txpwr_fromeprom = true;
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
2639*4882a593Smuzhiyun 		/*2.4G default value*/
2640*4882a593Smuzhiyun 		for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
2641*4882a593Smuzhiyun 			pwrinfo24g->index_cck_base[rfpath][group] = hwinfo[eeaddr++];
2642*4882a593Smuzhiyun 			if (pwrinfo24g->index_cck_base[rfpath][group] == 0xFF)
2643*4882a593Smuzhiyun 				pwrinfo24g->index_cck_base[rfpath][group] = 0x2D;
2644*4882a593Smuzhiyun 		}
2645*4882a593Smuzhiyun 		for (group = 0 ; group < MAX_CHNL_GROUP_24G - 1; group++) {
2646*4882a593Smuzhiyun 			pwrinfo24g->index_bw40_base[rfpath][group] = hwinfo[eeaddr++];
2647*4882a593Smuzhiyun 			if (pwrinfo24g->index_bw40_base[rfpath][group] == 0xFF)
2648*4882a593Smuzhiyun 				pwrinfo24g->index_bw40_base[rfpath][group] = 0x2D;
2649*4882a593Smuzhiyun 		}
2650*4882a593Smuzhiyun 		for (txcount = 0; txcount < MAX_TX_COUNT; txcount++) {
2651*4882a593Smuzhiyun 			if (txcount == 0) {
2652*4882a593Smuzhiyun 				pwrinfo24g->bw40_diff[rfpath][txcount] = 0;
2653*4882a593Smuzhiyun 				/*bit sign number to 8 bit sign number*/
2654*4882a593Smuzhiyun 				pwrinfo24g->bw20_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0xf0) >> 4;
2655*4882a593Smuzhiyun 				if (pwrinfo24g->bw20_diff[rfpath][txcount] & BIT(3))
2656*4882a593Smuzhiyun 					pwrinfo24g->bw20_diff[rfpath][txcount] |= 0xF0;
2657*4882a593Smuzhiyun 				/*bit sign number to 8 bit sign number*/
2658*4882a593Smuzhiyun 				pwrinfo24g->ofdm_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0x0f);
2659*4882a593Smuzhiyun 				if (pwrinfo24g->ofdm_diff[rfpath][txcount] & BIT(3))
2660*4882a593Smuzhiyun 					pwrinfo24g->ofdm_diff[rfpath][txcount] |= 0xF0;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 				pwrinfo24g->cck_diff[rfpath][txcount] = 0;
2663*4882a593Smuzhiyun 				eeaddr++;
2664*4882a593Smuzhiyun 			} else {
2665*4882a593Smuzhiyun 				pwrinfo24g->bw40_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0xf0) >> 4;
2666*4882a593Smuzhiyun 				if (pwrinfo24g->bw40_diff[rfpath][txcount] & BIT(3))
2667*4882a593Smuzhiyun 					pwrinfo24g->bw40_diff[rfpath][txcount] |= 0xF0;
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 				pwrinfo24g->bw20_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0x0f);
2670*4882a593Smuzhiyun 				if (pwrinfo24g->bw20_diff[rfpath][txcount] & BIT(3))
2671*4882a593Smuzhiyun 					pwrinfo24g->bw20_diff[rfpath][txcount] |= 0xF0;
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 				eeaddr++;
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 				pwrinfo24g->ofdm_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0xf0) >> 4;
2676*4882a593Smuzhiyun 				if (pwrinfo24g->ofdm_diff[rfpath][txcount] & BIT(3))
2677*4882a593Smuzhiyun 					pwrinfo24g->ofdm_diff[rfpath][txcount] |= 0xF0;
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 				pwrinfo24g->cck_diff[rfpath][txcount] =	(hwinfo[eeaddr] & 0x0f);
2680*4882a593Smuzhiyun 				if (pwrinfo24g->cck_diff[rfpath][txcount] & BIT(3))
2681*4882a593Smuzhiyun 					pwrinfo24g->cck_diff[rfpath][txcount] |= 0xF0;
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 				eeaddr++;
2684*4882a593Smuzhiyun 			}
2685*4882a593Smuzhiyun 		}
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 		/*5G default value*/
2688*4882a593Smuzhiyun 		for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
2689*4882a593Smuzhiyun 			pwrinfo5g->index_bw40_base[rfpath][group] = hwinfo[eeaddr++];
2690*4882a593Smuzhiyun 			if (pwrinfo5g->index_bw40_base[rfpath][group] == 0xFF)
2691*4882a593Smuzhiyun 				pwrinfo5g->index_bw40_base[rfpath][group] = 0xFE;
2692*4882a593Smuzhiyun 		}
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 		for (txcount = 0; txcount < MAX_TX_COUNT; txcount++) {
2695*4882a593Smuzhiyun 			if (txcount == 0) {
2696*4882a593Smuzhiyun 				pwrinfo5g->bw40_diff[rfpath][txcount] = 0;
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 				pwrinfo5g->bw20_diff[rfpath][0] = (hwinfo[eeaddr] & 0xf0) >> 4;
2699*4882a593Smuzhiyun 				if (pwrinfo5g->bw20_diff[rfpath][txcount] & BIT(3))
2700*4882a593Smuzhiyun 					pwrinfo5g->bw20_diff[rfpath][txcount] |= 0xF0;
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 				pwrinfo5g->ofdm_diff[rfpath][0] = (hwinfo[eeaddr] & 0x0f);
2703*4882a593Smuzhiyun 				if (pwrinfo5g->ofdm_diff[rfpath][txcount] & BIT(3))
2704*4882a593Smuzhiyun 					pwrinfo5g->ofdm_diff[rfpath][txcount] |= 0xF0;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 				eeaddr++;
2707*4882a593Smuzhiyun 			} else {
2708*4882a593Smuzhiyun 				pwrinfo5g->bw40_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0xf0) >> 4;
2709*4882a593Smuzhiyun 				if (pwrinfo5g->bw40_diff[rfpath][txcount] & BIT(3))
2710*4882a593Smuzhiyun 					pwrinfo5g->bw40_diff[rfpath][txcount] |= 0xF0;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 				pwrinfo5g->bw20_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0x0f);
2713*4882a593Smuzhiyun 				if (pwrinfo5g->bw20_diff[rfpath][txcount] & BIT(3))
2714*4882a593Smuzhiyun 					pwrinfo5g->bw20_diff[rfpath][txcount] |= 0xF0;
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 				eeaddr++;
2717*4882a593Smuzhiyun 			}
2718*4882a593Smuzhiyun 		}
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 		pwrinfo5g->ofdm_diff[rfpath][1] =	(hwinfo[eeaddr] & 0xf0) >> 4;
2721*4882a593Smuzhiyun 		pwrinfo5g->ofdm_diff[rfpath][2] =	(hwinfo[eeaddr] & 0x0f);
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 		eeaddr++;
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 		pwrinfo5g->ofdm_diff[rfpath][3] = (hwinfo[eeaddr] & 0x0f);
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 		eeaddr++;
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 		for (txcount = 1; txcount < MAX_TX_COUNT; txcount++) {
2730*4882a593Smuzhiyun 			if (pwrinfo5g->ofdm_diff[rfpath][txcount] & BIT(3))
2731*4882a593Smuzhiyun 				pwrinfo5g->ofdm_diff[rfpath][txcount] |= 0xF0;
2732*4882a593Smuzhiyun 		}
2733*4882a593Smuzhiyun 		for (txcount = 0; txcount < MAX_TX_COUNT; txcount++) {
2734*4882a593Smuzhiyun 			pwrinfo5g->bw80_diff[rfpath][txcount] =	(hwinfo[eeaddr] & 0xf0) >> 4;
2735*4882a593Smuzhiyun 			/* 4bit sign number to 8 bit sign number */
2736*4882a593Smuzhiyun 			if (pwrinfo5g->bw80_diff[rfpath][txcount] & BIT(3))
2737*4882a593Smuzhiyun 				pwrinfo5g->bw80_diff[rfpath][txcount] |= 0xF0;
2738*4882a593Smuzhiyun 			/* 4bit sign number to 8 bit sign number */
2739*4882a593Smuzhiyun 			pwrinfo5g->bw160_diff[rfpath][txcount] = (hwinfo[eeaddr] & 0x0f);
2740*4882a593Smuzhiyun 			if (pwrinfo5g->bw160_diff[rfpath][txcount] & BIT(3))
2741*4882a593Smuzhiyun 				pwrinfo5g->bw160_diff[rfpath][txcount] |= 0xF0;
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 			eeaddr++;
2744*4882a593Smuzhiyun 		}
2745*4882a593Smuzhiyun 	}
2746*4882a593Smuzhiyun }
2747*4882a593Smuzhiyun #if 0
2748*4882a593Smuzhiyun static void _rtl8812ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
2749*4882a593Smuzhiyun 						 bool autoload_fail,
2750*4882a593Smuzhiyun 						 u8 *hwinfo)
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2753*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2754*4882a593Smuzhiyun 	struct txpower_info_2g pwrinfo24g;
2755*4882a593Smuzhiyun 	struct txpower_info_5g pwrinfo5g;
2756*4882a593Smuzhiyun 	u8 rf_path, index;
2757*4882a593Smuzhiyun 	u8 i;
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	_rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
2760*4882a593Smuzhiyun 					&pwrinfo5g, autoload_fail, hwinfo);
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
2763*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
2764*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(i + 1);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 			if (i == CHANNEL_MAX_NUMBER_2G - 1) {
2767*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i] =
2768*4882a593Smuzhiyun 					pwrinfo24g.index_cck_base[rf_path][5];
2769*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
2770*4882a593Smuzhiyun 					pwrinfo24g.index_bw40_base[rf_path][index];
2771*4882a593Smuzhiyun 			} else {
2772*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i] =
2773*4882a593Smuzhiyun 					pwrinfo24g.index_cck_base[rf_path][index];
2774*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
2775*4882a593Smuzhiyun 					pwrinfo24g.index_bw40_base[rf_path][index];
2776*4882a593Smuzhiyun 			}
2777*4882a593Smuzhiyun 		}
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
2780*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(channel5g[i]);
2781*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw40base[rf_path][i] =
2782*4882a593Smuzhiyun 					pwrinfo5g.index_bw40_base[rf_path][index];
2783*4882a593Smuzhiyun 		}
2784*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
2785*4882a593Smuzhiyun 			u8 upper, lower;
2786*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
2787*4882a593Smuzhiyun 			upper = pwrinfo5g.index_bw40_base[rf_path][index];
2788*4882a593Smuzhiyun 			lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
2791*4882a593Smuzhiyun 		}
2792*4882a593Smuzhiyun 		for (i = 0; i < MAX_TX_COUNT; i++) {
2793*4882a593Smuzhiyun 			rtlefuse->txpwr_cckdiff[rf_path][i] =
2794*4882a593Smuzhiyun 				pwrinfo24g.cck_diff[rf_path][i];
2795*4882a593Smuzhiyun 			rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
2796*4882a593Smuzhiyun 				pwrinfo24g.ofdm_diff[rf_path][i];
2797*4882a593Smuzhiyun 			rtlefuse->txpwr_ht20diff[rf_path][i] =
2798*4882a593Smuzhiyun 				pwrinfo24g.bw20_diff[rf_path][i];
2799*4882a593Smuzhiyun 			rtlefuse->txpwr_ht40diff[rf_path][i] =
2800*4882a593Smuzhiyun 				pwrinfo24g.bw40_diff[rf_path][i];
2801*4882a593Smuzhiyun 
2802*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
2803*4882a593Smuzhiyun 				pwrinfo5g.ofdm_diff[rf_path][i];
2804*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
2805*4882a593Smuzhiyun 				pwrinfo5g.bw20_diff[rf_path][i];
2806*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
2807*4882a593Smuzhiyun 				pwrinfo5g.bw40_diff[rf_path][i];
2808*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
2809*4882a593Smuzhiyun 				pwrinfo5g.bw80_diff[rf_path][i];
2810*4882a593Smuzhiyun 		}
2811*4882a593Smuzhiyun 	}
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	if (!autoload_fail) {
2814*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory =
2815*4882a593Smuzhiyun 			hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;/*bit0~2*/
2816*4882a593Smuzhiyun 		if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
2817*4882a593Smuzhiyun 			rtlefuse->eeprom_regulatory = 0;
2818*4882a593Smuzhiyun 	} else {
2819*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory = 0;
2820*4882a593Smuzhiyun 	}
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
2823*4882a593Smuzhiyun 	"eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
2824*4882a593Smuzhiyun }
2825*4882a593Smuzhiyun #endif
_rtl8821ae_read_txpower_info_from_hwpg(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)2826*4882a593Smuzhiyun static void _rtl8821ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
2827*4882a593Smuzhiyun 						 bool autoload_fail,
2828*4882a593Smuzhiyun 						 u8 *hwinfo)
2829*4882a593Smuzhiyun {
2830*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2831*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2832*4882a593Smuzhiyun 	struct txpower_info_2g pwrinfo24g;
2833*4882a593Smuzhiyun 	struct txpower_info_5g pwrinfo5g;
2834*4882a593Smuzhiyun 	u8 rf_path, index;
2835*4882a593Smuzhiyun 	u8 i;
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun 	_rtl8821ae_read_power_value_fromprom(hw, &pwrinfo24g,
2838*4882a593Smuzhiyun 		&pwrinfo5g, autoload_fail, hwinfo);
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
2841*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_2G; i++) {
2842*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(i + 1);
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 			if (i == CHANNEL_MAX_NUMBER_2G - 1) {
2845*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i] =
2846*4882a593Smuzhiyun 					pwrinfo24g.index_cck_base[rf_path][5];
2847*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
2848*4882a593Smuzhiyun 					pwrinfo24g.index_bw40_base[rf_path][index];
2849*4882a593Smuzhiyun 			} else {
2850*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i] =
2851*4882a593Smuzhiyun 					pwrinfo24g.index_cck_base[rf_path][index];
2852*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
2853*4882a593Smuzhiyun 					pwrinfo24g.index_bw40_base[rf_path][index];
2854*4882a593Smuzhiyun 			}
2855*4882a593Smuzhiyun 		}
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
2858*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(channel5g[i]);
2859*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw40base[rf_path][i] =
2860*4882a593Smuzhiyun 				pwrinfo5g.index_bw40_base[rf_path][index];
2861*4882a593Smuzhiyun 		}
2862*4882a593Smuzhiyun 		for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
2863*4882a593Smuzhiyun 			u8 upper, lower;
2864*4882a593Smuzhiyun 			index = _rtl8821ae_get_chnl_group(channel5g_80m[i]);
2865*4882a593Smuzhiyun 			upper = pwrinfo5g.index_bw40_base[rf_path][index];
2866*4882a593Smuzhiyun 			lower = pwrinfo5g.index_bw40_base[rf_path][index + 1];
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw80base[rf_path][i] = (upper + lower) / 2;
2869*4882a593Smuzhiyun 		}
2870*4882a593Smuzhiyun 		for (i = 0; i < MAX_TX_COUNT; i++) {
2871*4882a593Smuzhiyun 			rtlefuse->txpwr_cckdiff[rf_path][i] =
2872*4882a593Smuzhiyun 				pwrinfo24g.cck_diff[rf_path][i];
2873*4882a593Smuzhiyun 			rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
2874*4882a593Smuzhiyun 				pwrinfo24g.ofdm_diff[rf_path][i];
2875*4882a593Smuzhiyun 			rtlefuse->txpwr_ht20diff[rf_path][i] =
2876*4882a593Smuzhiyun 				pwrinfo24g.bw20_diff[rf_path][i];
2877*4882a593Smuzhiyun 			rtlefuse->txpwr_ht40diff[rf_path][i] =
2878*4882a593Smuzhiyun 				pwrinfo24g.bw40_diff[rf_path][i];
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_ofdmdiff[rf_path][i] =
2881*4882a593Smuzhiyun 				pwrinfo5g.ofdm_diff[rf_path][i];
2882*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw20diff[rf_path][i] =
2883*4882a593Smuzhiyun 				pwrinfo5g.bw20_diff[rf_path][i];
2884*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw40diff[rf_path][i] =
2885*4882a593Smuzhiyun 				pwrinfo5g.bw40_diff[rf_path][i];
2886*4882a593Smuzhiyun 			rtlefuse->txpwr_5g_bw80diff[rf_path][i] =
2887*4882a593Smuzhiyun 				pwrinfo5g.bw80_diff[rf_path][i];
2888*4882a593Smuzhiyun 		}
2889*4882a593Smuzhiyun 	}
2890*4882a593Smuzhiyun 	/*bit0~2*/
2891*4882a593Smuzhiyun 	if (!autoload_fail) {
2892*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory = hwinfo[EEPROM_RF_BOARD_OPTION] & 0x07;
2893*4882a593Smuzhiyun 		if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xFF)
2894*4882a593Smuzhiyun 			rtlefuse->eeprom_regulatory = 0;
2895*4882a593Smuzhiyun 	} else {
2896*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory = 0;
2897*4882a593Smuzhiyun 	}
2898*4882a593Smuzhiyun 
2899*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
2900*4882a593Smuzhiyun 	"eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
2901*4882a593Smuzhiyun }
2902*4882a593Smuzhiyun 
_rtl8812ae_read_pa_type(struct ieee80211_hw * hw,u8 * hwinfo,bool autoload_fail)2903*4882a593Smuzhiyun static void _rtl8812ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
2904*4882a593Smuzhiyun 				    bool autoload_fail)
2905*4882a593Smuzhiyun {
2906*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2907*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	if (!autoload_fail) {
2910*4882a593Smuzhiyun 		rtlhal->pa_type_2g = hwinfo[0XBC];
2911*4882a593Smuzhiyun 		rtlhal->lna_type_2g = hwinfo[0XBD];
2912*4882a593Smuzhiyun 		if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
2913*4882a593Smuzhiyun 			rtlhal->pa_type_2g = 0;
2914*4882a593Smuzhiyun 			rtlhal->lna_type_2g = 0;
2915*4882a593Smuzhiyun 		}
2916*4882a593Smuzhiyun 		rtlhal->external_pa_2g = ((rtlhal->pa_type_2g & BIT(5)) &&
2917*4882a593Smuzhiyun 					  (rtlhal->pa_type_2g & BIT(4))) ?
2918*4882a593Smuzhiyun 					 1 : 0;
2919*4882a593Smuzhiyun 		rtlhal->external_lna_2g = ((rtlhal->lna_type_2g & BIT(7)) &&
2920*4882a593Smuzhiyun 					   (rtlhal->lna_type_2g & BIT(3))) ?
2921*4882a593Smuzhiyun 					  1 : 0;
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 		rtlhal->pa_type_5g = hwinfo[0XBC];
2924*4882a593Smuzhiyun 		rtlhal->lna_type_5g = hwinfo[0XBF];
2925*4882a593Smuzhiyun 		if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
2926*4882a593Smuzhiyun 			rtlhal->pa_type_5g = 0;
2927*4882a593Smuzhiyun 			rtlhal->lna_type_5g = 0;
2928*4882a593Smuzhiyun 		}
2929*4882a593Smuzhiyun 		rtlhal->external_pa_5g = ((rtlhal->pa_type_5g & BIT(1)) &&
2930*4882a593Smuzhiyun 					  (rtlhal->pa_type_5g & BIT(0))) ?
2931*4882a593Smuzhiyun 					 1 : 0;
2932*4882a593Smuzhiyun 		rtlhal->external_lna_5g = ((rtlhal->lna_type_5g & BIT(7)) &&
2933*4882a593Smuzhiyun 					   (rtlhal->lna_type_5g & BIT(3))) ?
2934*4882a593Smuzhiyun 					  1 : 0;
2935*4882a593Smuzhiyun 	} else {
2936*4882a593Smuzhiyun 		rtlhal->external_pa_2g  = 0;
2937*4882a593Smuzhiyun 		rtlhal->external_lna_2g = 0;
2938*4882a593Smuzhiyun 		rtlhal->external_pa_5g  = 0;
2939*4882a593Smuzhiyun 		rtlhal->external_lna_5g = 0;
2940*4882a593Smuzhiyun 	}
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun 
_rtl8812ae_read_amplifier_type(struct ieee80211_hw * hw,u8 * hwinfo,bool autoload_fail)2943*4882a593Smuzhiyun static void _rtl8812ae_read_amplifier_type(struct ieee80211_hw *hw, u8 *hwinfo,
2944*4882a593Smuzhiyun 					   bool autoload_fail)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2947*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	u8 ext_type_pa_2g_a  = (hwinfo[0XBD] & BIT(2))      >> 2; /* 0XBD[2] */
2950*4882a593Smuzhiyun 	u8 ext_type_pa_2g_b  = (hwinfo[0XBD] & BIT(6))      >> 6; /* 0XBD[6] */
2951*4882a593Smuzhiyun 	u8 ext_type_pa_5g_a  = (hwinfo[0XBF] & BIT(2))      >> 2; /* 0XBF[2] */
2952*4882a593Smuzhiyun 	u8 ext_type_pa_5g_b  = (hwinfo[0XBF] & BIT(6))      >> 6; /* 0XBF[6] */
2953*4882a593Smuzhiyun 	/* 0XBD[1:0] */
2954*4882a593Smuzhiyun 	u8 ext_type_lna_2g_a = (hwinfo[0XBD] & (BIT(1) | BIT(0))) >> 0;
2955*4882a593Smuzhiyun 	/* 0XBD[5:4] */
2956*4882a593Smuzhiyun 	u8 ext_type_lna_2g_b = (hwinfo[0XBD] & (BIT(5) | BIT(4))) >> 4;
2957*4882a593Smuzhiyun 	/* 0XBF[1:0] */
2958*4882a593Smuzhiyun 	u8 ext_type_lna_5g_a = (hwinfo[0XBF] & (BIT(1) | BIT(0))) >> 0;
2959*4882a593Smuzhiyun 	/* 0XBF[5:4] */
2960*4882a593Smuzhiyun 	u8 ext_type_lna_5g_b = (hwinfo[0XBF] & (BIT(5) | BIT(4))) >> 4;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 	_rtl8812ae_read_pa_type(hw, hwinfo, autoload_fail);
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun 	/* [2.4G] Path A and B are both extPA */
2965*4882a593Smuzhiyun 	if ((rtlhal->pa_type_2g & (BIT(5) | BIT(4))) == (BIT(5) | BIT(4)))
2966*4882a593Smuzhiyun 		rtlhal->type_gpa  = ext_type_pa_2g_b  << 2 | ext_type_pa_2g_a;
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 	/* [5G] Path A and B are both extPA */
2969*4882a593Smuzhiyun 	if ((rtlhal->pa_type_5g & (BIT(1) | BIT(0))) == (BIT(1) | BIT(0)))
2970*4882a593Smuzhiyun 		rtlhal->type_apa  = ext_type_pa_5g_b  << 2 | ext_type_pa_5g_a;
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 	/* [2.4G] Path A and B are both extLNA */
2973*4882a593Smuzhiyun 	if ((rtlhal->lna_type_2g & (BIT(7) | BIT(3))) == (BIT(7) | BIT(3)))
2974*4882a593Smuzhiyun 		rtlhal->type_glna = ext_type_lna_2g_b << 2 | ext_type_lna_2g_a;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	/* [5G] Path A and B are both extLNA */
2977*4882a593Smuzhiyun 	if ((rtlhal->lna_type_5g & (BIT(7) | BIT(3))) == (BIT(7) | BIT(3)))
2978*4882a593Smuzhiyun 		rtlhal->type_alna = ext_type_lna_5g_b << 2 | ext_type_lna_5g_a;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun 
_rtl8821ae_read_pa_type(struct ieee80211_hw * hw,u8 * hwinfo,bool autoload_fail)2981*4882a593Smuzhiyun static void _rtl8821ae_read_pa_type(struct ieee80211_hw *hw, u8 *hwinfo,
2982*4882a593Smuzhiyun 				    bool autoload_fail)
2983*4882a593Smuzhiyun {
2984*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2985*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	if (!autoload_fail) {
2988*4882a593Smuzhiyun 		rtlhal->pa_type_2g = hwinfo[0XBC];
2989*4882a593Smuzhiyun 		rtlhal->lna_type_2g = hwinfo[0XBD];
2990*4882a593Smuzhiyun 		if (rtlhal->pa_type_2g == 0xFF && rtlhal->lna_type_2g == 0xFF) {
2991*4882a593Smuzhiyun 			rtlhal->pa_type_2g = 0;
2992*4882a593Smuzhiyun 			rtlhal->lna_type_2g = 0;
2993*4882a593Smuzhiyun 		}
2994*4882a593Smuzhiyun 		rtlhal->external_pa_2g = (rtlhal->pa_type_2g & BIT(5)) ? 1 : 0;
2995*4882a593Smuzhiyun 		rtlhal->external_lna_2g = (rtlhal->lna_type_2g & BIT(7)) ? 1 : 0;
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 		rtlhal->pa_type_5g = hwinfo[0XBC];
2998*4882a593Smuzhiyun 		rtlhal->lna_type_5g = hwinfo[0XBF];
2999*4882a593Smuzhiyun 		if (rtlhal->pa_type_5g == 0xFF && rtlhal->lna_type_5g == 0xFF) {
3000*4882a593Smuzhiyun 			rtlhal->pa_type_5g = 0;
3001*4882a593Smuzhiyun 			rtlhal->lna_type_5g = 0;
3002*4882a593Smuzhiyun 		}
3003*4882a593Smuzhiyun 		rtlhal->external_pa_5g = (rtlhal->pa_type_5g & BIT(1)) ? 1 : 0;
3004*4882a593Smuzhiyun 		rtlhal->external_lna_5g = (rtlhal->lna_type_5g & BIT(7)) ? 1 : 0;
3005*4882a593Smuzhiyun 	} else {
3006*4882a593Smuzhiyun 		rtlhal->external_pa_2g  = 0;
3007*4882a593Smuzhiyun 		rtlhal->external_lna_2g = 0;
3008*4882a593Smuzhiyun 		rtlhal->external_pa_5g  = 0;
3009*4882a593Smuzhiyun 		rtlhal->external_lna_5g = 0;
3010*4882a593Smuzhiyun 	}
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun 
_rtl8821ae_read_rfe_type(struct ieee80211_hw * hw,u8 * hwinfo,bool autoload_fail)3013*4882a593Smuzhiyun static void _rtl8821ae_read_rfe_type(struct ieee80211_hw *hw, u8 *hwinfo,
3014*4882a593Smuzhiyun 			      bool autoload_fail)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3017*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	if (!autoload_fail) {
3020*4882a593Smuzhiyun 		if (hwinfo[EEPROM_RFE_OPTION] & BIT(7)) {
3021*4882a593Smuzhiyun 			if (rtlhal->external_lna_5g) {
3022*4882a593Smuzhiyun 				if (rtlhal->external_pa_5g) {
3023*4882a593Smuzhiyun 					if (rtlhal->external_lna_2g &&
3024*4882a593Smuzhiyun 					    rtlhal->external_pa_2g)
3025*4882a593Smuzhiyun 						rtlhal->rfe_type = 3;
3026*4882a593Smuzhiyun 					else
3027*4882a593Smuzhiyun 						rtlhal->rfe_type = 0;
3028*4882a593Smuzhiyun 				} else {
3029*4882a593Smuzhiyun 					rtlhal->rfe_type = 2;
3030*4882a593Smuzhiyun 				}
3031*4882a593Smuzhiyun 			} else {
3032*4882a593Smuzhiyun 				rtlhal->rfe_type = 4;
3033*4882a593Smuzhiyun 			}
3034*4882a593Smuzhiyun 		} else {
3035*4882a593Smuzhiyun 			rtlhal->rfe_type = hwinfo[EEPROM_RFE_OPTION] & 0x3F;
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 			if (rtlhal->rfe_type == 4 &&
3038*4882a593Smuzhiyun 			    (rtlhal->external_pa_5g ||
3039*4882a593Smuzhiyun 			     rtlhal->external_pa_2g ||
3040*4882a593Smuzhiyun 			     rtlhal->external_lna_5g ||
3041*4882a593Smuzhiyun 			     rtlhal->external_lna_2g)) {
3042*4882a593Smuzhiyun 				if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)
3043*4882a593Smuzhiyun 					rtlhal->rfe_type = 2;
3044*4882a593Smuzhiyun 			}
3045*4882a593Smuzhiyun 		}
3046*4882a593Smuzhiyun 	} else {
3047*4882a593Smuzhiyun 		rtlhal->rfe_type = 0x04;
3048*4882a593Smuzhiyun 	}
3049*4882a593Smuzhiyun 
3050*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
3051*4882a593Smuzhiyun 		"RFE Type: 0x%2x\n", rtlhal->rfe_type);
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun 
_rtl8812ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw * hw,bool auto_load_fail,u8 * hwinfo)3054*4882a593Smuzhiyun static void _rtl8812ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
3055*4882a593Smuzhiyun 					      bool auto_load_fail, u8 *hwinfo)
3056*4882a593Smuzhiyun {
3057*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3058*4882a593Smuzhiyun 	u8 value;
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	if (!auto_load_fail) {
3061*4882a593Smuzhiyun 		value = *(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION];
3062*4882a593Smuzhiyun 		if (((value & 0xe0) >> 5) == 0x1)
3063*4882a593Smuzhiyun 			rtlpriv->btcoexist.btc_info.btcoexist = 1;
3064*4882a593Smuzhiyun 		else
3065*4882a593Smuzhiyun 			rtlpriv->btcoexist.btc_info.btcoexist = 0;
3066*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
3067*4882a593Smuzhiyun 
3068*4882a593Smuzhiyun 		value = hwinfo[EEPROM_RF_BT_SETTING];
3069*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
3070*4882a593Smuzhiyun 	} else {
3071*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.btcoexist = 0;
3072*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8812A;
3073*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
3074*4882a593Smuzhiyun 	}
3075*4882a593Smuzhiyun 	/*move BT_InitHalVars() to init_sw_vars*/
3076*4882a593Smuzhiyun }
3077*4882a593Smuzhiyun 
_rtl8821ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw * hw,bool auto_load_fail,u8 * hwinfo)3078*4882a593Smuzhiyun static void _rtl8821ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
3079*4882a593Smuzhiyun 					      bool auto_load_fail, u8 *hwinfo)
3080*4882a593Smuzhiyun {
3081*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3082*4882a593Smuzhiyun 	u8 value;
3083*4882a593Smuzhiyun 	u32 tmpu_32;
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun 	if (!auto_load_fail) {
3086*4882a593Smuzhiyun 		tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
3087*4882a593Smuzhiyun 		if (tmpu_32 & BIT(18))
3088*4882a593Smuzhiyun 			rtlpriv->btcoexist.btc_info.btcoexist = 1;
3089*4882a593Smuzhiyun 		else
3090*4882a593Smuzhiyun 			rtlpriv->btcoexist.btc_info.btcoexist = 0;
3091*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 		value = hwinfo[EEPROM_RF_BT_SETTING];
3094*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
3095*4882a593Smuzhiyun 	} else {
3096*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.btcoexist = 0;
3097*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8821A;
3098*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
3099*4882a593Smuzhiyun 	}
3100*4882a593Smuzhiyun 	/*move BT_InitHalVars() to init_sw_vars*/
3101*4882a593Smuzhiyun }
3102*4882a593Smuzhiyun 
_rtl8821ae_read_adapter_info(struct ieee80211_hw * hw,bool b_pseudo_test)3103*4882a593Smuzhiyun static void _rtl8821ae_read_adapter_info(struct ieee80211_hw *hw, bool b_pseudo_test)
3104*4882a593Smuzhiyun {
3105*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3106*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
3107*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
3108*4882a593Smuzhiyun 	int params[] = {RTL_EEPROM_ID, EEPROM_VID, EEPROM_DID,
3109*4882a593Smuzhiyun 			EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
3110*4882a593Smuzhiyun 			EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
3111*4882a593Smuzhiyun 			COUNTRY_CODE_WORLD_WIDE_13};
3112*4882a593Smuzhiyun 	u8 *hwinfo;
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun 	if (b_pseudo_test) {
3115*4882a593Smuzhiyun 		;/* need add */
3116*4882a593Smuzhiyun 	}
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
3119*4882a593Smuzhiyun 	if (!hwinfo)
3120*4882a593Smuzhiyun 		return;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 	if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
3123*4882a593Smuzhiyun 		goto exit;
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 	_rtl8821ae_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
3126*4882a593Smuzhiyun 					       hwinfo);
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
3129*4882a593Smuzhiyun 		_rtl8812ae_read_amplifier_type(hw, hwinfo,
3130*4882a593Smuzhiyun 					       rtlefuse->autoload_failflag);
3131*4882a593Smuzhiyun 		_rtl8812ae_read_bt_coexist_info_from_hwpg(hw,
3132*4882a593Smuzhiyun 				rtlefuse->autoload_failflag, hwinfo);
3133*4882a593Smuzhiyun 	} else {
3134*4882a593Smuzhiyun 		_rtl8821ae_read_pa_type(hw, hwinfo, rtlefuse->autoload_failflag);
3135*4882a593Smuzhiyun 		_rtl8821ae_read_bt_coexist_info_from_hwpg(hw,
3136*4882a593Smuzhiyun 				rtlefuse->autoload_failflag, hwinfo);
3137*4882a593Smuzhiyun 	}
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	_rtl8821ae_read_rfe_type(hw, hwinfo, rtlefuse->autoload_failflag);
3140*4882a593Smuzhiyun 	/*board type*/
3141*4882a593Smuzhiyun 	rtlefuse->board_type = ODM_BOARD_DEFAULT;
3142*4882a593Smuzhiyun 	if (rtlhal->external_lna_2g != 0)
3143*4882a593Smuzhiyun 		rtlefuse->board_type |= ODM_BOARD_EXT_LNA;
3144*4882a593Smuzhiyun 	if (rtlhal->external_lna_5g != 0)
3145*4882a593Smuzhiyun 		rtlefuse->board_type |= ODM_BOARD_EXT_LNA_5G;
3146*4882a593Smuzhiyun 	if (rtlhal->external_pa_2g != 0)
3147*4882a593Smuzhiyun 		rtlefuse->board_type |= ODM_BOARD_EXT_PA;
3148*4882a593Smuzhiyun 	if (rtlhal->external_pa_5g != 0)
3149*4882a593Smuzhiyun 		rtlefuse->board_type |= ODM_BOARD_EXT_PA_5G;
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	if (rtlpriv->btcoexist.btc_info.btcoexist == 1)
3152*4882a593Smuzhiyun 		rtlefuse->board_type |= ODM_BOARD_BT;
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	rtlhal->board_type = rtlefuse->board_type;
3155*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
3156*4882a593Smuzhiyun 		"board_type = 0x%x\n", rtlefuse->board_type);
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
3159*4882a593Smuzhiyun 	if (rtlefuse->eeprom_channelplan == 0xff)
3160*4882a593Smuzhiyun 		rtlefuse->eeprom_channelplan = 0x7F;
3161*4882a593Smuzhiyun 
3162*4882a593Smuzhiyun 	/* set channel plan from efuse */
3163*4882a593Smuzhiyun 	rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	/*parse xtal*/
3166*4882a593Smuzhiyun 	rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8821AE];
3167*4882a593Smuzhiyun 	if (rtlefuse->crystalcap == 0xFF)
3168*4882a593Smuzhiyun 		rtlefuse->crystalcap = 0x20;
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun 	rtlefuse->eeprom_thermalmeter = *(u8 *)&hwinfo[EEPROM_THERMAL_METER];
3171*4882a593Smuzhiyun 	if ((rtlefuse->eeprom_thermalmeter == 0xff) ||
3172*4882a593Smuzhiyun 	    rtlefuse->autoload_failflag) {
3173*4882a593Smuzhiyun 		rtlefuse->apk_thermalmeterignore = true;
3174*4882a593Smuzhiyun 		rtlefuse->eeprom_thermalmeter = 0xff;
3175*4882a593Smuzhiyun 	}
3176*4882a593Smuzhiyun 
3177*4882a593Smuzhiyun 	rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
3178*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
3179*4882a593Smuzhiyun 		"thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun 	if (!rtlefuse->autoload_failflag) {
3182*4882a593Smuzhiyun 		rtlefuse->antenna_div_cfg =
3183*4882a593Smuzhiyun 		  (hwinfo[EEPROM_RF_BOARD_OPTION] & 0x18) >> 3;
3184*4882a593Smuzhiyun 		if (hwinfo[EEPROM_RF_BOARD_OPTION] == 0xff)
3185*4882a593Smuzhiyun 			rtlefuse->antenna_div_cfg = 0;
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 		if (rtlpriv->btcoexist.btc_info.btcoexist == 1 &&
3188*4882a593Smuzhiyun 		    rtlpriv->btcoexist.btc_info.ant_num == ANT_X1)
3189*4882a593Smuzhiyun 			rtlefuse->antenna_div_cfg = 0;
3190*4882a593Smuzhiyun 
3191*4882a593Smuzhiyun 		rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
3192*4882a593Smuzhiyun 		if (rtlefuse->antenna_div_type == 0xff)
3193*4882a593Smuzhiyun 			rtlefuse->antenna_div_type = FIXED_HW_ANTDIV;
3194*4882a593Smuzhiyun 	} else {
3195*4882a593Smuzhiyun 		rtlefuse->antenna_div_cfg = 0;
3196*4882a593Smuzhiyun 		rtlefuse->antenna_div_type = 0;
3197*4882a593Smuzhiyun 	}
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
3200*4882a593Smuzhiyun 		"SWAS: bHwAntDiv = %x, TRxAntDivType = %x\n",
3201*4882a593Smuzhiyun 		rtlefuse->antenna_div_cfg, rtlefuse->antenna_div_type);
3202*4882a593Smuzhiyun 
3203*4882a593Smuzhiyun 	rtlpriv->ledctl.led_opendrain = true;
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	if (rtlhal->oem_id == RT_CID_DEFAULT) {
3206*4882a593Smuzhiyun 		switch (rtlefuse->eeprom_oemid) {
3207*4882a593Smuzhiyun 		case RT_CID_DEFAULT:
3208*4882a593Smuzhiyun 			break;
3209*4882a593Smuzhiyun 		case EEPROM_CID_TOSHIBA:
3210*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_TOSHIBA;
3211*4882a593Smuzhiyun 			break;
3212*4882a593Smuzhiyun 		case EEPROM_CID_CCX:
3213*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_CCX;
3214*4882a593Smuzhiyun 			break;
3215*4882a593Smuzhiyun 		case EEPROM_CID_QMI:
3216*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_819X_QMI;
3217*4882a593Smuzhiyun 			break;
3218*4882a593Smuzhiyun 		case EEPROM_CID_WHQL:
3219*4882a593Smuzhiyun 			break;
3220*4882a593Smuzhiyun 		default:
3221*4882a593Smuzhiyun 			break;
3222*4882a593Smuzhiyun 		}
3223*4882a593Smuzhiyun 	}
3224*4882a593Smuzhiyun exit:
3225*4882a593Smuzhiyun 	kfree(hwinfo);
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun /*static void _rtl8821ae_hal_customized_behavior(struct ieee80211_hw *hw)
3229*4882a593Smuzhiyun {
3230*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3231*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
3232*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun 	rtlpriv->ledctl.led_opendrain = true;
3235*4882a593Smuzhiyun 	switch (rtlhal->oem_id) {
3236*4882a593Smuzhiyun 	case RT_CID_819X_HP:
3237*4882a593Smuzhiyun 		rtlpriv->ledctl.led_opendrain = true;
3238*4882a593Smuzhiyun 		break;
3239*4882a593Smuzhiyun 	case RT_CID_819X_LENOVO:
3240*4882a593Smuzhiyun 	case RT_CID_DEFAULT:
3241*4882a593Smuzhiyun 	case RT_CID_TOSHIBA:
3242*4882a593Smuzhiyun 	case RT_CID_CCX:
3243*4882a593Smuzhiyun 	case RT_CID_819X_ACER:
3244*4882a593Smuzhiyun 	case RT_CID_WHQL:
3245*4882a593Smuzhiyun 	default:
3246*4882a593Smuzhiyun 		break;
3247*4882a593Smuzhiyun 	}
3248*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
3249*4882a593Smuzhiyun 		"RT Customized ID: 0x%02X\n", rtlhal->oem_id);
3250*4882a593Smuzhiyun }*/
3251*4882a593Smuzhiyun 
rtl8821ae_read_eeprom_info(struct ieee80211_hw * hw)3252*4882a593Smuzhiyun void rtl8821ae_read_eeprom_info(struct ieee80211_hw *hw)
3253*4882a593Smuzhiyun {
3254*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3255*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
3256*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3257*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
3258*4882a593Smuzhiyun 	u8 tmp_u1b;
3259*4882a593Smuzhiyun 
3260*4882a593Smuzhiyun 	rtlhal->version = _rtl8821ae_read_chip_version(hw);
3261*4882a593Smuzhiyun 	if (get_rf_type(rtlphy) == RF_1T1R)
3262*4882a593Smuzhiyun 		rtlpriv->dm.rfpath_rxenable[0] = true;
3263*4882a593Smuzhiyun 	else
3264*4882a593Smuzhiyun 		rtlpriv->dm.rfpath_rxenable[0] =
3265*4882a593Smuzhiyun 		    rtlpriv->dm.rfpath_rxenable[1] = true;
3266*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
3267*4882a593Smuzhiyun 		rtlhal->version);
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
3270*4882a593Smuzhiyun 	if (tmp_u1b & BIT(4)) {
3271*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
3272*4882a593Smuzhiyun 		rtlefuse->epromtype = EEPROM_93C46;
3273*4882a593Smuzhiyun 	} else {
3274*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
3275*4882a593Smuzhiyun 		rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
3276*4882a593Smuzhiyun 	}
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 	if (tmp_u1b & BIT(5)) {
3279*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
3280*4882a593Smuzhiyun 		rtlefuse->autoload_failflag = false;
3281*4882a593Smuzhiyun 		_rtl8821ae_read_adapter_info(hw, false);
3282*4882a593Smuzhiyun 	} else {
3283*4882a593Smuzhiyun 		pr_err("Autoload ERR!!\n");
3284*4882a593Smuzhiyun 	}
3285*4882a593Smuzhiyun 	/*hal_ReadRFType_8812A()*/
3286*4882a593Smuzhiyun 	/* _rtl8821ae_hal_customized_behavior(hw); */
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun 
rtl8821ae_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)3289*4882a593Smuzhiyun static void rtl8821ae_update_hal_rate_table(struct ieee80211_hw *hw,
3290*4882a593Smuzhiyun 		struct ieee80211_sta *sta)
3291*4882a593Smuzhiyun {
3292*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3293*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3294*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3295*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
3296*4882a593Smuzhiyun 	u32 ratr_value;
3297*4882a593Smuzhiyun 	u8 ratr_index = 0;
3298*4882a593Smuzhiyun 	u8 b_nmode = mac->ht_enable;
3299*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
3300*4882a593Smuzhiyun 	u16 shortgi_rate;
3301*4882a593Smuzhiyun 	u32 tmp_ratr_value;
3302*4882a593Smuzhiyun 	u8 curtxbw_40mhz = mac->bw_40;
3303*4882a593Smuzhiyun 	u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
3304*4882a593Smuzhiyun 				1 : 0;
3305*4882a593Smuzhiyun 	u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
3306*4882a593Smuzhiyun 				1 : 0;
3307*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = mac->mode;
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	if (rtlhal->current_bandtype == BAND_ON_5G)
3310*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[1] << 4;
3311*4882a593Smuzhiyun 	else
3312*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[0];
3313*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
3314*4882a593Smuzhiyun 		ratr_value = 0xfff;
3315*4882a593Smuzhiyun 	ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
3316*4882a593Smuzhiyun 			sta->ht_cap.mcs.rx_mask[0] << 12);
3317*4882a593Smuzhiyun 	switch (wirelessmode) {
3318*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
3319*4882a593Smuzhiyun 		if (ratr_value & 0x0000000c)
3320*4882a593Smuzhiyun 			ratr_value &= 0x0000000d;
3321*4882a593Smuzhiyun 		else
3322*4882a593Smuzhiyun 			ratr_value &= 0x0000000f;
3323*4882a593Smuzhiyun 		break;
3324*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
3325*4882a593Smuzhiyun 		ratr_value &= 0x00000FF5;
3326*4882a593Smuzhiyun 		break;
3327*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
3328*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
3329*4882a593Smuzhiyun 		b_nmode = 1;
3330*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
3331*4882a593Smuzhiyun 			ratr_value &= 0x0007F005;
3332*4882a593Smuzhiyun 		} else {
3333*4882a593Smuzhiyun 			u32 ratr_mask;
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun 			if (get_rf_type(rtlphy) == RF_1T2R ||
3336*4882a593Smuzhiyun 			    get_rf_type(rtlphy) == RF_1T1R)
3337*4882a593Smuzhiyun 				ratr_mask = 0x000ff005;
3338*4882a593Smuzhiyun 			else
3339*4882a593Smuzhiyun 				ratr_mask = 0x0f0ff005;
3340*4882a593Smuzhiyun 
3341*4882a593Smuzhiyun 			ratr_value &= ratr_mask;
3342*4882a593Smuzhiyun 		}
3343*4882a593Smuzhiyun 		break;
3344*4882a593Smuzhiyun 	default:
3345*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T2R)
3346*4882a593Smuzhiyun 			ratr_value &= 0x000ff0ff;
3347*4882a593Smuzhiyun 		else
3348*4882a593Smuzhiyun 			ratr_value &= 0x0f0ff0ff;
3349*4882a593Smuzhiyun 
3350*4882a593Smuzhiyun 		break;
3351*4882a593Smuzhiyun 	}
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	if ((rtlpriv->btcoexist.bt_coexistence) &&
3354*4882a593Smuzhiyun 	     (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
3355*4882a593Smuzhiyun 	     (rtlpriv->btcoexist.bt_cur_state) &&
3356*4882a593Smuzhiyun 	     (rtlpriv->btcoexist.bt_ant_isolation) &&
3357*4882a593Smuzhiyun 	     ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
3358*4882a593Smuzhiyun 	     (rtlpriv->btcoexist.bt_service == BT_BUSY)))
3359*4882a593Smuzhiyun 		ratr_value &= 0x0fffcfc0;
3360*4882a593Smuzhiyun 	else
3361*4882a593Smuzhiyun 		ratr_value &= 0x0FFFFFFF;
3362*4882a593Smuzhiyun 
3363*4882a593Smuzhiyun 	if (b_nmode && ((curtxbw_40mhz &&
3364*4882a593Smuzhiyun 			 b_curshortgi_40mhz) || (!curtxbw_40mhz &&
3365*4882a593Smuzhiyun 						 b_curshortgi_20mhz))) {
3366*4882a593Smuzhiyun 		ratr_value |= 0x10000000;
3367*4882a593Smuzhiyun 		tmp_ratr_value = (ratr_value >> 12);
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 		for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
3370*4882a593Smuzhiyun 			if ((1 << shortgi_rate) & tmp_ratr_value)
3371*4882a593Smuzhiyun 				break;
3372*4882a593Smuzhiyun 		}
3373*4882a593Smuzhiyun 
3374*4882a593Smuzhiyun 		shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
3375*4882a593Smuzhiyun 		    (shortgi_rate << 4) | (shortgi_rate);
3376*4882a593Smuzhiyun 	}
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
3379*4882a593Smuzhiyun 
3380*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
3381*4882a593Smuzhiyun 		"%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
3382*4882a593Smuzhiyun }
3383*4882a593Smuzhiyun 
_rtl8821ae_rate_to_bitmap_2ssvht(__le16 vht_rate)3384*4882a593Smuzhiyun static u32 _rtl8821ae_rate_to_bitmap_2ssvht(__le16 vht_rate)
3385*4882a593Smuzhiyun {
3386*4882a593Smuzhiyun 	u8 i, j, tmp_rate;
3387*4882a593Smuzhiyun 	u32 rate_bitmap = 0;
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun 	for (i = j = 0; i < 4; i += 2, j += 10) {
3390*4882a593Smuzhiyun 		tmp_rate = (le16_to_cpu(vht_rate) >> i) & 3;
3391*4882a593Smuzhiyun 
3392*4882a593Smuzhiyun 		switch (tmp_rate) {
3393*4882a593Smuzhiyun 		case 2:
3394*4882a593Smuzhiyun 			rate_bitmap = rate_bitmap | (0x03ff << j);
3395*4882a593Smuzhiyun 			break;
3396*4882a593Smuzhiyun 		case 1:
3397*4882a593Smuzhiyun 			rate_bitmap = rate_bitmap | (0x01ff << j);
3398*4882a593Smuzhiyun 			break;
3399*4882a593Smuzhiyun 		case 0:
3400*4882a593Smuzhiyun 			rate_bitmap = rate_bitmap | (0x00ff << j);
3401*4882a593Smuzhiyun 			break;
3402*4882a593Smuzhiyun 		default:
3403*4882a593Smuzhiyun 			break;
3404*4882a593Smuzhiyun 		}
3405*4882a593Smuzhiyun 	}
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	return rate_bitmap;
3408*4882a593Smuzhiyun }
3409*4882a593Smuzhiyun 
_rtl8821ae_set_ra_vht_ratr_bitmap(struct ieee80211_hw * hw,enum wireless_mode wirelessmode,u32 ratr_bitmap)3410*4882a593Smuzhiyun static u32 _rtl8821ae_set_ra_vht_ratr_bitmap(struct ieee80211_hw *hw,
3411*4882a593Smuzhiyun 					     enum wireless_mode wirelessmode,
3412*4882a593Smuzhiyun 					     u32 ratr_bitmap)
3413*4882a593Smuzhiyun {
3414*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3415*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3416*4882a593Smuzhiyun 	u32 ret_bitmap = ratr_bitmap;
3417*4882a593Smuzhiyun 
3418*4882a593Smuzhiyun 	if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40
3419*4882a593Smuzhiyun 		|| rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
3420*4882a593Smuzhiyun 		ret_bitmap = ratr_bitmap;
3421*4882a593Smuzhiyun 	else if (wirelessmode == WIRELESS_MODE_AC_5G
3422*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_AC_24G) {
3423*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T1R)
3424*4882a593Smuzhiyun 			ret_bitmap = ratr_bitmap & (~BIT21);
3425*4882a593Smuzhiyun 		else
3426*4882a593Smuzhiyun 			ret_bitmap = ratr_bitmap & (~(BIT31|BIT21));
3427*4882a593Smuzhiyun 	}
3428*4882a593Smuzhiyun 
3429*4882a593Smuzhiyun 	return ret_bitmap;
3430*4882a593Smuzhiyun }
3431*4882a593Smuzhiyun 
_rtl8821ae_get_vht_eni(enum wireless_mode wirelessmode,u32 ratr_bitmap)3432*4882a593Smuzhiyun static u8 _rtl8821ae_get_vht_eni(enum wireless_mode wirelessmode,
3433*4882a593Smuzhiyun 			u32 ratr_bitmap)
3434*4882a593Smuzhiyun {
3435*4882a593Smuzhiyun 	u8 ret = 0;
3436*4882a593Smuzhiyun 	if (wirelessmode < WIRELESS_MODE_N_24G)
3437*4882a593Smuzhiyun 		ret =  0;
3438*4882a593Smuzhiyun 	else if (wirelessmode == WIRELESS_MODE_AC_24G) {
3439*4882a593Smuzhiyun 		if (ratr_bitmap & 0xfff00000)	/* Mix , 2SS */
3440*4882a593Smuzhiyun 			ret = 3;
3441*4882a593Smuzhiyun 		else					/* Mix, 1SS */
3442*4882a593Smuzhiyun 			ret = 2;
3443*4882a593Smuzhiyun 	} else if (wirelessmode == WIRELESS_MODE_AC_5G) {
3444*4882a593Smuzhiyun 			ret = 1;
3445*4882a593Smuzhiyun 	} /* VHT */
3446*4882a593Smuzhiyun 
3447*4882a593Smuzhiyun 	return ret << 4;
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun 
_rtl8821ae_get_ra_ldpc(struct ieee80211_hw * hw,u8 mac_id,struct rtl_sta_info * sta_entry,enum wireless_mode wirelessmode)3450*4882a593Smuzhiyun static u8 _rtl8821ae_get_ra_ldpc(struct ieee80211_hw *hw,
3451*4882a593Smuzhiyun 			     u8 mac_id, struct rtl_sta_info *sta_entry,
3452*4882a593Smuzhiyun 			     enum wireless_mode wirelessmode)
3453*4882a593Smuzhiyun {
3454*4882a593Smuzhiyun 	u8 b_ldpc = 0;
3455*4882a593Smuzhiyun 	/*not support ldpc, do not open*/
3456*4882a593Smuzhiyun 	return b_ldpc << 2;
3457*4882a593Smuzhiyun }
3458*4882a593Smuzhiyun 
_rtl8821ae_get_ra_rftype(struct ieee80211_hw * hw,enum wireless_mode wirelessmode,u32 ratr_bitmap)3459*4882a593Smuzhiyun static u8 _rtl8821ae_get_ra_rftype(struct ieee80211_hw *hw,
3460*4882a593Smuzhiyun 			  enum wireless_mode wirelessmode,
3461*4882a593Smuzhiyun 			  u32 ratr_bitmap)
3462*4882a593Smuzhiyun {
3463*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3464*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3465*4882a593Smuzhiyun 	u8 rf_type = RF_1T1R;
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T1R)
3468*4882a593Smuzhiyun 		rf_type = RF_1T1R;
3469*4882a593Smuzhiyun 	else if (wirelessmode == WIRELESS_MODE_AC_5G
3470*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_AC_24G
3471*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_AC_ONLY) {
3472*4882a593Smuzhiyun 		if (ratr_bitmap & 0xffc00000)
3473*4882a593Smuzhiyun 			rf_type = RF_2T2R;
3474*4882a593Smuzhiyun 	} else if (wirelessmode == WIRELESS_MODE_N_5G
3475*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_N_24G) {
3476*4882a593Smuzhiyun 		if (ratr_bitmap & 0xfff00000)
3477*4882a593Smuzhiyun 			rf_type = RF_2T2R;
3478*4882a593Smuzhiyun 	}
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	return rf_type;
3481*4882a593Smuzhiyun }
3482*4882a593Smuzhiyun 
_rtl8821ae_get_ra_shortgi(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 mac_id)3483*4882a593Smuzhiyun static bool _rtl8821ae_get_ra_shortgi(struct ieee80211_hw *hw, struct ieee80211_sta *sta,
3484*4882a593Smuzhiyun 			      u8 mac_id)
3485*4882a593Smuzhiyun {
3486*4882a593Smuzhiyun 	bool b_short_gi = false;
3487*4882a593Smuzhiyun 	u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
3488*4882a593Smuzhiyun 				1 : 0;
3489*4882a593Smuzhiyun 	u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
3490*4882a593Smuzhiyun 				1 : 0;
3491*4882a593Smuzhiyun 	u8 b_curshortgi_80mhz = 0;
3492*4882a593Smuzhiyun 	b_curshortgi_80mhz = (sta->vht_cap.cap &
3493*4882a593Smuzhiyun 			      IEEE80211_VHT_CAP_SHORT_GI_80) ? 1 : 0;
3494*4882a593Smuzhiyun 
3495*4882a593Smuzhiyun 	if (mac_id == MAC_ID_STATIC_FOR_BROADCAST_MULTICAST)
3496*4882a593Smuzhiyun 			b_short_gi = false;
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	if (b_curshortgi_40mhz || b_curshortgi_80mhz
3499*4882a593Smuzhiyun 		|| b_curshortgi_20mhz)
3500*4882a593Smuzhiyun 		b_short_gi = true;
3501*4882a593Smuzhiyun 
3502*4882a593Smuzhiyun 	return b_short_gi;
3503*4882a593Smuzhiyun }
3504*4882a593Smuzhiyun 
rtl8821ae_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)3505*4882a593Smuzhiyun static void rtl8821ae_update_hal_rate_mask(struct ieee80211_hw *hw,
3506*4882a593Smuzhiyun 		struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
3507*4882a593Smuzhiyun {
3508*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3509*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3510*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3511*4882a593Smuzhiyun 	struct rtl_sta_info *sta_entry = NULL;
3512*4882a593Smuzhiyun 	u32 ratr_bitmap;
3513*4882a593Smuzhiyun 	u8 ratr_index;
3514*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = 0;
3515*4882a593Smuzhiyun 	u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
3516*4882a593Smuzhiyun 				? 1 : 0;
3517*4882a593Smuzhiyun 	bool b_shortgi = false;
3518*4882a593Smuzhiyun 	u8 rate_mask[7];
3519*4882a593Smuzhiyun 	u8 macid = 0;
3520*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
3521*4882a593Smuzhiyun 	u8 rf_type;
3522*4882a593Smuzhiyun 
3523*4882a593Smuzhiyun 	sta_entry = (struct rtl_sta_info *)sta->drv_priv;
3524*4882a593Smuzhiyun 	wirelessmode = sta_entry->wireless_mode;
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_LOUD,
3527*4882a593Smuzhiyun 		"wireless mode = 0x%x\n", wirelessmode);
3528*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_STATION ||
3529*4882a593Smuzhiyun 		mac->opmode == NL80211_IFTYPE_MESH_POINT) {
3530*4882a593Smuzhiyun 		curtxbw_40mhz = mac->bw_40;
3531*4882a593Smuzhiyun 	} else if (mac->opmode == NL80211_IFTYPE_AP ||
3532*4882a593Smuzhiyun 		mac->opmode == NL80211_IFTYPE_ADHOC)
3533*4882a593Smuzhiyun 		macid = sta->aid + 1;
3534*4882a593Smuzhiyun 	if (wirelessmode == WIRELESS_MODE_N_5G ||
3535*4882a593Smuzhiyun 	    wirelessmode == WIRELESS_MODE_AC_5G ||
3536*4882a593Smuzhiyun 	    wirelessmode == WIRELESS_MODE_A)
3537*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[NL80211_BAND_5GHZ] << 4;
3538*4882a593Smuzhiyun 	else
3539*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[NL80211_BAND_2GHZ];
3540*4882a593Smuzhiyun 
3541*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
3542*4882a593Smuzhiyun 		ratr_bitmap = 0xfff;
3543*4882a593Smuzhiyun 
3544*4882a593Smuzhiyun 	if (wirelessmode == WIRELESS_MODE_N_24G
3545*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_N_5G)
3546*4882a593Smuzhiyun 		ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
3547*4882a593Smuzhiyun 				sta->ht_cap.mcs.rx_mask[0] << 12);
3548*4882a593Smuzhiyun 	else if (wirelessmode == WIRELESS_MODE_AC_24G
3549*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_AC_5G
3550*4882a593Smuzhiyun 		|| wirelessmode == WIRELESS_MODE_AC_ONLY)
3551*4882a593Smuzhiyun 		ratr_bitmap |= _rtl8821ae_rate_to_bitmap_2ssvht(
3552*4882a593Smuzhiyun 				sta->vht_cap.vht_mcs.rx_mcs_map) << 12;
3553*4882a593Smuzhiyun 
3554*4882a593Smuzhiyun 	b_shortgi = _rtl8821ae_get_ra_shortgi(hw, sta, macid);
3555*4882a593Smuzhiyun 	rf_type = _rtl8821ae_get_ra_rftype(hw, wirelessmode, ratr_bitmap);
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun /*mac id owner*/
3558*4882a593Smuzhiyun 	switch (wirelessmode) {
3559*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
3560*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_B;
3561*4882a593Smuzhiyun 		if (ratr_bitmap & 0x0000000c)
3562*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000d;
3563*4882a593Smuzhiyun 		else
3564*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000f;
3565*4882a593Smuzhiyun 		break;
3566*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
3567*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_GB;
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 		if (rssi_level == 1)
3570*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000f00;
3571*4882a593Smuzhiyun 		else if (rssi_level == 2)
3572*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff0;
3573*4882a593Smuzhiyun 		else
3574*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff5;
3575*4882a593Smuzhiyun 		break;
3576*4882a593Smuzhiyun 	case WIRELESS_MODE_A:
3577*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_G;
3578*4882a593Smuzhiyun 		ratr_bitmap &= 0x00000ff0;
3579*4882a593Smuzhiyun 		break;
3580*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
3581*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
3582*4882a593Smuzhiyun 		if (wirelessmode == WIRELESS_MODE_N_24G)
3583*4882a593Smuzhiyun 			ratr_index = RATR_INX_WIRELESS_NGB;
3584*4882a593Smuzhiyun 		else
3585*4882a593Smuzhiyun 			ratr_index = RATR_INX_WIRELESS_NG;
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC
3588*4882a593Smuzhiyun 			|| mimo_ps == IEEE80211_SMPS_DYNAMIC) {
3589*4882a593Smuzhiyun 			if (rssi_level == 1)
3590*4882a593Smuzhiyun 				ratr_bitmap &= 0x000f0000;
3591*4882a593Smuzhiyun 			else if (rssi_level == 2)
3592*4882a593Smuzhiyun 				ratr_bitmap &= 0x000ff000;
3593*4882a593Smuzhiyun 			else
3594*4882a593Smuzhiyun 				ratr_bitmap &= 0x000ff005;
3595*4882a593Smuzhiyun 		} else {
3596*4882a593Smuzhiyun 			if (rf_type == RF_1T1R) {
3597*4882a593Smuzhiyun 				if (curtxbw_40mhz) {
3598*4882a593Smuzhiyun 					if (rssi_level == 1)
3599*4882a593Smuzhiyun 						ratr_bitmap &= 0x000f0000;
3600*4882a593Smuzhiyun 					else if (rssi_level == 2)
3601*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff000;
3602*4882a593Smuzhiyun 					else
3603*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff015;
3604*4882a593Smuzhiyun 				} else {
3605*4882a593Smuzhiyun 					if (rssi_level == 1)
3606*4882a593Smuzhiyun 						ratr_bitmap &= 0x000f0000;
3607*4882a593Smuzhiyun 					else if (rssi_level == 2)
3608*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff000;
3609*4882a593Smuzhiyun 					else
3610*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff005;
3611*4882a593Smuzhiyun 				}
3612*4882a593Smuzhiyun 			} else {
3613*4882a593Smuzhiyun 				if (curtxbw_40mhz) {
3614*4882a593Smuzhiyun 					if (rssi_level == 1)
3615*4882a593Smuzhiyun 						ratr_bitmap &= 0x0fff0000;
3616*4882a593Smuzhiyun 					else if (rssi_level == 2)
3617*4882a593Smuzhiyun 						ratr_bitmap &= 0x0ffff000;
3618*4882a593Smuzhiyun 					else
3619*4882a593Smuzhiyun 						ratr_bitmap &= 0x0ffff015;
3620*4882a593Smuzhiyun 				} else {
3621*4882a593Smuzhiyun 					if (rssi_level == 1)
3622*4882a593Smuzhiyun 						ratr_bitmap &= 0x0fff0000;
3623*4882a593Smuzhiyun 					else if (rssi_level == 2)
3624*4882a593Smuzhiyun 						ratr_bitmap &= 0x0ffff000;
3625*4882a593Smuzhiyun 					else
3626*4882a593Smuzhiyun 						ratr_bitmap &= 0x0ffff005;
3627*4882a593Smuzhiyun 				}
3628*4882a593Smuzhiyun 			}
3629*4882a593Smuzhiyun 		}
3630*4882a593Smuzhiyun 		break;
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun 	case WIRELESS_MODE_AC_24G:
3633*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_AC_24N;
3634*4882a593Smuzhiyun 		if (rssi_level == 1)
3635*4882a593Smuzhiyun 			ratr_bitmap &= 0xfc3f0000;
3636*4882a593Smuzhiyun 		else if (rssi_level == 2)
3637*4882a593Smuzhiyun 			ratr_bitmap &= 0xfffff000;
3638*4882a593Smuzhiyun 		else
3639*4882a593Smuzhiyun 			ratr_bitmap &= 0xffffffff;
3640*4882a593Smuzhiyun 		break;
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 	case WIRELESS_MODE_AC_5G:
3643*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_AC_5N;
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 		if (rf_type == RF_1T1R) {
3646*4882a593Smuzhiyun 			if (rssi_level == 1)	/*add by Gary for ac-series*/
3647*4882a593Smuzhiyun 				ratr_bitmap &= 0x003f8000;
3648*4882a593Smuzhiyun 			else if (rssi_level == 2)
3649*4882a593Smuzhiyun 				ratr_bitmap &= 0x003ff000;
3650*4882a593Smuzhiyun 			else
3651*4882a593Smuzhiyun 				ratr_bitmap &= 0x003ff010;
3652*4882a593Smuzhiyun 		} else {
3653*4882a593Smuzhiyun 			if (rssi_level == 1)
3654*4882a593Smuzhiyun 				ratr_bitmap &= 0xfe3f8000;
3655*4882a593Smuzhiyun 			else if (rssi_level == 2)
3656*4882a593Smuzhiyun 				ratr_bitmap &= 0xfffff000;
3657*4882a593Smuzhiyun 			else
3658*4882a593Smuzhiyun 				ratr_bitmap &= 0xfffff010;
3659*4882a593Smuzhiyun 		}
3660*4882a593Smuzhiyun 		break;
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 	default:
3663*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_NGB;
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 		if (rf_type == RF_1T2R)
3666*4882a593Smuzhiyun 			ratr_bitmap &= 0x000ff0ff;
3667*4882a593Smuzhiyun 		else
3668*4882a593Smuzhiyun 			ratr_bitmap &= 0x0f8ff0ff;
3669*4882a593Smuzhiyun 		break;
3670*4882a593Smuzhiyun 	}
3671*4882a593Smuzhiyun 
3672*4882a593Smuzhiyun 	ratr_index = rtl_mrate_idx_to_arfr_id(hw, ratr_index, wirelessmode);
3673*4882a593Smuzhiyun 	sta_entry->ratr_index = ratr_index;
3674*4882a593Smuzhiyun 	ratr_bitmap = _rtl8821ae_set_ra_vht_ratr_bitmap(hw, wirelessmode,
3675*4882a593Smuzhiyun 							ratr_bitmap);
3676*4882a593Smuzhiyun 
3677*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_LOUD,
3678*4882a593Smuzhiyun 		"ratr_bitmap :%x\n", ratr_bitmap);
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun 	/* *(u32 *)& rate_mask = EF4BYTE((ratr_bitmap & 0x0fffffff) |
3681*4882a593Smuzhiyun 				       (ratr_index << 28)); */
3682*4882a593Smuzhiyun 
3683*4882a593Smuzhiyun 	rate_mask[0] = macid;
3684*4882a593Smuzhiyun 	rate_mask[1] = ratr_index | (b_shortgi ? 0x80 : 0x00);
3685*4882a593Smuzhiyun 	rate_mask[2] = rtlphy->current_chan_bw | ((!update_bw) << 3)
3686*4882a593Smuzhiyun 			   | _rtl8821ae_get_vht_eni(wirelessmode, ratr_bitmap)
3687*4882a593Smuzhiyun 			   | _rtl8821ae_get_ra_ldpc(hw, macid, sta_entry, wirelessmode);
3688*4882a593Smuzhiyun 
3689*4882a593Smuzhiyun 	rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
3690*4882a593Smuzhiyun 	rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
3691*4882a593Smuzhiyun 	rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
3692*4882a593Smuzhiyun 	rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
3695*4882a593Smuzhiyun 		"Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
3696*4882a593Smuzhiyun 		ratr_index, ratr_bitmap,
3697*4882a593Smuzhiyun 		rate_mask[0], rate_mask[1],
3698*4882a593Smuzhiyun 		 rate_mask[2], rate_mask[3],
3699*4882a593Smuzhiyun 		 rate_mask[4], rate_mask[5],
3700*4882a593Smuzhiyun 		 rate_mask[6]);
3701*4882a593Smuzhiyun 	rtl8821ae_fill_h2c_cmd(hw, H2C_8821AE_RA_MASK, 7, rate_mask);
3702*4882a593Smuzhiyun 	_rtl8821ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun 
rtl8821ae_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)3705*4882a593Smuzhiyun void rtl8821ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
3706*4882a593Smuzhiyun 		struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
3707*4882a593Smuzhiyun {
3708*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3709*4882a593Smuzhiyun 	if (rtlpriv->dm.useramask)
3710*4882a593Smuzhiyun 		rtl8821ae_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
3711*4882a593Smuzhiyun 	else
3712*4882a593Smuzhiyun 		/*rtl_dbg(rtlpriv, COMP_RATR,DBG_LOUD,
3713*4882a593Smuzhiyun 			   "rtl8821ae_update_hal_rate_tbl() Error! 8821ae FW RA Only\n");*/
3714*4882a593Smuzhiyun 		rtl8821ae_update_hal_rate_table(hw, sta);
3715*4882a593Smuzhiyun }
3716*4882a593Smuzhiyun 
rtl8821ae_update_channel_access_setting(struct ieee80211_hw * hw)3717*4882a593Smuzhiyun void rtl8821ae_update_channel_access_setting(struct ieee80211_hw *hw)
3718*4882a593Smuzhiyun {
3719*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3720*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3721*4882a593Smuzhiyun 	u16 wireless_mode = mac->mode;
3722*4882a593Smuzhiyun 	u8 sifs_timer, r2t_sifs;
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
3725*4882a593Smuzhiyun 				      (u8 *)&mac->slot_time);
3726*4882a593Smuzhiyun 	if (wireless_mode == WIRELESS_MODE_G)
3727*4882a593Smuzhiyun 		sifs_timer = 0x0a;
3728*4882a593Smuzhiyun 	else
3729*4882a593Smuzhiyun 		sifs_timer = 0x0e;
3730*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun 	r2t_sifs = 0xa;
3733*4882a593Smuzhiyun 
3734*4882a593Smuzhiyun 	if (wireless_mode == WIRELESS_MODE_AC_5G &&
3735*4882a593Smuzhiyun 	    (mac->vht_ldpc_cap & LDPC_VHT_ENABLE_RX) &&
3736*4882a593Smuzhiyun 	    (mac->vht_stbc_cap & STBC_VHT_ENABLE_RX)) {
3737*4882a593Smuzhiyun 		if (mac->vendor == PEER_ATH)
3738*4882a593Smuzhiyun 			r2t_sifs = 0x8;
3739*4882a593Smuzhiyun 		else
3740*4882a593Smuzhiyun 			r2t_sifs = 0xa;
3741*4882a593Smuzhiyun 	} else if (wireless_mode == WIRELESS_MODE_AC_5G) {
3742*4882a593Smuzhiyun 		r2t_sifs = 0xa;
3743*4882a593Smuzhiyun 	}
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_R2T_SIFS, (u8 *)&r2t_sifs);
3746*4882a593Smuzhiyun }
3747*4882a593Smuzhiyun 
rtl8821ae_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)3748*4882a593Smuzhiyun bool rtl8821ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
3749*4882a593Smuzhiyun {
3750*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3751*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
3752*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
3753*4882a593Smuzhiyun 	enum rf_pwrstate e_rfpowerstate_toset;
3754*4882a593Smuzhiyun 	u8 u1tmp = 0;
3755*4882a593Smuzhiyun 	bool b_actuallyset = false;
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.being_init_adapter)
3758*4882a593Smuzhiyun 		return false;
3759*4882a593Smuzhiyun 
3760*4882a593Smuzhiyun 	if (ppsc->swrf_processing)
3761*4882a593Smuzhiyun 		return false;
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_ps_lock);
3764*4882a593Smuzhiyun 	if (ppsc->rfchange_inprogress) {
3765*4882a593Smuzhiyun 		spin_unlock(&rtlpriv->locks.rf_ps_lock);
3766*4882a593Smuzhiyun 		return false;
3767*4882a593Smuzhiyun 	} else {
3768*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = true;
3769*4882a593Smuzhiyun 		spin_unlock(&rtlpriv->locks.rf_ps_lock);
3770*4882a593Smuzhiyun 	}
3771*4882a593Smuzhiyun 
3772*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
3773*4882a593Smuzhiyun 			rtl_read_byte(rtlpriv,
3774*4882a593Smuzhiyun 					REG_GPIO_IO_SEL_2) & ~(BIT(1)));
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
3777*4882a593Smuzhiyun 
3778*4882a593Smuzhiyun 	if (rtlphy->polarity_ctl)
3779*4882a593Smuzhiyun 		e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
3780*4882a593Smuzhiyun 	else
3781*4882a593Smuzhiyun 		e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
3784*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3785*4882a593Smuzhiyun 			"GPIOChangeRF  - HW Radio ON, RF ON\n");
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 		e_rfpowerstate_toset = ERFON;
3788*4882a593Smuzhiyun 		ppsc->hwradiooff = false;
3789*4882a593Smuzhiyun 		b_actuallyset = true;
3790*4882a593Smuzhiyun 	} else if ((!ppsc->hwradiooff)
3791*4882a593Smuzhiyun 		   && (e_rfpowerstate_toset == ERFOFF)) {
3792*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3793*4882a593Smuzhiyun 			"GPIOChangeRF  - HW Radio OFF, RF OFF\n");
3794*4882a593Smuzhiyun 
3795*4882a593Smuzhiyun 		e_rfpowerstate_toset = ERFOFF;
3796*4882a593Smuzhiyun 		ppsc->hwradiooff = true;
3797*4882a593Smuzhiyun 		b_actuallyset = true;
3798*4882a593Smuzhiyun 	}
3799*4882a593Smuzhiyun 
3800*4882a593Smuzhiyun 	if (b_actuallyset) {
3801*4882a593Smuzhiyun 		spin_lock(&rtlpriv->locks.rf_ps_lock);
3802*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
3803*4882a593Smuzhiyun 		spin_unlock(&rtlpriv->locks.rf_ps_lock);
3804*4882a593Smuzhiyun 	} else {
3805*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
3806*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun 		spin_lock(&rtlpriv->locks.rf_ps_lock);
3809*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
3810*4882a593Smuzhiyun 		spin_unlock(&rtlpriv->locks.rf_ps_lock);
3811*4882a593Smuzhiyun 	}
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	*valid = 1;
3814*4882a593Smuzhiyun 	return !ppsc->hwradiooff;
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun 
rtl8821ae_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)3817*4882a593Smuzhiyun void rtl8821ae_set_key(struct ieee80211_hw *hw, u32 key_index,
3818*4882a593Smuzhiyun 		     u8 *p_macaddr, bool is_group, u8 enc_algo,
3819*4882a593Smuzhiyun 		     bool is_wepkey, bool clear_all)
3820*4882a593Smuzhiyun {
3821*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3822*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3823*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
3824*4882a593Smuzhiyun 	u8 *macaddr = p_macaddr;
3825*4882a593Smuzhiyun 	u32 entry_id = 0;
3826*4882a593Smuzhiyun 	bool is_pairwise = false;
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 	static u8 cam_const_addr[4][6] = {
3829*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
3830*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
3831*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
3832*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
3833*4882a593Smuzhiyun 	};
3834*4882a593Smuzhiyun 	static u8 cam_const_broad[] = {
3835*4882a593Smuzhiyun 		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
3836*4882a593Smuzhiyun 	};
3837*4882a593Smuzhiyun 
3838*4882a593Smuzhiyun 	if (clear_all) {
3839*4882a593Smuzhiyun 		u8 idx = 0;
3840*4882a593Smuzhiyun 		u8 cam_offset = 0;
3841*4882a593Smuzhiyun 		u8 clear_number = 5;
3842*4882a593Smuzhiyun 
3843*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 		for (idx = 0; idx < clear_number; idx++) {
3846*4882a593Smuzhiyun 			rtl_cam_mark_invalid(hw, cam_offset + idx);
3847*4882a593Smuzhiyun 			rtl_cam_empty_entry(hw, cam_offset + idx);
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun 			if (idx < 5) {
3850*4882a593Smuzhiyun 				memset(rtlpriv->sec.key_buf[idx], 0,
3851*4882a593Smuzhiyun 				       MAX_KEY_LEN);
3852*4882a593Smuzhiyun 				rtlpriv->sec.key_len[idx] = 0;
3853*4882a593Smuzhiyun 			}
3854*4882a593Smuzhiyun 		}
3855*4882a593Smuzhiyun 	} else {
3856*4882a593Smuzhiyun 		switch (enc_algo) {
3857*4882a593Smuzhiyun 		case WEP40_ENCRYPTION:
3858*4882a593Smuzhiyun 			enc_algo = CAM_WEP40;
3859*4882a593Smuzhiyun 			break;
3860*4882a593Smuzhiyun 		case WEP104_ENCRYPTION:
3861*4882a593Smuzhiyun 			enc_algo = CAM_WEP104;
3862*4882a593Smuzhiyun 			break;
3863*4882a593Smuzhiyun 		case TKIP_ENCRYPTION:
3864*4882a593Smuzhiyun 			enc_algo = CAM_TKIP;
3865*4882a593Smuzhiyun 			break;
3866*4882a593Smuzhiyun 		case AESCCMP_ENCRYPTION:
3867*4882a593Smuzhiyun 			enc_algo = CAM_AES;
3868*4882a593Smuzhiyun 			break;
3869*4882a593Smuzhiyun 		default:
3870*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
3871*4882a593Smuzhiyun 				"switch case %#x not processed\n", enc_algo);
3872*4882a593Smuzhiyun 			enc_algo = CAM_TKIP;
3873*4882a593Smuzhiyun 			break;
3874*4882a593Smuzhiyun 		}
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 		if (is_wepkey || rtlpriv->sec.use_defaultkey) {
3877*4882a593Smuzhiyun 			macaddr = cam_const_addr[key_index];
3878*4882a593Smuzhiyun 			entry_id = key_index;
3879*4882a593Smuzhiyun 		} else {
3880*4882a593Smuzhiyun 			if (is_group) {
3881*4882a593Smuzhiyun 				macaddr = cam_const_broad;
3882*4882a593Smuzhiyun 				entry_id = key_index;
3883*4882a593Smuzhiyun 			} else {
3884*4882a593Smuzhiyun 				if (mac->opmode == NL80211_IFTYPE_AP) {
3885*4882a593Smuzhiyun 					entry_id = rtl_cam_get_free_entry(hw, p_macaddr);
3886*4882a593Smuzhiyun 					if (entry_id >=  TOTAL_CAM_ENTRY) {
3887*4882a593Smuzhiyun 						pr_err("an not find free hwsecurity cam entry\n");
3888*4882a593Smuzhiyun 						return;
3889*4882a593Smuzhiyun 					}
3890*4882a593Smuzhiyun 				} else {
3891*4882a593Smuzhiyun 					entry_id = CAM_PAIRWISE_KEY_POSITION;
3892*4882a593Smuzhiyun 				}
3893*4882a593Smuzhiyun 
3894*4882a593Smuzhiyun 				key_index = PAIRWISE_KEYIDX;
3895*4882a593Smuzhiyun 				is_pairwise = true;
3896*4882a593Smuzhiyun 			}
3897*4882a593Smuzhiyun 		}
3898*4882a593Smuzhiyun 
3899*4882a593Smuzhiyun 		if (rtlpriv->sec.key_len[key_index] == 0) {
3900*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
3901*4882a593Smuzhiyun 				"delete one entry, entry_id is %d\n",
3902*4882a593Smuzhiyun 				entry_id);
3903*4882a593Smuzhiyun 			if (mac->opmode == NL80211_IFTYPE_AP)
3904*4882a593Smuzhiyun 				rtl_cam_del_entry(hw, p_macaddr);
3905*4882a593Smuzhiyun 			rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
3906*4882a593Smuzhiyun 		} else {
3907*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
3908*4882a593Smuzhiyun 				"add one entry\n");
3909*4882a593Smuzhiyun 			if (is_pairwise) {
3910*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
3911*4882a593Smuzhiyun 					"set Pairwise key\n");
3912*4882a593Smuzhiyun 
3913*4882a593Smuzhiyun 				rtl_cam_add_one_entry(hw, macaddr, key_index,
3914*4882a593Smuzhiyun 						      entry_id, enc_algo,
3915*4882a593Smuzhiyun 						      CAM_CONFIG_NO_USEDK,
3916*4882a593Smuzhiyun 						      rtlpriv->sec.key_buf[key_index]);
3917*4882a593Smuzhiyun 			} else {
3918*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
3919*4882a593Smuzhiyun 					"set group key\n");
3920*4882a593Smuzhiyun 
3921*4882a593Smuzhiyun 				if (mac->opmode == NL80211_IFTYPE_ADHOC) {
3922*4882a593Smuzhiyun 					rtl_cam_add_one_entry(hw,
3923*4882a593Smuzhiyun 							rtlefuse->dev_addr,
3924*4882a593Smuzhiyun 							PAIRWISE_KEYIDX,
3925*4882a593Smuzhiyun 							CAM_PAIRWISE_KEY_POSITION,
3926*4882a593Smuzhiyun 							enc_algo,
3927*4882a593Smuzhiyun 							CAM_CONFIG_NO_USEDK,
3928*4882a593Smuzhiyun 							rtlpriv->sec.key_buf
3929*4882a593Smuzhiyun 							[entry_id]);
3930*4882a593Smuzhiyun 				}
3931*4882a593Smuzhiyun 
3932*4882a593Smuzhiyun 				rtl_cam_add_one_entry(hw, macaddr, key_index,
3933*4882a593Smuzhiyun 						entry_id, enc_algo,
3934*4882a593Smuzhiyun 						CAM_CONFIG_NO_USEDK,
3935*4882a593Smuzhiyun 						rtlpriv->sec.key_buf[entry_id]);
3936*4882a593Smuzhiyun 			}
3937*4882a593Smuzhiyun 		}
3938*4882a593Smuzhiyun 	}
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun 
rtl8821ae_bt_reg_init(struct ieee80211_hw * hw)3941*4882a593Smuzhiyun void rtl8821ae_bt_reg_init(struct ieee80211_hw *hw)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun 	/* 0:Low, 1:High, 2:From Efuse. */
3946*4882a593Smuzhiyun 	rtlpriv->btcoexist.reg_bt_iso = 2;
3947*4882a593Smuzhiyun 	/* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
3948*4882a593Smuzhiyun 	rtlpriv->btcoexist.reg_bt_sco = 3;
3949*4882a593Smuzhiyun 	/* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
3950*4882a593Smuzhiyun 	rtlpriv->btcoexist.reg_bt_sco = 0;
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun 
rtl8821ae_bt_hw_init(struct ieee80211_hw * hw)3953*4882a593Smuzhiyun void rtl8821ae_bt_hw_init(struct ieee80211_hw *hw)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	if (rtlpriv->cfg->ops->get_btc_status())
3958*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun 
rtl8821ae_suspend(struct ieee80211_hw * hw)3961*4882a593Smuzhiyun void rtl8821ae_suspend(struct ieee80211_hw *hw)
3962*4882a593Smuzhiyun {
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun 
rtl8821ae_resume(struct ieee80211_hw * hw)3965*4882a593Smuzhiyun void rtl8821ae_resume(struct ieee80211_hw *hw)
3966*4882a593Smuzhiyun {
3967*4882a593Smuzhiyun }
3968*4882a593Smuzhiyun 
3969*4882a593Smuzhiyun /* Turn on AAP (RCR:bit 0) for promicuous mode. */
rtl8821ae_allow_all_destaddr(struct ieee80211_hw * hw,bool allow_all_da,bool write_into_reg)3970*4882a593Smuzhiyun void rtl8821ae_allow_all_destaddr(struct ieee80211_hw *hw,
3971*4882a593Smuzhiyun 	bool allow_all_da, bool write_into_reg)
3972*4882a593Smuzhiyun {
3973*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3974*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
3975*4882a593Smuzhiyun 
3976*4882a593Smuzhiyun 	if (allow_all_da) /* Set BIT0 */
3977*4882a593Smuzhiyun 		rtlpci->receive_config |= RCR_AAP;
3978*4882a593Smuzhiyun 	else /* Clear BIT0 */
3979*4882a593Smuzhiyun 		rtlpci->receive_config &= ~RCR_AAP;
3980*4882a593Smuzhiyun 
3981*4882a593Smuzhiyun 	if (write_into_reg)
3982*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
3983*4882a593Smuzhiyun 
3984*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
3985*4882a593Smuzhiyun 		"receive_config=0x%08X, write_into_reg=%d\n",
3986*4882a593Smuzhiyun 		rtlpci->receive_config, write_into_reg);
3987*4882a593Smuzhiyun }
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun /* WKFMCAMAddAllEntry8812 */
rtl8821ae_add_wowlan_pattern(struct ieee80211_hw * hw,struct rtl_wow_pattern * rtl_pattern,u8 index)3990*4882a593Smuzhiyun void rtl8821ae_add_wowlan_pattern(struct ieee80211_hw *hw,
3991*4882a593Smuzhiyun 				  struct rtl_wow_pattern *rtl_pattern,
3992*4882a593Smuzhiyun 				  u8 index)
3993*4882a593Smuzhiyun {
3994*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3995*4882a593Smuzhiyun 	u32 cam = 0;
3996*4882a593Smuzhiyun 	u8 addr = 0;
3997*4882a593Smuzhiyun 	u16 rxbuf_addr;
3998*4882a593Smuzhiyun 	u8 tmp, count = 0;
3999*4882a593Smuzhiyun 	u16 cam_start;
4000*4882a593Smuzhiyun 	u16 offset;
4001*4882a593Smuzhiyun 
4002*4882a593Smuzhiyun 	/* Count the WFCAM entry start offset. */
4003*4882a593Smuzhiyun 
4004*4882a593Smuzhiyun 	/* RX page size = 128 byte */
4005*4882a593Smuzhiyun 	offset = MAX_RX_DMA_BUFFER_SIZE_8812 / 128;
4006*4882a593Smuzhiyun 	/* We should start from the boundry */
4007*4882a593Smuzhiyun 	cam_start = offset * 128;
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	/* Enable Rx packet buffer access. */
4010*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL, RXPKT_BUF_SELECT);
4011*4882a593Smuzhiyun 	for (addr = 0; addr < WKFMCAM_ADDR_NUM; addr++) {
4012*4882a593Smuzhiyun 		/* Set Rx packet buffer offset.
4013*4882a593Smuzhiyun 		 * RXBufer pointer increases 1,
4014*4882a593Smuzhiyun 		 * we can access 8 bytes in Rx packet buffer.
4015*4882a593Smuzhiyun 		 * CAM start offset (unit: 1 byte) =  index*WKFMCAM_SIZE
4016*4882a593Smuzhiyun 		 * RXBufer addr = (CAM start offset +
4017*4882a593Smuzhiyun 		 *                 per entry offset of a WKFM CAM)/8
4018*4882a593Smuzhiyun 		 *	* index: The index of the wake up frame mask
4019*4882a593Smuzhiyun 		 *	* WKFMCAM_SIZE: the total size of one WKFM CAM
4020*4882a593Smuzhiyun 		 *	* per entry offset of a WKFM CAM: Addr*4 bytes
4021*4882a593Smuzhiyun 		 */
4022*4882a593Smuzhiyun 		rxbuf_addr = (cam_start + index * WKFMCAM_SIZE + addr * 4) >> 3;
4023*4882a593Smuzhiyun 		/* Set R/W start offset */
4024*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_PKTBUF_DBG_CTRL, rxbuf_addr);
4025*4882a593Smuzhiyun 
4026*4882a593Smuzhiyun 		if (addr == 0) {
4027*4882a593Smuzhiyun 			cam = BIT(31) | rtl_pattern->crc;
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun 			if (rtl_pattern->type == UNICAST_PATTERN)
4030*4882a593Smuzhiyun 				cam |= BIT(24);
4031*4882a593Smuzhiyun 			else if (rtl_pattern->type == MULTICAST_PATTERN)
4032*4882a593Smuzhiyun 				cam |= BIT(25);
4033*4882a593Smuzhiyun 			else if (rtl_pattern->type == BROADCAST_PATTERN)
4034*4882a593Smuzhiyun 				cam |= BIT(26);
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
4037*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
4038*4882a593Smuzhiyun 				"WRITE entry[%d] 0x%x: %x\n", addr,
4039*4882a593Smuzhiyun 				REG_PKTBUF_DBG_DATA_L, cam);
4040*4882a593Smuzhiyun 
4041*4882a593Smuzhiyun 			/* Write to Rx packet buffer. */
4042*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
4043*4882a593Smuzhiyun 		} else if (addr == 2 || addr == 4) {/* WKFM[127:0] */
4044*4882a593Smuzhiyun 			cam = rtl_pattern->mask[addr - 2];
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_L, cam);
4047*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
4048*4882a593Smuzhiyun 				"WRITE entry[%d] 0x%x: %x\n", addr,
4049*4882a593Smuzhiyun 				REG_PKTBUF_DBG_DATA_L, cam);
4050*4882a593Smuzhiyun 
4051*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0x0f01);
4052*4882a593Smuzhiyun 		} else if (addr == 3 || addr == 5) {/* WKFM[127:0] */
4053*4882a593Smuzhiyun 			cam = rtl_pattern->mask[addr - 2];
4054*4882a593Smuzhiyun 
4055*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_PKTBUF_DBG_DATA_H, cam);
4056*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
4057*4882a593Smuzhiyun 				"WRITE entry[%d] 0x%x: %x\n", addr,
4058*4882a593Smuzhiyun 				REG_PKTBUF_DBG_DATA_H, cam);
4059*4882a593Smuzhiyun 
4060*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_RXPKTBUF_CTRL, 0xf001);
4061*4882a593Smuzhiyun 		}
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun 		count = 0;
4064*4882a593Smuzhiyun 		do {
4065*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, REG_RXPKTBUF_CTRL);
4066*4882a593Smuzhiyun 			udelay(2);
4067*4882a593Smuzhiyun 			count++;
4068*4882a593Smuzhiyun 		} while (tmp && count < 100);
4069*4882a593Smuzhiyun 
4070*4882a593Smuzhiyun 		WARN_ONCE((count >= 100),
4071*4882a593Smuzhiyun 			  "rtl8821ae: Write wake up frame mask FAIL %d value!\n",
4072*4882a593Smuzhiyun 			  tmp);
4073*4882a593Smuzhiyun 	}
4074*4882a593Smuzhiyun 	/* Disable Rx packet buffer access. */
4075*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PKT_BUFF_ACCESS_CTRL,
4076*4882a593Smuzhiyun 		       DISABLE_TRXPKT_BUF_ACCESS);
4077*4882a593Smuzhiyun }
4078