1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2014 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL8723BE_REG_H__ 5*4882a593Smuzhiyun #define __RTL8723BE_REG_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define TXPKT_BUF_SELECT 0x69 8*4882a593Smuzhiyun #define RXPKT_BUF_SELECT 0xA5 9*4882a593Smuzhiyun #define DISABLE_TRXPKT_BUF_ACCESS 0x0 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define REG_SYS_ISO_CTRL 0x0000 12*4882a593Smuzhiyun #define REG_SYS_FUNC_EN 0x0002 13*4882a593Smuzhiyun #define REG_APS_FSMCO 0x0004 14*4882a593Smuzhiyun #define REG_SYS_CLKR 0x0008 15*4882a593Smuzhiyun #define REG_9346CR 0x000A 16*4882a593Smuzhiyun #define REG_EE_VPD 0x000C 17*4882a593Smuzhiyun #define REG_AFE_MISC 0x0010 18*4882a593Smuzhiyun #define REG_SPS0_CTRL 0x0011 19*4882a593Smuzhiyun #define REG_SPS_OCP_CFG 0x0018 20*4882a593Smuzhiyun #define REG_RSV_CTRL 0x001C 21*4882a593Smuzhiyun #define REG_RF_CTRL 0x001F 22*4882a593Smuzhiyun #define REG_LDOA15_CTRL 0x0020 23*4882a593Smuzhiyun #define REG_LDOV12D_CTRL 0x0021 24*4882a593Smuzhiyun #define REG_LDOHCI12_CTRL 0x0022 25*4882a593Smuzhiyun #define REG_LPLDO_CTRL 0x0023 26*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL 0x0024 27*4882a593Smuzhiyun /* 1.5v for 8188EE test chip, 1.4v for MP chip */ 28*4882a593Smuzhiyun #define REG_AFE_LDO_CTRL 0x0027 29*4882a593Smuzhiyun #define REG_AFE_PLL_CTRL 0x0028 30*4882a593Smuzhiyun #define REG_MAC_PHY_CTRL 0x002c 31*4882a593Smuzhiyun #define REG_EFUSE_CTRL 0x0030 32*4882a593Smuzhiyun #define REG_EFUSE_TEST 0x0034 33*4882a593Smuzhiyun #define REG_PWR_DATA 0x0038 34*4882a593Smuzhiyun #define REG_CAL_TIMER 0x003C 35*4882a593Smuzhiyun #define REG_ACLK_MON 0x003E 36*4882a593Smuzhiyun #define REG_GPIO_MUXCFG 0x0040 37*4882a593Smuzhiyun #define REG_GPIO_IO_SEL 0x0042 38*4882a593Smuzhiyun #define REG_MAC_PINMUX_CFG 0x0043 39*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL 0x0044 40*4882a593Smuzhiyun #define REG_GPIO_INTM 0x0048 41*4882a593Smuzhiyun #define REG_LEDCFG0 0x004C 42*4882a593Smuzhiyun #define REG_LEDCFG1 0x004D 43*4882a593Smuzhiyun #define REG_LEDCFG2 0x004E 44*4882a593Smuzhiyun #define REG_LEDCFG3 0x004F 45*4882a593Smuzhiyun #define REG_FSIMR 0x0050 46*4882a593Smuzhiyun #define REG_FSISR 0x0054 47*4882a593Smuzhiyun #define REG_HSIMR 0x0058 48*4882a593Smuzhiyun #define REG_HSISR 0x005c 49*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL_2 0x0060 50*4882a593Smuzhiyun #define REG_GPIO_IO_SEL_2 0x0062 51*4882a593Smuzhiyun #define REG_MULTI_FUNC_CTRL 0x0068 52*4882a593Smuzhiyun #define REG_GPIO_OUTPUT 0x006c 53*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL_EXT 0x0078 54*4882a593Smuzhiyun #define REG_XCK_OUT_CTRL 0x007c 55*4882a593Smuzhiyun #define REG_MCUFWDL 0x0080 56*4882a593Smuzhiyun #define REG_WOL_EVENT 0x0081 57*4882a593Smuzhiyun #define REG_MCUTSTCFG 0x0084 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define REG_HIMR 0x00B0 60*4882a593Smuzhiyun #define REG_HISR 0x00B4 61*4882a593Smuzhiyun #define REG_HIMRE 0x00B8 62*4882a593Smuzhiyun #define REG_HISRE 0x00BC 63*4882a593Smuzhiyun #define REG_PMC_DBG_CTRL2 0x00CC 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define REG_EFUSE_ACCESS 0x00CF 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define REG_BIST_SCAN 0x00D0 68*4882a593Smuzhiyun #define REG_BIST_RPT 0x00D4 69*4882a593Smuzhiyun #define REG_BIST_ROM_RPT 0x00D8 70*4882a593Smuzhiyun #define REG_USB_SIE_INTF 0x00E0 71*4882a593Smuzhiyun #define REG_PCIE_MIO_INTF 0x00E4 72*4882a593Smuzhiyun #define REG_PCIE_MIO_INTD 0x00E8 73*4882a593Smuzhiyun #define REG_HPON_FSM 0x00EC 74*4882a593Smuzhiyun #define REG_SYS_CFG 0x00F0 75*4882a593Smuzhiyun #define REG_GPIO_OUTSTS 0x00F4 76*4882a593Smuzhiyun #define REG_MAC_PHY_CTRL_NORMAL 0x00F8 77*4882a593Smuzhiyun #define REG_SYS_CFG1 0x00FC 78*4882a593Smuzhiyun #define REG_ROM_VERSION 0x00FD 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define REG_CR 0x0100 81*4882a593Smuzhiyun #define REG_PBP 0x0104 82*4882a593Smuzhiyun #define REG_PKT_BUFF_ACCESS_CTRL 0x0106 83*4882a593Smuzhiyun #define REG_TRXDMA_CTRL 0x010C 84*4882a593Smuzhiyun #define REG_TRXFF_BNDY 0x0114 85*4882a593Smuzhiyun #define REG_TRXFF_STATUS 0x0118 86*4882a593Smuzhiyun #define REG_RXFF_PTR 0x011C 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define REG_CPWM 0x012F 89*4882a593Smuzhiyun #define REG_FWIMR 0x0130 90*4882a593Smuzhiyun #define REG_FWISR 0x0134 91*4882a593Smuzhiyun #define REG_PKTBUF_DBG_CTRL 0x0140 92*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_L 0x0144 93*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_H 0x0148 94*4882a593Smuzhiyun #define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL + 2) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define REG_TC0_CTRL 0x0150 97*4882a593Smuzhiyun #define REG_TC1_CTRL 0x0154 98*4882a593Smuzhiyun #define REG_TC2_CTRL 0x0158 99*4882a593Smuzhiyun #define REG_TC3_CTRL 0x015C 100*4882a593Smuzhiyun #define REG_TC4_CTRL 0x0160 101*4882a593Smuzhiyun #define REG_TCUNIT_BASE 0x0164 102*4882a593Smuzhiyun #define REG_MBIST_START 0x0174 103*4882a593Smuzhiyun #define REG_MBIST_DONE 0x0178 104*4882a593Smuzhiyun #define REG_MBIST_FAIL 0x017C 105*4882a593Smuzhiyun #define REG_32K_CTRL 0x0194 106*4882a593Smuzhiyun #define REG_C2HEVT_MSG_NORMAL 0x01A0 107*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR 0x01AF 108*4882a593Smuzhiyun #define REG_C2HEVT_MSG_TEST 0x01B8 109*4882a593Smuzhiyun #define REG_MCUTST_1 0x01c0 110*4882a593Smuzhiyun #define REG_FMETHR 0x01C8 111*4882a593Smuzhiyun #define REG_HMETFR 0x01CC 112*4882a593Smuzhiyun #define REG_HMEBOX_0 0x01D0 113*4882a593Smuzhiyun #define REG_HMEBOX_1 0x01D4 114*4882a593Smuzhiyun #define REG_HMEBOX_2 0x01D8 115*4882a593Smuzhiyun #define REG_HMEBOX_3 0x01DC 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define REG_LLT_INIT 0x01E0 118*4882a593Smuzhiyun #define REG_BB_ACCEESS_CTRL 0x01E8 119*4882a593Smuzhiyun #define REG_BB_ACCESS_DATA 0x01EC 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define REG_HMEBOX_EXT_0 0x01F0 122*4882a593Smuzhiyun #define REG_HMEBOX_EXT_1 0x01F4 123*4882a593Smuzhiyun #define REG_HMEBOX_EXT_2 0x01F8 124*4882a593Smuzhiyun #define REG_HMEBOX_EXT_3 0x01FC 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define REG_RQPN 0x0200 127*4882a593Smuzhiyun #define REG_FIFOPAGE 0x0204 128*4882a593Smuzhiyun #define REG_TDECTRL 0x0208 129*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK 0x020C 130*4882a593Smuzhiyun #define REG_TXDMA_STATUS 0x0210 131*4882a593Smuzhiyun #define REG_RQPN_NPQ 0x0214 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define REG_RXDMA_AGG_PG_TH 0x0280 134*4882a593Smuzhiyun /* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */ 135*4882a593Smuzhiyun #define REG_FW_UPD_RDPTR 0x0284 136*4882a593Smuzhiyun /* Control the RX DMA.*/ 137*4882a593Smuzhiyun #define REG_RXDMA_CONTROL 0x0286 138*4882a593Smuzhiyun /* The number of packets in RXPKTBUF. */ 139*4882a593Smuzhiyun #define REG_RXPKT_NUM 0x0287 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define REG_PCIE_CTRL_REG 0x0300 142*4882a593Smuzhiyun #define REG_INT_MIG 0x0304 143*4882a593Smuzhiyun #define REG_BCNQ_DESA 0x0308 144*4882a593Smuzhiyun #define REG_HQ_DESA 0x0310 145*4882a593Smuzhiyun #define REG_MGQ_DESA 0x0318 146*4882a593Smuzhiyun #define REG_VOQ_DESA 0x0320 147*4882a593Smuzhiyun #define REG_VIQ_DESA 0x0328 148*4882a593Smuzhiyun #define REG_BEQ_DESA 0x0330 149*4882a593Smuzhiyun #define REG_BKQ_DESA 0x0338 150*4882a593Smuzhiyun #define REG_RX_DESA 0x0340 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define REG_DBI_WDATA 0x0348 153*4882a593Smuzhiyun #define REG_DBI_RDATA 0x034C 154*4882a593Smuzhiyun #define REG_DBI_CTRL 0x0350 155*4882a593Smuzhiyun #define REG_DBI_ADDR 0x0350 156*4882a593Smuzhiyun #define REG_DBI_FLAG 0x0352 157*4882a593Smuzhiyun #define REG_MDIO_WDATA 0x0354 158*4882a593Smuzhiyun #define REG_MDIO_RDATA 0x0356 159*4882a593Smuzhiyun #define REG_MDIO_CTL 0x0358 160*4882a593Smuzhiyun #define REG_DBG_SEL 0x0360 161*4882a593Smuzhiyun #define REG_PCIE_HRPWM 0x0361 162*4882a593Smuzhiyun #define REG_PCIE_HCPWM 0x0363 163*4882a593Smuzhiyun #define REG_UART_CTRL 0x0364 164*4882a593Smuzhiyun #define REG_WATCH_DOG 0x0368 165*4882a593Smuzhiyun #define REG_UART_TX_DESA 0x0370 166*4882a593Smuzhiyun #define REG_UART_RX_DESA 0x0378 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define REG_HDAQ_DESA_NODEF 0x0000 169*4882a593Smuzhiyun #define REG_CMDQ_DESA_NODEF 0x0000 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define REG_VOQ_INFORMATION 0x0400 172*4882a593Smuzhiyun #define REG_VIQ_INFORMATION 0x0404 173*4882a593Smuzhiyun #define REG_BEQ_INFORMATION 0x0408 174*4882a593Smuzhiyun #define REG_BKQ_INFORMATION 0x040C 175*4882a593Smuzhiyun #define REG_MGQ_INFORMATION 0x0410 176*4882a593Smuzhiyun #define REG_HGQ_INFORMATION 0x0414 177*4882a593Smuzhiyun #define REG_BCNQ_INFORMATION 0x0418 178*4882a593Smuzhiyun #define REG_TXPKT_EMPTY 0x041A 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define REG_CPU_MGQ_INFORMATION 0x041C 181*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL 0x0420 182*4882a593Smuzhiyun #define REG_HWSEQ_CTRL 0x0423 183*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ_BDNY 0x0424 184*4882a593Smuzhiyun #define REG_TXPKTBUF_MGQ_BDNY 0x0425 185*4882a593Smuzhiyun #define REG_MULTI_BCNQ_EN 0x0426 186*4882a593Smuzhiyun #define REG_MULTI_BCNQ_OFFSET 0x0427 187*4882a593Smuzhiyun #define REG_SPEC_SIFS 0x0428 188*4882a593Smuzhiyun #define REG_RL 0x042A 189*4882a593Smuzhiyun #define REG_DARFRC 0x0430 190*4882a593Smuzhiyun #define REG_RARFRC 0x0438 191*4882a593Smuzhiyun #define REG_RRSR 0x0440 192*4882a593Smuzhiyun #define REG_ARFR0 0x0444 193*4882a593Smuzhiyun #define REG_ARFR1 0x044C 194*4882a593Smuzhiyun #define REG_AMPDU_MAX_TIME 0x0456 195*4882a593Smuzhiyun #define REG_AGGLEN_LMT 0x0458 196*4882a593Smuzhiyun #define REG_AMPDU_MIN_SPACE 0x045C 197*4882a593Smuzhiyun #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D 198*4882a593Smuzhiyun #define REG_FAST_EDCA_CTRL 0x0460 199*4882a593Smuzhiyun #define REG_RD_RESP_PKT_TH 0x0463 200*4882a593Smuzhiyun #define REG_INIRTS_RATE_SEL 0x0480 201*4882a593Smuzhiyun #define REG_INIDATA_RATE_SEL 0x0484 202*4882a593Smuzhiyun #define REG_POWER_STATUS 0x04A4 203*4882a593Smuzhiyun #define REG_POWER_STAGE1 0x04B4 204*4882a593Smuzhiyun #define REG_POWER_STAGE2 0x04B8 205*4882a593Smuzhiyun #define REG_PKT_LIFE_TIME 0x04C0 206*4882a593Smuzhiyun #define REG_STBC_SETTING 0x04C4 207*4882a593Smuzhiyun #define REG_HT_SINGLE_AMPDU 0x04C7 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL 0x04C8 210*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM 0x04CA 211*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL 0x04CC 212*4882a593Smuzhiyun #define REG_RA_TRY_RATE_AGG_LMT 0x04CF 213*4882a593Smuzhiyun #define REG_EARLY_MODE_CONTROL 0x04D0 214*4882a593Smuzhiyun #define REG_NQOS_SEQ 0x04DC 215*4882a593Smuzhiyun #define REG_QOS_SEQ 0x04DE 216*4882a593Smuzhiyun #define REG_NEED_CPU_HANDLE 0x04E0 217*4882a593Smuzhiyun #define REG_PKT_LOSE_RPT 0x04E1 218*4882a593Smuzhiyun #define REG_PTCL_ERR_STATUS 0x04E2 219*4882a593Smuzhiyun #define REG_TX_RPT_CTRL 0x04EC 220*4882a593Smuzhiyun #define REG_TX_RPT_TIME 0x04F0 221*4882a593Smuzhiyun #define REG_DUMMY 0x04FC 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM 0x0500 224*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM 0x0504 225*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM 0x0508 226*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM 0x050C 227*4882a593Smuzhiyun #define REG_BCNTCFG 0x0510 228*4882a593Smuzhiyun #define REG_PIFS 0x0512 229*4882a593Smuzhiyun #define REG_RDG_PIFS 0x0513 230*4882a593Smuzhiyun #define REG_SIFS_CTX 0x0514 231*4882a593Smuzhiyun #define REG_SIFS_TRX 0x0516 232*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME 0x051A 233*4882a593Smuzhiyun #define REG_SLOT 0x051B 234*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL 0x0520 235*4882a593Smuzhiyun #define REG_TXPAUSE 0x0522 236*4882a593Smuzhiyun #define REG_DIS_TXREQ_CLR 0x0523 237*4882a593Smuzhiyun #define REG_RD_CTRL 0x0524 238*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT 0x0540 239*4882a593Smuzhiyun #define REG_RD_NAV_NXT 0x0544 240*4882a593Smuzhiyun #define REG_NAV_PROT_LEN 0x0546 241*4882a593Smuzhiyun #define REG_BCN_CTRL 0x0550 242*4882a593Smuzhiyun #define REG_MBID_NUM 0x0552 243*4882a593Smuzhiyun #define REG_DUAL_TSF_RST 0x0553 244*4882a593Smuzhiyun #define REG_BCN_INTERVAL 0x0554 245*4882a593Smuzhiyun #define REG_MBSSID_BCN_SPACE 0x0554 246*4882a593Smuzhiyun #define REG_DRVERLYINT 0x0558 247*4882a593Smuzhiyun #define REG_BCNDMATIM 0x0559 248*4882a593Smuzhiyun #define REG_ATIMWND 0x055A 249*4882a593Smuzhiyun #define REG_USTIME_TSF 0x055C 250*4882a593Smuzhiyun #define REG_BCN_MAX_ERR 0x055D 251*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK 0x055E 252*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_OFDM 0x055F 253*4882a593Smuzhiyun #define REG_TSFTR 0x0560 254*4882a593Smuzhiyun #define REG_INIT_TSFTR 0x0564 255*4882a593Smuzhiyun #define REG_SECONDARY_CCA_CTRL 0x0577 256*4882a593Smuzhiyun #define REG_PSTIMER 0x0580 257*4882a593Smuzhiyun #define REG_TIMER0 0x0584 258*4882a593Smuzhiyun #define REG_TIMER1 0x0588 259*4882a593Smuzhiyun #define REG_ACMHWCTRL 0x05C0 260*4882a593Smuzhiyun #define REG_ACMRSTCTRL 0x05C1 261*4882a593Smuzhiyun #define REG_ACMAVG 0x05C2 262*4882a593Smuzhiyun #define REG_VO_ADMTIME 0x05C4 263*4882a593Smuzhiyun #define REG_VI_ADMTIME 0x05C6 264*4882a593Smuzhiyun #define REG_BE_ADMTIME 0x05C8 265*4882a593Smuzhiyun #define REG_EDCA_RANDOM_GEN 0x05CC 266*4882a593Smuzhiyun #define REG_SCH_TXCMD 0x05D0 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define REG_APSD_CTRL 0x0600 269*4882a593Smuzhiyun #define REG_BWOPMODE 0x0603 270*4882a593Smuzhiyun #define REG_TCR 0x0604 271*4882a593Smuzhiyun #define REG_RCR 0x0608 272*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT 0x060C 273*4882a593Smuzhiyun #define REG_RX_DLK_TIME 0x060D 274*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ 0x060F 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define REG_MACID 0x0610 277*4882a593Smuzhiyun #define REG_BSSID 0x0618 278*4882a593Smuzhiyun #define REG_MAR 0x0620 279*4882a593Smuzhiyun #define REG_MBIDCAMCFG 0x0628 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define REG_USTIME_EDCA 0x0638 282*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS 0x063A 283*4882a593Smuzhiyun #define REG_RESP_SIFS_CCK 0x063C 284*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM 0x063E 285*4882a593Smuzhiyun #define REG_ACKTO 0x0640 286*4882a593Smuzhiyun #define REG_CTS2TO 0x0641 287*4882a593Smuzhiyun #define REG_EIFS 0x0642 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define REG_NAV_CTRL 0x0650 290*4882a593Smuzhiyun #define REG_NAV_UPPER 0x0652 291*4882a593Smuzhiyun #define REG_BACAMCMD 0x0654 292*4882a593Smuzhiyun #define REG_BACAMCONTENT 0x0658 293*4882a593Smuzhiyun #define REG_LBDLY 0x0660 294*4882a593Smuzhiyun #define REG_FWDLY 0x0661 295*4882a593Smuzhiyun #define REG_RXERR_RPT 0x0664 296*4882a593Smuzhiyun #define REG_TRXPTCL_CTL 0x0668 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define REG_CAMCMD 0x0670 299*4882a593Smuzhiyun #define REG_CAMWRITE 0x0674 300*4882a593Smuzhiyun #define REG_CAMREAD 0x0678 301*4882a593Smuzhiyun #define REG_CAMDBG 0x067C 302*4882a593Smuzhiyun #define REG_SECCFG 0x0680 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define REG_WOW_CTRL 0x0690 305*4882a593Smuzhiyun #define REG_PSSTATUS 0x0691 306*4882a593Smuzhiyun #define REG_PS_RX_INFO 0x0692 307*4882a593Smuzhiyun #define REG_UAPSD_TID 0x0693 308*4882a593Smuzhiyun #define REG_LPNAV_CTRL 0x0694 309*4882a593Smuzhiyun #define REG_WKFMCAM_NUM 0x0698 310*4882a593Smuzhiyun #define REG_WKFMCAM_RWD 0x069C 311*4882a593Smuzhiyun #define REG_RXFLTMAP0 0x06A0 312*4882a593Smuzhiyun #define REG_RXFLTMAP1 0x06A2 313*4882a593Smuzhiyun #define REG_RXFLTMAP2 0x06A4 314*4882a593Smuzhiyun #define REG_BCN_PSR_RPT 0x06A8 315*4882a593Smuzhiyun #define REG_CALB32K_CTRL 0x06AC 316*4882a593Smuzhiyun #define REG_PKT_MON_CTRL 0x06B4 317*4882a593Smuzhiyun #define REG_BT_COEX_TABLE 0x06C0 318*4882a593Smuzhiyun #define REG_WMAC_RESP_TXINFO 0x06D8 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define REG_USB_INFO 0xFE17 321*4882a593Smuzhiyun #define REG_USB_SPECIAL_OPTION 0xFE55 322*4882a593Smuzhiyun #define REG_USB_DMA_AGG_TO 0xFE5B 323*4882a593Smuzhiyun #define REG_USB_AGG_TO 0xFE5C 324*4882a593Smuzhiyun #define REG_USB_AGG_TH 0xFE5D 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define REG_TEST_USB_TXQS 0xFE48 327*4882a593Smuzhiyun #define REG_TEST_SIE_VID 0xFE60 328*4882a593Smuzhiyun #define REG_TEST_SIE_PID 0xFE62 329*4882a593Smuzhiyun #define REG_TEST_SIE_OPTIONAL 0xFE64 330*4882a593Smuzhiyun #define REG_TEST_SIE_CHIRP_K 0xFE65 331*4882a593Smuzhiyun #define REG_TEST_SIE_PHY 0xFE66 332*4882a593Smuzhiyun #define REG_TEST_SIE_MAC_ADDR 0xFE70 333*4882a593Smuzhiyun #define REG_TEST_SIE_STRING 0xFE80 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #define REG_NORMAL_SIE_VID 0xFE60 336*4882a593Smuzhiyun #define REG_NORMAL_SIE_PID 0xFE62 337*4882a593Smuzhiyun #define REG_NORMAL_SIE_OPTIONAL 0xFE64 338*4882a593Smuzhiyun #define REG_NORMAL_SIE_EP 0xFE65 339*4882a593Smuzhiyun #define REG_NORMAL_SIE_PHY 0xFE68 340*4882a593Smuzhiyun #define REG_NORMAL_SIE_MAC_ADDR 0xFE70 341*4882a593Smuzhiyun #define REG_NORMAL_SIE_STRING 0xFE80 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define CR9346 REG_9346CR 344*4882a593Smuzhiyun #define MSR (REG_CR + 2) 345*4882a593Smuzhiyun #define ISR REG_HISR 346*4882a593Smuzhiyun #define TSFR REG_TSFTR 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define MACIDR0 REG_MACID 349*4882a593Smuzhiyun #define MACIDR4 (REG_MACID + 4) 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #define PBP REG_PBP 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #define IDR0 MACIDR0 354*4882a593Smuzhiyun #define IDR4 MACIDR4 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define UNUSED_REGISTER 0x1BF 357*4882a593Smuzhiyun #define DCAM UNUSED_REGISTER 358*4882a593Smuzhiyun #define PSR UNUSED_REGISTER 359*4882a593Smuzhiyun #define BBADDR UNUSED_REGISTER 360*4882a593Smuzhiyun #define PHYDATAR UNUSED_REGISTER 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define INVALID_BBRF_VALUE 0x12345678 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define MAX_MSS_DENSITY_2T 0x13 365*4882a593Smuzhiyun #define MAX_MSS_DENSITY_1T 0x0A 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define CMDEEPROM_EN BIT(5) 368*4882a593Smuzhiyun #define CMDEEPROM_SEL BIT(4) 369*4882a593Smuzhiyun #define CMD9346CR_9356SEL BIT(4) 370*4882a593Smuzhiyun #define AUTOLOAD_EEPROM (CMDEEPROM_EN | CMDEEPROM_SEL) 371*4882a593Smuzhiyun #define AUTOLOAD_EFUSE CMDEEPROM_EN 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define GPIOSEL_GPIO 0 374*4882a593Smuzhiyun #define GPIOSEL_ENBT BIT(5) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define GPIO_IN REG_GPIO_PIN_CTRL 377*4882a593Smuzhiyun #define GPIO_OUT (REG_GPIO_PIN_CTRL + 1) 378*4882a593Smuzhiyun #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL + 2) 379*4882a593Smuzhiyun #define GPIO_MOD (REG_GPIO_PIN_CTRL + 3) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun /* 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte) */ 382*4882a593Smuzhiyun #define HSIMR_GPIO12_0_INT_EN BIT(0) 383*4882a593Smuzhiyun #define HSIMR_SPS_OCP_INT_EN BIT(5) 384*4882a593Smuzhiyun #define HSIMR_RON_INT_EN BIT(6) 385*4882a593Smuzhiyun #define HSIMR_PDN_INT_EN BIT(7) 386*4882a593Smuzhiyun #define HSIMR_GPIO9_INT_EN BIT(25) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte) */ 389*4882a593Smuzhiyun #define HSISR_GPIO12_0_INT BIT(0) 390*4882a593Smuzhiyun #define HSISR_SPS_OCP_INT BIT(5) 391*4882a593Smuzhiyun #define HSISR_RON_INT_EN BIT(6) 392*4882a593Smuzhiyun #define HSISR_PDNINT BIT(7) 393*4882a593Smuzhiyun #define HSISR_GPIO9_INT BIT(25) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define MSR_NOLINK 0x00 396*4882a593Smuzhiyun #define MSR_ADHOC 0x01 397*4882a593Smuzhiyun #define MSR_INFRA 0x02 398*4882a593Smuzhiyun #define MSR_AP 0x03 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define RRSR_RSC_OFFSET 21 401*4882a593Smuzhiyun #define RRSR_SHORT_OFFSET 23 402*4882a593Smuzhiyun #define RRSR_RSC_BW_40M 0x600000 403*4882a593Smuzhiyun #define RRSR_RSC_UPSUBCHNL 0x400000 404*4882a593Smuzhiyun #define RRSR_RSC_LOWSUBCHNL 0x200000 405*4882a593Smuzhiyun #define RRSR_SHORT 0x800000 406*4882a593Smuzhiyun #define RRSR_1M BIT(0) 407*4882a593Smuzhiyun #define RRSR_2M BIT(1) 408*4882a593Smuzhiyun #define RRSR_5_5M BIT(2) 409*4882a593Smuzhiyun #define RRSR_11M BIT(3) 410*4882a593Smuzhiyun #define RRSR_6M BIT(4) 411*4882a593Smuzhiyun #define RRSR_9M BIT(5) 412*4882a593Smuzhiyun #define RRSR_12M BIT(6) 413*4882a593Smuzhiyun #define RRSR_18M BIT(7) 414*4882a593Smuzhiyun #define RRSR_24M BIT(8) 415*4882a593Smuzhiyun #define RRSR_36M BIT(9) 416*4882a593Smuzhiyun #define RRSR_48M BIT(10) 417*4882a593Smuzhiyun #define RRSR_54M BIT(11) 418*4882a593Smuzhiyun #define RRSR_MCS0 BIT(12) 419*4882a593Smuzhiyun #define RRSR_MCS1 BIT(13) 420*4882a593Smuzhiyun #define RRSR_MCS2 BIT(14) 421*4882a593Smuzhiyun #define RRSR_MCS3 BIT(15) 422*4882a593Smuzhiyun #define RRSR_MCS4 BIT(16) 423*4882a593Smuzhiyun #define RRSR_MCS5 BIT(17) 424*4882a593Smuzhiyun #define RRSR_MCS6 BIT(18) 425*4882a593Smuzhiyun #define RRSR_MCS7 BIT(19) 426*4882a593Smuzhiyun #define BRSR_ACKSHORTPMB BIT(23) 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define RATR_1M 0x00000001 429*4882a593Smuzhiyun #define RATR_2M 0x00000002 430*4882a593Smuzhiyun #define RATR_55M 0x00000004 431*4882a593Smuzhiyun #define RATR_11M 0x00000008 432*4882a593Smuzhiyun #define RATR_6M 0x00000010 433*4882a593Smuzhiyun #define RATR_9M 0x00000020 434*4882a593Smuzhiyun #define RATR_12M 0x00000040 435*4882a593Smuzhiyun #define RATR_18M 0x00000080 436*4882a593Smuzhiyun #define RATR_24M 0x00000100 437*4882a593Smuzhiyun #define RATR_36M 0x00000200 438*4882a593Smuzhiyun #define RATR_48M 0x00000400 439*4882a593Smuzhiyun #define RATR_54M 0x00000800 440*4882a593Smuzhiyun #define RATR_MCS0 0x00001000 441*4882a593Smuzhiyun #define RATR_MCS1 0x00002000 442*4882a593Smuzhiyun #define RATR_MCS2 0x00004000 443*4882a593Smuzhiyun #define RATR_MCS3 0x00008000 444*4882a593Smuzhiyun #define RATR_MCS4 0x00010000 445*4882a593Smuzhiyun #define RATR_MCS5 0x00020000 446*4882a593Smuzhiyun #define RATR_MCS6 0x00040000 447*4882a593Smuzhiyun #define RATR_MCS7 0x00080000 448*4882a593Smuzhiyun #define RATR_MCS8 0x00100000 449*4882a593Smuzhiyun #define RATR_MCS9 0x00200000 450*4882a593Smuzhiyun #define RATR_MCS10 0x00400000 451*4882a593Smuzhiyun #define RATR_MCS11 0x00800000 452*4882a593Smuzhiyun #define RATR_MCS12 0x01000000 453*4882a593Smuzhiyun #define RATR_MCS13 0x02000000 454*4882a593Smuzhiyun #define RATR_MCS14 0x04000000 455*4882a593Smuzhiyun #define RATR_MCS15 0x08000000 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define RATE_1M BIT(0) 458*4882a593Smuzhiyun #define RATE_2M BIT(1) 459*4882a593Smuzhiyun #define RATE_5_5M BIT(2) 460*4882a593Smuzhiyun #define RATE_11M BIT(3) 461*4882a593Smuzhiyun #define RATE_6M BIT(4) 462*4882a593Smuzhiyun #define RATE_9M BIT(5) 463*4882a593Smuzhiyun #define RATE_12M BIT(6) 464*4882a593Smuzhiyun #define RATE_18M BIT(7) 465*4882a593Smuzhiyun #define RATE_24M BIT(8) 466*4882a593Smuzhiyun #define RATE_36M BIT(9) 467*4882a593Smuzhiyun #define RATE_48M BIT(10) 468*4882a593Smuzhiyun #define RATE_54M BIT(11) 469*4882a593Smuzhiyun #define RATE_MCS0 BIT(12) 470*4882a593Smuzhiyun #define RATE_MCS1 BIT(13) 471*4882a593Smuzhiyun #define RATE_MCS2 BIT(14) 472*4882a593Smuzhiyun #define RATE_MCS3 BIT(15) 473*4882a593Smuzhiyun #define RATE_MCS4 BIT(16) 474*4882a593Smuzhiyun #define RATE_MCS5 BIT(17) 475*4882a593Smuzhiyun #define RATE_MCS6 BIT(18) 476*4882a593Smuzhiyun #define RATE_MCS7 BIT(19) 477*4882a593Smuzhiyun #define RATE_MCS8 BIT(20) 478*4882a593Smuzhiyun #define RATE_MCS9 BIT(21) 479*4882a593Smuzhiyun #define RATE_MCS10 BIT(22) 480*4882a593Smuzhiyun #define RATE_MCS11 BIT(23) 481*4882a593Smuzhiyun #define RATE_MCS12 BIT(24) 482*4882a593Smuzhiyun #define RATE_MCS13 BIT(25) 483*4882a593Smuzhiyun #define RATE_MCS14 BIT(26) 484*4882a593Smuzhiyun #define RATE_MCS15 BIT(27) 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | RATR_11M) 487*4882a593Smuzhiyun #define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | RATR_18M |\ 488*4882a593Smuzhiyun RATR_24M | RATR_36M | RATR_48M | RATR_54M) 489*4882a593Smuzhiyun #define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 |\ 490*4882a593Smuzhiyun RATR_MCS3 | RATR_MCS4 | RATR_MCS5 |\ 491*4882a593Smuzhiyun RATR_MCS6 | RATR_MCS7) 492*4882a593Smuzhiyun #define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 |\ 493*4882a593Smuzhiyun RATR_MCS11 | RATR_MCS12 | RATR_MCS13 |\ 494*4882a593Smuzhiyun RATR_MCS14 | RATR_MCS15) 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #define BW_OPMODE_20MHZ BIT(2) 497*4882a593Smuzhiyun #define BW_OPMODE_5G BIT(1) 498*4882a593Smuzhiyun #define BW_OPMODE_11J BIT(0) 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun #define CAM_VALID BIT(15) 501*4882a593Smuzhiyun #define CAM_NOTVALID 0x0000 502*4882a593Smuzhiyun #define CAM_USEDK BIT(5) 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun #define CAM_NONE 0x0 505*4882a593Smuzhiyun #define CAM_WEP40 0x01 506*4882a593Smuzhiyun #define CAM_TKIP 0x02 507*4882a593Smuzhiyun #define CAM_AES 0x04 508*4882a593Smuzhiyun #define CAM_WEP104 0x05 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define TOTAL_CAM_ENTRY 32 511*4882a593Smuzhiyun #define HALF_CAM_ENTRY 16 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define CAM_WRITE BIT(16) 514*4882a593Smuzhiyun #define CAM_READ 0x00000000 515*4882a593Smuzhiyun #define CAM_POLLINIG BIT(31) 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun #define SCR_USEDK 0x01 518*4882a593Smuzhiyun #define SCR_TXSEC_ENABLE 0x02 519*4882a593Smuzhiyun #define SCR_RXSEC_ENABLE 0x04 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun #define WOW_PMEN BIT(0) 522*4882a593Smuzhiyun #define WOW_WOMEN BIT(1) 523*4882a593Smuzhiyun #define WOW_MAGIC BIT(2) 524*4882a593Smuzhiyun #define WOW_UWF BIT(3) 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun /********************************************* 527*4882a593Smuzhiyun * 8723BE IMR/ISR bits 528*4882a593Smuzhiyun ********************************************* 529*4882a593Smuzhiyun */ 530*4882a593Smuzhiyun #define IMR_DISABLED 0x0 531*4882a593Smuzhiyun /* IMR DW0(0x0060-0063) Bit 0-31 */ 532*4882a593Smuzhiyun #define IMR_TXCCK BIT(30) /* TXRPT interrupt when 533*4882a593Smuzhiyun * CCX bit of the packet is set 534*4882a593Smuzhiyun */ 535*4882a593Smuzhiyun #define IMR_PSTIMEOUT BIT(29) /* Power Save Time Out Interrupt */ 536*4882a593Smuzhiyun #define IMR_GTINT4 BIT(28) /* When GTIMER4 expires, 537*4882a593Smuzhiyun * this bit is set to 1 538*4882a593Smuzhiyun */ 539*4882a593Smuzhiyun #define IMR_GTINT3 BIT(27) /* When GTIMER3 expires, 540*4882a593Smuzhiyun * this bit is set to 1 541*4882a593Smuzhiyun */ 542*4882a593Smuzhiyun #define IMR_TBDER BIT(26) /* Transmit Beacon0 Error */ 543*4882a593Smuzhiyun #define IMR_TBDOK BIT(25) /* Transmit Beacon0 OK */ 544*4882a593Smuzhiyun #define IMR_TSF_BIT32_TOGGLE BIT(24) /* TSF Timer BIT32 toggle 545*4882a593Smuzhiyun * indication interrupt 546*4882a593Smuzhiyun */ 547*4882a593Smuzhiyun #define IMR_BCNDMAINT0 BIT(20) /* Beacon DMA Interrupt 0 */ 548*4882a593Smuzhiyun #define IMR_BCNDOK0 BIT(16) /* Beacon Queue DMA OK0 */ 549*4882a593Smuzhiyun #define IMR_HSISR_IND_ON_INT BIT(15) /* HSISR Indicator (HSIMR & HSISR is 550*4882a593Smuzhiyun * true, this bit is set to 1) 551*4882a593Smuzhiyun */ 552*4882a593Smuzhiyun #define IMR_BCNDMAINT_E BIT(14) /* Beacon DMA Interrupt 553*4882a593Smuzhiyun * Extension for Win7 554*4882a593Smuzhiyun */ 555*4882a593Smuzhiyun #define IMR_ATIMEND BIT(12) /* CTWidnow End or ATIM Window End */ 556*4882a593Smuzhiyun #define IMR_HISR1_IND_INT BIT(11) /* HISR1 Indicator (HISR1 & HIMR1 is 557*4882a593Smuzhiyun * true, this bit is set to 1) 558*4882a593Smuzhiyun */ 559*4882a593Smuzhiyun #define IMR_C2HCMD BIT(10) /* CPU to Host Command INT Status, 560*4882a593Smuzhiyun * Write 1 clear 561*4882a593Smuzhiyun */ 562*4882a593Smuzhiyun #define IMR_CPWM2 BIT(9) /* CPU power Mode exchange INT Status, 563*4882a593Smuzhiyun * Write 1 clear 564*4882a593Smuzhiyun */ 565*4882a593Smuzhiyun #define IMR_CPWM BIT(8) /* CPU power Mode exchange INT Status, 566*4882a593Smuzhiyun * Write 1 clear 567*4882a593Smuzhiyun */ 568*4882a593Smuzhiyun #define IMR_HIGHDOK BIT(7) /* High Queue DMA OK */ 569*4882a593Smuzhiyun #define IMR_MGNTDOK BIT(6) /* Management Queue DMA OK */ 570*4882a593Smuzhiyun #define IMR_BKDOK BIT(5) /* AC_BK DMA OK */ 571*4882a593Smuzhiyun #define IMR_BEDOK BIT(4) /* AC_BE DMA OK */ 572*4882a593Smuzhiyun #define IMR_VIDOK BIT(3) /* AC_VI DMA OK */ 573*4882a593Smuzhiyun #define IMR_VODOK BIT(2) /* AC_VO DMA OK */ 574*4882a593Smuzhiyun #define IMR_RDU BIT(1) /* Rx Descriptor Unavailable */ 575*4882a593Smuzhiyun #define IMR_ROK BIT(0) /* Receive DMA OK */ 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun /* IMR DW1(0x00B4-00B7) Bit 0-31 */ 578*4882a593Smuzhiyun #define IMR_BCNDMAINT7 BIT(27) /* Beacon DMA Interrupt 7 */ 579*4882a593Smuzhiyun #define IMR_BCNDMAINT6 BIT(26) /* Beacon DMA Interrupt 6 */ 580*4882a593Smuzhiyun #define IMR_BCNDMAINT5 BIT(25) /* Beacon DMA Interrupt 5 */ 581*4882a593Smuzhiyun #define IMR_BCNDMAINT4 BIT(24) /* Beacon DMA Interrupt 4 */ 582*4882a593Smuzhiyun #define IMR_BCNDMAINT3 BIT(23) /* Beacon DMA Interrupt 3 */ 583*4882a593Smuzhiyun #define IMR_BCNDMAINT2 BIT(22) /* Beacon DMA Interrupt 2 */ 584*4882a593Smuzhiyun #define IMR_BCNDMAINT1 BIT(21) /* Beacon DMA Interrupt 1 */ 585*4882a593Smuzhiyun #define IMR_BCNDOK7 BIT(20) /* Beacon Queue DMA OK Interrup 7 */ 586*4882a593Smuzhiyun #define IMR_BCNDOK6 BIT(19) /* Beacon Queue DMA OK Interrup 6 */ 587*4882a593Smuzhiyun #define IMR_BCNDOK5 BIT(18) /* Beacon Queue DMA OK Interrup 5 */ 588*4882a593Smuzhiyun #define IMR_BCNDOK4 BIT(17) /* Beacon Queue DMA OK Interrup 4 */ 589*4882a593Smuzhiyun #define IMR_BCNDOK3 BIT(16) /* Beacon Queue DMA OK Interrup 3 */ 590*4882a593Smuzhiyun #define IMR_BCNDOK2 BIT(15) /* Beacon Queue DMA OK Interrup 2 */ 591*4882a593Smuzhiyun #define IMR_BCNDOK1 BIT(14) /* Beacon Queue DMA OK Interrup 1 */ 592*4882a593Smuzhiyun #define IMR_ATIMEND_E BIT(13) /* ATIM Window End Extension for Win7 */ 593*4882a593Smuzhiyun #define IMR_TXERR BIT(11) /* Tx Error Flag Interrupt Status, 594*4882a593Smuzhiyun * write 1 clear. 595*4882a593Smuzhiyun */ 596*4882a593Smuzhiyun #define IMR_RXERR BIT(10) /* Rx Error Flag INT Status, 597*4882a593Smuzhiyun * Write 1 clear 598*4882a593Smuzhiyun */ 599*4882a593Smuzhiyun #define IMR_TXFOVW BIT(9) /* Transmit FIFO Overflow */ 600*4882a593Smuzhiyun #define IMR_RXFOVW BIT(8) /* Receive FIFO Overflow */ 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun #define HWSET_MAX_SIZE 512 603*4882a593Smuzhiyun #define EFUSE_MAX_SECTION 64 604*4882a593Smuzhiyun #define EFUSE_REAL_CONTENT_LEN 256 605*4882a593Smuzhiyun #define EFUSE_OOB_PROTECT_BYTES 18 /* PG data exclude header, 606*4882a593Smuzhiyun * dummy 7 bytes frome CP test 607*4882a593Smuzhiyun * and reserved 1byte. 608*4882a593Smuzhiyun */ 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun #define EEPROM_DEFAULT_TSSI 0x0 611*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPOWERDIFF 0x0 612*4882a593Smuzhiyun #define EEPROM_DEFAULT_CRYSTALCAP 0x5 613*4882a593Smuzhiyun #define EEPROM_DEFAULT_BOARDTYPE 0x02 614*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPOWER 0x1010 615*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT2T_TXPWR 0x10 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3 618*4882a593Smuzhiyun #define EEPROM_DEFAULT_THERMALMETER 0x18 619*4882a593Smuzhiyun #define EEPROM_DEFAULT_ANTTXPOWERDIFF 0x0 620*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP 0x5 621*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPOWERLEVEL 0x22 622*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT40_2SDIFF 0x0 623*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT20_DIFF 2 624*4882a593Smuzhiyun #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3 625*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0 626*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define RF_OPTION1 0x79 629*4882a593Smuzhiyun #define RF_OPTION2 0x7A 630*4882a593Smuzhiyun #define RF_OPTION3 0x7B 631*4882a593Smuzhiyun #define EEPROM_RF_BT_SETTING_8723B 0xC3 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun #define EEPROM_DEFAULT_PID 0x1234 634*4882a593Smuzhiyun #define EEPROM_DEFAULT_VID 0x5678 635*4882a593Smuzhiyun #define EEPROM_DEFAULT_CUSTOMERID 0xAB 636*4882a593Smuzhiyun #define EEPROM_DEFAULT_SUBCUSTOMERID 0xCD 637*4882a593Smuzhiyun #define EEPROM_DEFAULT_VERSION 0 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_FCC 0x0 640*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_IC 0x1 641*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_ETSI 0x2 642*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_SPAIN 0x3 643*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_FRANCE 0x4 644*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_MKK 0x5 645*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_MKK1 0x6 646*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7 647*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_TELEC 0x8 648*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9 649*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA 650*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_NCC 0xB 651*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun #define EEPROM_CID_DEFAULT 0x0 654*4882a593Smuzhiyun #define EEPROM_CID_TOSHIBA 0x4 655*4882a593Smuzhiyun #define EEPROM_CID_CCX 0x10 656*4882a593Smuzhiyun #define EEPROM_CID_QMI 0x0D 657*4882a593Smuzhiyun #define EEPROM_CID_WHQL 0xFE 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun #define RTL8723BE_EEPROM_ID 0x8129 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun #define EEPROM_HPON 0x02 662*4882a593Smuzhiyun #define EEPROM_CLK 0x06 663*4882a593Smuzhiyun #define EEPROM_TESTR 0x08 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun #define EEPROM_TXPOWERCCK 0x10 666*4882a593Smuzhiyun #define EEPROM_TXPOWERHT40_1S 0x16 667*4882a593Smuzhiyun #define EEPROM_TXPOWERHT20DIFF 0x1B 668*4882a593Smuzhiyun #define EEPROM_TXPOWER_OFDMDIFF 0x1B 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #define EEPROM_TX_PWR_INX 0x10 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun #define EEPROM_CHANNELPLAN 0xB8 673*4882a593Smuzhiyun #define EEPROM_XTAL_8723BE 0xB9 674*4882a593Smuzhiyun #define EEPROM_THERMAL_METER_88E 0xBA 675*4882a593Smuzhiyun #define EEPROM_IQK_LCK_88E 0xBB 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun #define EEPROM_RF_BOARD_OPTION_88E 0xC1 678*4882a593Smuzhiyun #define EEPROM_RF_FEATURE_OPTION_88E 0xC2 679*4882a593Smuzhiyun #define EEPROM_RF_BT_SETTING_88E 0xC3 680*4882a593Smuzhiyun #define EEPROM_VERSION 0xC4 681*4882a593Smuzhiyun #define EEPROM_CUSTOMER_ID 0xC5 682*4882a593Smuzhiyun #define EEPROM_RF_ANTENNA_OPT_88E 0xC9 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun #define EEPROM_MAC_ADDR 0xD0 685*4882a593Smuzhiyun #define EEPROM_VID 0xD6 686*4882a593Smuzhiyun #define EEPROM_DID 0xD8 687*4882a593Smuzhiyun #define EEPROM_SVID 0xDA 688*4882a593Smuzhiyun #define EEPROM_SMID 0xDC 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun #define STOPBECON BIT(6) 691*4882a593Smuzhiyun #define STOPHIGHT BIT(5) 692*4882a593Smuzhiyun #define STOPMGT BIT(4) 693*4882a593Smuzhiyun #define STOPVO BIT(3) 694*4882a593Smuzhiyun #define STOPVI BIT(2) 695*4882a593Smuzhiyun #define STOPBE BIT(1) 696*4882a593Smuzhiyun #define STOPBK BIT(0) 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define RCR_APPFCS BIT(31) 699*4882a593Smuzhiyun #define RCR_APP_MIC BIT(30) 700*4882a593Smuzhiyun #define RCR_APP_ICV BIT(29) 701*4882a593Smuzhiyun #define RCR_APP_PHYST_RXFF BIT(28) 702*4882a593Smuzhiyun #define RCR_APP_BA_SSN BIT(27) 703*4882a593Smuzhiyun #define RCR_ENMBID BIT(24) 704*4882a593Smuzhiyun #define RCR_LSIGEN BIT(23) 705*4882a593Smuzhiyun #define RCR_MFBEN BIT(22) 706*4882a593Smuzhiyun #define RCR_HTC_LOC_CTRL BIT(14) 707*4882a593Smuzhiyun #define RCR_AMF BIT(13) 708*4882a593Smuzhiyun #define RCR_ACF BIT(12) 709*4882a593Smuzhiyun #define RCR_ADF BIT(11) 710*4882a593Smuzhiyun #define RCR_AICV BIT(9) 711*4882a593Smuzhiyun #define RCR_ACRC32 BIT(8) 712*4882a593Smuzhiyun #define RCR_CBSSID_BCN BIT(7) 713*4882a593Smuzhiyun #define RCR_CBSSID_DATA BIT(6) 714*4882a593Smuzhiyun #define RCR_CBSSID RCR_CBSSID_DATA 715*4882a593Smuzhiyun #define RCR_APWRMGT BIT(5) 716*4882a593Smuzhiyun #define RCR_ADD3 BIT(4) 717*4882a593Smuzhiyun #define RCR_AB BIT(3) 718*4882a593Smuzhiyun #define RCR_AM BIT(2) 719*4882a593Smuzhiyun #define RCR_APM BIT(1) 720*4882a593Smuzhiyun #define RCR_AAP BIT(0) 721*4882a593Smuzhiyun #define RCR_MXDMA_OFFSET 8 722*4882a593Smuzhiyun #define RCR_FIFO_OFFSET 13 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun #define RSV_CTRL 0x001C 725*4882a593Smuzhiyun #define RD_CTRL 0x0524 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #define REG_USB_INFO 0xFE17 728*4882a593Smuzhiyun #define REG_USB_SPECIAL_OPTION 0xFE55 729*4882a593Smuzhiyun #define REG_USB_DMA_AGG_TO 0xFE5B 730*4882a593Smuzhiyun #define REG_USB_AGG_TO 0xFE5C 731*4882a593Smuzhiyun #define REG_USB_AGG_TH 0xFE5D 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun #define REG_USB_VID 0xFE60 734*4882a593Smuzhiyun #define REG_USB_PID 0xFE62 735*4882a593Smuzhiyun #define REG_USB_OPTIONAL 0xFE64 736*4882a593Smuzhiyun #define REG_USB_CHIRP_K 0xFE65 737*4882a593Smuzhiyun #define REG_USB_PHY 0xFE66 738*4882a593Smuzhiyun #define REG_USB_MAC_ADDR 0xFE70 739*4882a593Smuzhiyun #define REG_USB_HRPWM 0xFE58 740*4882a593Smuzhiyun #define REG_USB_HCPWM 0xFE57 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define SW18_FPWM BIT(3) 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun #define ISO_MD2PP BIT(0) 745*4882a593Smuzhiyun #define ISO_UA2USB BIT(1) 746*4882a593Smuzhiyun #define ISO_UD2CORE BIT(2) 747*4882a593Smuzhiyun #define ISO_PA2PCIE BIT(3) 748*4882a593Smuzhiyun #define ISO_PD2CORE BIT(4) 749*4882a593Smuzhiyun #define ISO_IP2MAC BIT(5) 750*4882a593Smuzhiyun #define ISO_DIOP BIT(6) 751*4882a593Smuzhiyun #define ISO_DIOE BIT(7) 752*4882a593Smuzhiyun #define ISO_EB2CORE BIT(8) 753*4882a593Smuzhiyun #define ISO_DIOR BIT(9) 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun #define PWC_EV25V BIT(14) 756*4882a593Smuzhiyun #define PWC_EV12V BIT(15) 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun #define FEN_BBRSTB BIT(0) 759*4882a593Smuzhiyun #define FEN_BB_GLB_RSTN BIT(1) 760*4882a593Smuzhiyun #define FEN_USBA BIT(2) 761*4882a593Smuzhiyun #define FEN_UPLL BIT(3) 762*4882a593Smuzhiyun #define FEN_USBD BIT(4) 763*4882a593Smuzhiyun #define FEN_DIO_PCIE BIT(5) 764*4882a593Smuzhiyun #define FEN_PCIEA BIT(6) 765*4882a593Smuzhiyun #define FEN_PPLL BIT(7) 766*4882a593Smuzhiyun #define FEN_PCIED BIT(8) 767*4882a593Smuzhiyun #define FEN_DIOE BIT(9) 768*4882a593Smuzhiyun #define FEN_CPUEN BIT(10) 769*4882a593Smuzhiyun #define FEN_DCORE BIT(11) 770*4882a593Smuzhiyun #define FEN_ELDR BIT(12) 771*4882a593Smuzhiyun #define FEN_DIO_RF BIT(13) 772*4882a593Smuzhiyun #define FEN_HWPDN BIT(14) 773*4882a593Smuzhiyun #define FEN_MREGEN BIT(15) 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun #define PFM_LDALL BIT(0) 776*4882a593Smuzhiyun #define PFM_ALDN BIT(1) 777*4882a593Smuzhiyun #define PFM_LDKP BIT(2) 778*4882a593Smuzhiyun #define PFM_WOWL BIT(3) 779*4882a593Smuzhiyun #define ENPDN BIT(4) 780*4882a593Smuzhiyun #define PDN_PL BIT(5) 781*4882a593Smuzhiyun #define APFM_ONMAC BIT(8) 782*4882a593Smuzhiyun #define APFM_OFF BIT(9) 783*4882a593Smuzhiyun #define APFM_RSM BIT(10) 784*4882a593Smuzhiyun #define AFSM_HSUS BIT(11) 785*4882a593Smuzhiyun #define AFSM_PCIE BIT(12) 786*4882a593Smuzhiyun #define APDM_MAC BIT(13) 787*4882a593Smuzhiyun #define APDM_HOST BIT(14) 788*4882a593Smuzhiyun #define APDM_HPDN BIT(15) 789*4882a593Smuzhiyun #define RDY_MACON BIT(16) 790*4882a593Smuzhiyun #define SUS_HOST BIT(17) 791*4882a593Smuzhiyun #define ROP_ALD BIT(20) 792*4882a593Smuzhiyun #define ROP_PWR BIT(21) 793*4882a593Smuzhiyun #define ROP_SPS BIT(22) 794*4882a593Smuzhiyun #define SOP_MRST BIT(25) 795*4882a593Smuzhiyun #define SOP_FUSE BIT(26) 796*4882a593Smuzhiyun #define SOP_ABG BIT(27) 797*4882a593Smuzhiyun #define SOP_AMB BIT(28) 798*4882a593Smuzhiyun #define SOP_RCK BIT(29) 799*4882a593Smuzhiyun #define SOP_A8M BIT(30) 800*4882a593Smuzhiyun #define XOP_BTCK BIT(31) 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define ANAD16V_EN BIT(0) 803*4882a593Smuzhiyun #define ANA8M BIT(1) 804*4882a593Smuzhiyun #define MACSLP BIT(4) 805*4882a593Smuzhiyun #define LOADER_CLK_EN BIT(5) 806*4882a593Smuzhiyun #define _80M_SSC_DIS BIT(7) 807*4882a593Smuzhiyun #define _80M_SSC_EN_HO BIT(8) 808*4882a593Smuzhiyun #define PHY_SSC_RSTB BIT(9) 809*4882a593Smuzhiyun #define SEC_CLK_EN BIT(10) 810*4882a593Smuzhiyun #define MAC_CLK_EN BIT(11) 811*4882a593Smuzhiyun #define SYS_CLK_EN BIT(12) 812*4882a593Smuzhiyun #define RING_CLK_EN BIT(13) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun #define BOOT_FROM_EEPROM BIT(4) 815*4882a593Smuzhiyun #define EEPROM_EN BIT(5) 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun #define AFE_BGEN BIT(0) 818*4882a593Smuzhiyun #define AFE_MBEN BIT(1) 819*4882a593Smuzhiyun #define MAC_ID_EN BIT(7) 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun #define WLOCK_ALL BIT(0) 822*4882a593Smuzhiyun #define WLOCK_00 BIT(1) 823*4882a593Smuzhiyun #define WLOCK_04 BIT(2) 824*4882a593Smuzhiyun #define WLOCK_08 BIT(3) 825*4882a593Smuzhiyun #define WLOCK_40 BIT(4) 826*4882a593Smuzhiyun #define R_DIS_PRST_0 BIT(5) 827*4882a593Smuzhiyun #define R_DIS_PRST_1 BIT(6) 828*4882a593Smuzhiyun #define LOCK_ALL_EN BIT(7) 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun #define RF_EN BIT(0) 831*4882a593Smuzhiyun #define RF_RSTB BIT(1) 832*4882a593Smuzhiyun #define RF_SDMRSTB BIT(2) 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun #define LDA15_EN BIT(0) 835*4882a593Smuzhiyun #define LDA15_STBY BIT(1) 836*4882a593Smuzhiyun #define LDA15_OBUF BIT(2) 837*4882a593Smuzhiyun #define LDA15_REG_VOS BIT(3) 838*4882a593Smuzhiyun #define _LDA15_VOADJ(x) (((x) & 0x7) << 4) 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun #define LDV12_EN BIT(0) 841*4882a593Smuzhiyun #define LDV12_SDBY BIT(1) 842*4882a593Smuzhiyun #define LPLDO_HSM BIT(2) 843*4882a593Smuzhiyun #define LPLDO_LSM_DIS BIT(3) 844*4882a593Smuzhiyun #define _LDV12_VADJ(x) (((x) & 0xF) << 4) 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun #define XTAL_EN BIT(0) 847*4882a593Smuzhiyun #define XTAL_BSEL BIT(1) 848*4882a593Smuzhiyun #define _XTAL_BOSC(x) (((x) & 0x3) << 2) 849*4882a593Smuzhiyun #define _XTAL_CADJ(x) (((x) & 0xF) << 4) 850*4882a593Smuzhiyun #define XTAL_GATE_USB BIT(8) 851*4882a593Smuzhiyun #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9) 852*4882a593Smuzhiyun #define XTAL_GATE_AFE BIT(11) 853*4882a593Smuzhiyun #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12) 854*4882a593Smuzhiyun #define XTAL_RF_GATE BIT(14) 855*4882a593Smuzhiyun #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15) 856*4882a593Smuzhiyun #define XTAL_GATE_DIG BIT(17) 857*4882a593Smuzhiyun #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18) 858*4882a593Smuzhiyun #define XTAL_BT_GATE BIT(20) 859*4882a593Smuzhiyun #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21) 860*4882a593Smuzhiyun #define _XTAL_GPIO(x) (((x) & 0x7) << 23) 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun #define CKDLY_AFE BIT(26) 863*4882a593Smuzhiyun #define CKDLY_USB BIT(27) 864*4882a593Smuzhiyun #define CKDLY_DIG BIT(28) 865*4882a593Smuzhiyun #define CKDLY_BT BIT(29) 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun #define APLL_EN BIT(0) 868*4882a593Smuzhiyun #define APLL_320_EN BIT(1) 869*4882a593Smuzhiyun #define APLL_FREF_SEL BIT(2) 870*4882a593Smuzhiyun #define APLL_EDGE_SEL BIT(3) 871*4882a593Smuzhiyun #define APLL_WDOGB BIT(4) 872*4882a593Smuzhiyun #define APLL_LPFEN BIT(5) 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun #define APLL_REF_CLK_13MHZ 0x1 875*4882a593Smuzhiyun #define APLL_REF_CLK_19_2MHZ 0x2 876*4882a593Smuzhiyun #define APLL_REF_CLK_20MHZ 0x3 877*4882a593Smuzhiyun #define APLL_REF_CLK_25MHZ 0x4 878*4882a593Smuzhiyun #define APLL_REF_CLK_26MHZ 0x5 879*4882a593Smuzhiyun #define APLL_REF_CLK_38_4MHZ 0x6 880*4882a593Smuzhiyun #define APLL_REF_CLK_40MHZ 0x7 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun #define APLL_320EN BIT(14) 883*4882a593Smuzhiyun #define APLL_80EN BIT(15) 884*4882a593Smuzhiyun #define APLL_1MEN BIT(24) 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun #define ALD_EN BIT(18) 887*4882a593Smuzhiyun #define EF_PD BIT(19) 888*4882a593Smuzhiyun #define EF_FLAG BIT(31) 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun #define EF_TRPT BIT(7) 891*4882a593Smuzhiyun #define LDOE25_EN BIT(31) 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun #define RSM_EN BIT(0) 894*4882a593Smuzhiyun #define TIMER_EN BIT(4) 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun #define TRSW0EN BIT(2) 897*4882a593Smuzhiyun #define TRSW1EN BIT(3) 898*4882a593Smuzhiyun #define EROM_EN BIT(4) 899*4882a593Smuzhiyun #define ENBT BIT(5) 900*4882a593Smuzhiyun #define ENUART BIT(8) 901*4882a593Smuzhiyun #define UART_910 BIT(9) 902*4882a593Smuzhiyun #define ENPMAC BIT(10) 903*4882a593Smuzhiyun #define SIC_SWRST BIT(11) 904*4882a593Smuzhiyun #define ENSIC BIT(12) 905*4882a593Smuzhiyun #define SIC_23 BIT(13) 906*4882a593Smuzhiyun #define ENHDP BIT(14) 907*4882a593Smuzhiyun #define SIC_LBK BIT(15) 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define LED0PL BIT(4) 910*4882a593Smuzhiyun #define LED1PL BIT(12) 911*4882a593Smuzhiyun #define LED0DIS BIT(7) 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun #define MCUFWDL_EN BIT(0) 914*4882a593Smuzhiyun #define MCUFWDL_RDY BIT(1) 915*4882a593Smuzhiyun #define FWDL_CHKSUM_RPT BIT(2) 916*4882a593Smuzhiyun #define MACINI_RDY BIT(3) 917*4882a593Smuzhiyun #define BBINI_RDY BIT(4) 918*4882a593Smuzhiyun #define RFINI_RDY BIT(5) 919*4882a593Smuzhiyun #define WINTINI_RDY BIT(6) 920*4882a593Smuzhiyun #define CPRST BIT(23) 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun #define XCLK_VLD BIT(0) 923*4882a593Smuzhiyun #define ACLK_VLD BIT(1) 924*4882a593Smuzhiyun #define UCLK_VLD BIT(2) 925*4882a593Smuzhiyun #define PCLK_VLD BIT(3) 926*4882a593Smuzhiyun #define PCIRSTB BIT(4) 927*4882a593Smuzhiyun #define V15_VLD BIT(5) 928*4882a593Smuzhiyun #define TRP_B15V_EN BIT(7) 929*4882a593Smuzhiyun #define SIC_IDLE BIT(8) 930*4882a593Smuzhiyun #define BD_MAC2 BIT(9) 931*4882a593Smuzhiyun #define BD_MAC1 BIT(10) 932*4882a593Smuzhiyun #define IC_MACPHY_MODE BIT(11) 933*4882a593Smuzhiyun #define VENDOR_ID BIT(19) 934*4882a593Smuzhiyun #define PAD_HWPD_IDN BIT(22) 935*4882a593Smuzhiyun #define TRP_VAUX_EN BIT(23) 936*4882a593Smuzhiyun #define TRP_BT_EN BIT(24) 937*4882a593Smuzhiyun #define BD_PKG_SEL BIT(25) 938*4882a593Smuzhiyun #define BD_HCI_SEL BIT(26) 939*4882a593Smuzhiyun #define TYPE_ID BIT(27) 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun #define CHIP_VER_RTL_MASK 0xF000 942*4882a593Smuzhiyun #define CHIP_VER_RTL_SHIFT 12 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun #define REG_LBMODE (REG_CR + 3) 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun #define HCI_TXDMA_EN BIT(0) 947*4882a593Smuzhiyun #define HCI_RXDMA_EN BIT(1) 948*4882a593Smuzhiyun #define TXDMA_EN BIT(2) 949*4882a593Smuzhiyun #define RXDMA_EN BIT(3) 950*4882a593Smuzhiyun #define PROTOCOL_EN BIT(4) 951*4882a593Smuzhiyun #define SCHEDULE_EN BIT(5) 952*4882a593Smuzhiyun #define MACTXEN BIT(6) 953*4882a593Smuzhiyun #define MACRXEN BIT(7) 954*4882a593Smuzhiyun #define ENSWBCN BIT(8) 955*4882a593Smuzhiyun #define ENSEC BIT(9) 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun #define _NETTYPE(x) (((x) & 0x3) << 16) 958*4882a593Smuzhiyun #define MASK_NETTYPE 0x30000 959*4882a593Smuzhiyun #define NT_NO_LINK 0x0 960*4882a593Smuzhiyun #define NT_LINK_AD_HOC 0x1 961*4882a593Smuzhiyun #define NT_LINK_AP 0x2 962*4882a593Smuzhiyun #define NT_AS_AP 0x3 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun #define _LBMODE(x) (((x) & 0xF) << 24) 965*4882a593Smuzhiyun #define MASK_LBMODE 0xF000000 966*4882a593Smuzhiyun #define LOOPBACK_NORMAL 0x0 967*4882a593Smuzhiyun #define LOOPBACK_IMMEDIATELY 0xB 968*4882a593Smuzhiyun #define LOOPBACK_MAC_DELAY 0x3 969*4882a593Smuzhiyun #define LOOPBACK_PHY 0x1 970*4882a593Smuzhiyun #define LOOPBACK_DMA 0x7 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun #define GET_RX_PAGE_SIZE(value) ((value) & 0xF) 973*4882a593Smuzhiyun #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4) 974*4882a593Smuzhiyun #define _PSRX_MASK 0xF 975*4882a593Smuzhiyun #define _PSTX_MASK 0xF0 976*4882a593Smuzhiyun #define _PSRX(x) (x) 977*4882a593Smuzhiyun #define _PSTX(x) ((x) << 4) 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun #define PBP_64 0x0 980*4882a593Smuzhiyun #define PBP_128 0x1 981*4882a593Smuzhiyun #define PBP_256 0x2 982*4882a593Smuzhiyun #define PBP_512 0x3 983*4882a593Smuzhiyun #define PBP_1024 0x4 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun #define RXDMA_ARBBW_EN BIT(0) 986*4882a593Smuzhiyun #define RXSHFT_EN BIT(1) 987*4882a593Smuzhiyun #define RXDMA_AGG_EN BIT(2) 988*4882a593Smuzhiyun #define QS_VO_QUEUE BIT(8) 989*4882a593Smuzhiyun #define QS_VI_QUEUE BIT(9) 990*4882a593Smuzhiyun #define QS_BE_QUEUE BIT(10) 991*4882a593Smuzhiyun #define QS_BK_QUEUE BIT(11) 992*4882a593Smuzhiyun #define QS_MANAGER_QUEUE BIT(12) 993*4882a593Smuzhiyun #define QS_HIGH_QUEUE BIT(13) 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun #define HQSEL_VOQ BIT(0) 996*4882a593Smuzhiyun #define HQSEL_VIQ BIT(1) 997*4882a593Smuzhiyun #define HQSEL_BEQ BIT(2) 998*4882a593Smuzhiyun #define HQSEL_BKQ BIT(3) 999*4882a593Smuzhiyun #define HQSEL_MGTQ BIT(4) 1000*4882a593Smuzhiyun #define HQSEL_HIQ BIT(5) 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14) 1003*4882a593Smuzhiyun #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12) 1004*4882a593Smuzhiyun #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10) 1005*4882a593Smuzhiyun #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8) 1006*4882a593Smuzhiyun #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6) 1007*4882a593Smuzhiyun #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4) 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun #define QUEUE_LOW 1 1010*4882a593Smuzhiyun #define QUEUE_NORMAL 2 1011*4882a593Smuzhiyun #define QUEUE_HIGH 3 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun #define _LLT_NO_ACTIVE 0x0 1014*4882a593Smuzhiyun #define _LLT_WRITE_ACCESS 0x1 1015*4882a593Smuzhiyun #define _LLT_READ_ACCESS 0x2 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun #define _LLT_INIT_DATA(x) ((x) & 0xFF) 1018*4882a593Smuzhiyun #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8) 1019*4882a593Smuzhiyun #define _LLT_OP(x) (((x) & 0x3) << 30) 1020*4882a593Smuzhiyun #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3) 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun #define BB_WRITE_READ_MASK (BIT(31) | BIT(30)) 1023*4882a593Smuzhiyun #define BB_WRITE_EN BIT(30) 1024*4882a593Smuzhiyun #define BB_READ_EN BIT(31) 1025*4882a593Smuzhiyun 1026*4882a593Smuzhiyun #define _HPQ(x) ((x) & 0xFF) 1027*4882a593Smuzhiyun #define _LPQ(x) (((x) & 0xFF) << 8) 1028*4882a593Smuzhiyun #define _PUBQ(x) (((x) & 0xFF) << 16) 1029*4882a593Smuzhiyun #define _NPQ(x) ((x) & 0xFF) 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun #define HPQ_PUBLIC_DIS BIT(24) 1032*4882a593Smuzhiyun #define LPQ_PUBLIC_DIS BIT(25) 1033*4882a593Smuzhiyun #define LD_RQPN BIT(31) 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun #define BCN_VALID BIT(16) 1036*4882a593Smuzhiyun #define BCN_HEAD(x) (((x) & 0xFF) << 8) 1037*4882a593Smuzhiyun #define BCN_HEAD_MASK 0xFF00 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun #define BLK_DESC_NUM_SHIFT 4 1040*4882a593Smuzhiyun #define BLK_DESC_NUM_MASK 0xF 1041*4882a593Smuzhiyun 1042*4882a593Smuzhiyun #define DROP_DATA_EN BIT(9) 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun #define EN_AMPDU_RTY_NEW BIT(7) 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define _INIRTSMCS_SEL(x) ((x) & 0x3F) 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun #define _SPEC_SIFS_CCK(x) ((x) & 0xFF) 1049*4882a593Smuzhiyun #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8) 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun #define RATE_REG_BITMAP_ALL 0xFFFFF 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun #define _RRSC_BITMAP(x) ((x) & 0xFFFFF) 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun #define _RRSR_RSC(x) (((x) & 0x3) << 21) 1056*4882a593Smuzhiyun #define RRSR_RSC_RESERVED 0x0 1057*4882a593Smuzhiyun #define RRSR_RSC_UPPER_SUBCHANNEL 0x1 1058*4882a593Smuzhiyun #define RRSR_RSC_LOWER_SUBCHANNEL 0x2 1059*4882a593Smuzhiyun #define RRSR_RSC_DUPLICATE_MODE 0x3 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun #define USE_SHORT_G1 BIT(20) 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun #define _AGGLMT_MCS0(x) ((x) & 0xF) 1064*4882a593Smuzhiyun #define _AGGLMT_MCS1(x) (((x) & 0xF) << 4) 1065*4882a593Smuzhiyun #define _AGGLMT_MCS2(x) (((x) & 0xF) << 8) 1066*4882a593Smuzhiyun #define _AGGLMT_MCS3(x) (((x) & 0xF) << 12) 1067*4882a593Smuzhiyun #define _AGGLMT_MCS4(x) (((x) & 0xF) << 16) 1068*4882a593Smuzhiyun #define _AGGLMT_MCS5(x) (((x) & 0xF) << 20) 1069*4882a593Smuzhiyun #define _AGGLMT_MCS6(x) (((x) & 0xF) << 24) 1070*4882a593Smuzhiyun #define _AGGLMT_MCS7(x) (((x) & 0xF) << 28) 1071*4882a593Smuzhiyun 1072*4882a593Smuzhiyun #define RETRY_LIMIT_SHORT_SHIFT 8 1073*4882a593Smuzhiyun #define RETRY_LIMIT_LONG_SHIFT 0 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define _DARF_RC1(x) ((x) & 0x1F) 1076*4882a593Smuzhiyun #define _DARF_RC2(x) (((x) & 0x1F) << 8) 1077*4882a593Smuzhiyun #define _DARF_RC3(x) (((x) & 0x1F) << 16) 1078*4882a593Smuzhiyun #define _DARF_RC4(x) (((x) & 0x1F) << 24) 1079*4882a593Smuzhiyun #define _DARF_RC5(x) ((x) & 0x1F) 1080*4882a593Smuzhiyun #define _DARF_RC6(x) (((x) & 0x1F) << 8) 1081*4882a593Smuzhiyun #define _DARF_RC7(x) (((x) & 0x1F) << 16) 1082*4882a593Smuzhiyun #define _DARF_RC8(x) (((x) & 0x1F) << 24) 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun #define _RARF_RC1(x) ((x) & 0x1F) 1085*4882a593Smuzhiyun #define _RARF_RC2(x) (((x) & 0x1F) << 8) 1086*4882a593Smuzhiyun #define _RARF_RC3(x) (((x) & 0x1F) << 16) 1087*4882a593Smuzhiyun #define _RARF_RC4(x) (((x) & 0x1F) << 24) 1088*4882a593Smuzhiyun #define _RARF_RC5(x) ((x) & 0x1F) 1089*4882a593Smuzhiyun #define _RARF_RC6(x) (((x) & 0x1F) << 8) 1090*4882a593Smuzhiyun #define _RARF_RC7(x) (((x) & 0x1F) << 16) 1091*4882a593Smuzhiyun #define _RARF_RC8(x) (((x) & 0x1F) << 24) 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun #define AC_PARAM_TXOP_LIMIT_OFFSET 16 1094*4882a593Smuzhiyun #define AC_PARAM_ECW_MAX_OFFSET 12 1095*4882a593Smuzhiyun #define AC_PARAM_ECW_MIN_OFFSET 8 1096*4882a593Smuzhiyun #define AC_PARAM_AIFS_OFFSET 0 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun #define _AIFS(x) (x) 1099*4882a593Smuzhiyun #define _ECW_MAX_MIN(x) ((x) << 8) 1100*4882a593Smuzhiyun #define _TXOP_LIMIT(x) ((x) << 16) 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define _BCNIFS(x) ((x) & 0xFF) 1103*4882a593Smuzhiyun #define _BCNECW(x) ((((x) & 0xF)) << 8) 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun #define _LRL(x) ((x) & 0x3F) 1106*4882a593Smuzhiyun #define _SRL(x) (((x) & 0x3F) << 8) 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun #define _SIFS_CCK_CTX(x) ((x) & 0xFF) 1109*4882a593Smuzhiyun #define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8) 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun #define _SIFS_OFDM_CTX(x) ((x) & 0xFF) 1112*4882a593Smuzhiyun #define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8) 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun #define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8) 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun #define DIS_EDCA_CNT_DWN BIT(11) 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun #define EN_MBSSID BIT(1) 1119*4882a593Smuzhiyun #define EN_TXBCN_RPT BIT(2) 1120*4882a593Smuzhiyun #define EN_BCN_FUNCTION BIT(3) 1121*4882a593Smuzhiyun 1122*4882a593Smuzhiyun #define TSFTR_RST BIT(0) 1123*4882a593Smuzhiyun #define TSFTR1_RST BIT(1) 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun #define STOP_BCNQ BIT(6) 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4) 1128*4882a593Smuzhiyun #define DIS_TSF_UDT0_TEST_CHIP BIT(5) 1129*4882a593Smuzhiyun 1130*4882a593Smuzhiyun #define ACMHW_HWEN BIT(0) 1131*4882a593Smuzhiyun #define ACMHW_BEQEN BIT(1) 1132*4882a593Smuzhiyun #define ACMHW_VIQEN BIT(2) 1133*4882a593Smuzhiyun #define ACMHW_VOQEN BIT(3) 1134*4882a593Smuzhiyun #define ACMHW_BEQSTATUS BIT(4) 1135*4882a593Smuzhiyun #define ACMHW_VIQSTATUS BIT(5) 1136*4882a593Smuzhiyun #define ACMHW_VOQSTATUS BIT(6) 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun #define APSDOFF BIT(6) 1139*4882a593Smuzhiyun #define APSDOFF_STATUS BIT(7) 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun #define BW_20MHZ BIT(2) 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun #define RATE_BITMAP_ALL 0xFFFFF 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define TSFRST BIT(0) 1148*4882a593Smuzhiyun #define DIS_GCLK BIT(1) 1149*4882a593Smuzhiyun #define PAD_SEL BIT(2) 1150*4882a593Smuzhiyun #define PWR_ST BIT(6) 1151*4882a593Smuzhiyun #define PWRBIT_OW_EN BIT(7) 1152*4882a593Smuzhiyun #define ACRC BIT(8) 1153*4882a593Smuzhiyun #define CFENDFORM BIT(9) 1154*4882a593Smuzhiyun #define ICV BIT(10) 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun #define AAP BIT(0) 1157*4882a593Smuzhiyun #define APM BIT(1) 1158*4882a593Smuzhiyun #define AM BIT(2) 1159*4882a593Smuzhiyun #define AB BIT(3) 1160*4882a593Smuzhiyun #define ADD3 BIT(4) 1161*4882a593Smuzhiyun #define APWRMGT BIT(5) 1162*4882a593Smuzhiyun #define CBSSID BIT(6) 1163*4882a593Smuzhiyun #define CBSSID_DATA BIT(6) 1164*4882a593Smuzhiyun #define CBSSID_BCN BIT(7) 1165*4882a593Smuzhiyun #define ACRC32 BIT(8) 1166*4882a593Smuzhiyun #define AICV BIT(9) 1167*4882a593Smuzhiyun #define ADF BIT(11) 1168*4882a593Smuzhiyun #define ACF BIT(12) 1169*4882a593Smuzhiyun #define AMF BIT(13) 1170*4882a593Smuzhiyun #define HTC_LOC_CTRL BIT(14) 1171*4882a593Smuzhiyun #define UC_DATA_EN BIT(16) 1172*4882a593Smuzhiyun #define BM_DATA_EN BIT(17) 1173*4882a593Smuzhiyun #define MFBEN BIT(22) 1174*4882a593Smuzhiyun #define LSIGEN BIT(23) 1175*4882a593Smuzhiyun #define ENMBID BIT(24) 1176*4882a593Smuzhiyun #define APP_BASSN BIT(27) 1177*4882a593Smuzhiyun #define APP_PHYSTS BIT(28) 1178*4882a593Smuzhiyun #define APP_ICV BIT(29) 1179*4882a593Smuzhiyun #define APP_MIC BIT(30) 1180*4882a593Smuzhiyun #define APP_FCS BIT(31) 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun #define _MIN_SPACE(x) ((x) & 0x7) 1183*4882a593Smuzhiyun #define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3) 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_PPDU 0 1186*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_FALSE_ALARM 1 1187*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_MPDU_OK 2 1188*4882a593Smuzhiyun #define RXERR_TYPE_OFDM_MPDU_FAIL 3 1189*4882a593Smuzhiyun #define RXERR_TYPE_CCK_PPDU 4 1190*4882a593Smuzhiyun #define RXERR_TYPE_CCK_FALSE_ALARM 5 1191*4882a593Smuzhiyun #define RXERR_TYPE_CCK_MPDU_OK 6 1192*4882a593Smuzhiyun #define RXERR_TYPE_CCK_MPDU_FAIL 7 1193*4882a593Smuzhiyun #define RXERR_TYPE_HT_PPDU 8 1194*4882a593Smuzhiyun #define RXERR_TYPE_HT_FALSE_ALARM 9 1195*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_TOTAL 10 1196*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_OK 11 1197*4882a593Smuzhiyun #define RXERR_TYPE_HT_MPDU_FAIL 12 1198*4882a593Smuzhiyun #define RXERR_TYPE_RX_FULL_DROP 15 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun #define RXERR_COUNTER_MASK 0xFFFFF 1201*4882a593Smuzhiyun #define RXERR_RPT_RST BIT(27) 1202*4882a593Smuzhiyun #define _RXERR_RPT_SEL(type) ((type) << 28) 1203*4882a593Smuzhiyun 1204*4882a593Smuzhiyun #define SCR_TXUSEDK BIT(0) 1205*4882a593Smuzhiyun #define SCR_RXUSEDK BIT(1) 1206*4882a593Smuzhiyun #define SCR_TXENCENABLE BIT(2) 1207*4882a593Smuzhiyun #define SCR_RXDECENABLE BIT(3) 1208*4882a593Smuzhiyun #define SCR_SKBYA2 BIT(4) 1209*4882a593Smuzhiyun #define SCR_NOSKMC BIT(5) 1210*4882a593Smuzhiyun #define SCR_TXBCUSEDK BIT(6) 1211*4882a593Smuzhiyun #define SCR_RXBCUSEDK BIT(7) 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun #define XCLK_VLD BIT(0) 1214*4882a593Smuzhiyun #define ACLK_VLD BIT(1) 1215*4882a593Smuzhiyun #define UCLK_VLD BIT(2) 1216*4882a593Smuzhiyun #define PCLK_VLD BIT(3) 1217*4882a593Smuzhiyun #define PCIRSTB BIT(4) 1218*4882a593Smuzhiyun #define V15_VLD BIT(5) 1219*4882a593Smuzhiyun #define TRP_B15V_EN BIT(7) 1220*4882a593Smuzhiyun #define SIC_IDLE BIT(8) 1221*4882a593Smuzhiyun #define BD_MAC2 BIT(9) 1222*4882a593Smuzhiyun #define BD_MAC1 BIT(10) 1223*4882a593Smuzhiyun #define IC_MACPHY_MODE BIT(11) 1224*4882a593Smuzhiyun #define BT_FUNC BIT(16) 1225*4882a593Smuzhiyun #define VENDOR_ID BIT(19) 1226*4882a593Smuzhiyun #define PAD_HWPD_IDN BIT(22) 1227*4882a593Smuzhiyun #define TRP_VAUX_EN BIT(23) 1228*4882a593Smuzhiyun #define TRP_BT_EN BIT(24) 1229*4882a593Smuzhiyun #define BD_PKG_SEL BIT(25) 1230*4882a593Smuzhiyun #define BD_HCI_SEL BIT(26) 1231*4882a593Smuzhiyun #define TYPE_ID BIT(27) 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun #define USB_IS_HIGH_SPEED 0 1234*4882a593Smuzhiyun #define USB_IS_FULL_SPEED 1 1235*4882a593Smuzhiyun #define USB_SPEED_MASK BIT(5) 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun #define USB_NORMAL_SIE_EP_MASK 0xF 1238*4882a593Smuzhiyun #define USB_NORMAL_SIE_EP_SHIFT 4 1239*4882a593Smuzhiyun 1240*4882a593Smuzhiyun #define USB_TEST_EP_MASK 0x30 1241*4882a593Smuzhiyun #define USB_TEST_EP_SHIFT 4 1242*4882a593Smuzhiyun 1243*4882a593Smuzhiyun #define USB_AGG_EN BIT(3) 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun #define MAC_ADDR_LEN 6 1246*4882a593Smuzhiyun #define LAST_ENTRY_OF_TX_PKT_BUFFER 175/*255 88e*/ 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun #define POLLING_LLT_THRESHOLD 20 1249*4882a593Smuzhiyun #define POLLING_READY_TIMEOUT_COUNT 3000 1250*4882a593Smuzhiyun 1251*4882a593Smuzhiyun #define MAX_MSS_DENSITY_2T 0x13 1252*4882a593Smuzhiyun #define MAX_MSS_DENSITY_1T 0x0A 1253*4882a593Smuzhiyun 1254*4882a593Smuzhiyun #define EPROM_CMD_OPERATING_MODE_MASK ((1<<7)|(1<<6)) 1255*4882a593Smuzhiyun #define EPROM_CMD_CONFIG 0x3 1256*4882a593Smuzhiyun #define EPROM_CMD_LOAD 1 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun #define HWSET_MAX_SIZE_92S HWSET_MAX_SIZE 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun #define HAL_8192C_HW_GPIO_WPS_BIT BIT(2) 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun #define RPMAC_RESET 0x100 1263*4882a593Smuzhiyun #define RPMAC_TXSTART 0x104 1264*4882a593Smuzhiyun #define RPMAC_TXLEGACYSIG 0x108 1265*4882a593Smuzhiyun #define RPMAC_TXHTSIG1 0x10c 1266*4882a593Smuzhiyun #define RPMAC_TXHTSIG2 0x110 1267*4882a593Smuzhiyun #define RPMAC_PHYDEBUG 0x114 1268*4882a593Smuzhiyun #define RPMAC_TXPACKETNUM 0x118 1269*4882a593Smuzhiyun #define RPMAC_TXIDLE 0x11c 1270*4882a593Smuzhiyun #define RPMAC_TXMACHEADER0 0x120 1271*4882a593Smuzhiyun #define RPMAC_TXMACHEADER1 0x124 1272*4882a593Smuzhiyun #define RPMAC_TXMACHEADER2 0x128 1273*4882a593Smuzhiyun #define RPMAC_TXMACHEADER3 0x12c 1274*4882a593Smuzhiyun #define RPMAC_TXMACHEADER4 0x130 1275*4882a593Smuzhiyun #define RPMAC_TXMACHEADER5 0x134 1276*4882a593Smuzhiyun #define RPMAC_TXDADATYPE 0x138 1277*4882a593Smuzhiyun #define RPMAC_TXRANDOMSEED 0x13c 1278*4882a593Smuzhiyun #define RPMAC_CCKPLCPPREAMBLE 0x140 1279*4882a593Smuzhiyun #define RPMAC_CCKPLCPHEADER 0x144 1280*4882a593Smuzhiyun #define RPMAC_CCKCRC16 0x148 1281*4882a593Smuzhiyun #define RPMAC_OFDMRXCRC32OK 0x170 1282*4882a593Smuzhiyun #define RPMAC_OFDMRXCRC32ER 0x174 1283*4882a593Smuzhiyun #define RPMAC_OFDMRXPARITYER 0x178 1284*4882a593Smuzhiyun #define RPMAC_OFDMRXCRC8ER 0x17c 1285*4882a593Smuzhiyun #define RPMAC_CCKCRXRC16ER 0x180 1286*4882a593Smuzhiyun #define RPMAC_CCKCRXRC32ER 0x184 1287*4882a593Smuzhiyun #define RPMAC_CCKCRXRC32OK 0x188 1288*4882a593Smuzhiyun #define RPMAC_TXSTATUS 0x18c 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun #define RFPGA0_RFMOD 0x800 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun #define RFPGA0_TXINFO 0x804 1293*4882a593Smuzhiyun #define RFPGA0_PSDFUNCTION 0x808 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun #define RFPGA0_TXGAINSTAGE 0x80c 1296*4882a593Smuzhiyun 1297*4882a593Smuzhiyun #define RFPGA0_RFTIMING1 0x810 1298*4882a593Smuzhiyun #define RFPGA0_RFTIMING2 0x814 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun #define RFPGA0_XA_HSSIPARAMETER1 0x820 1301*4882a593Smuzhiyun #define RFPGA0_XA_HSSIPARAMETER2 0x824 1302*4882a593Smuzhiyun #define RFPGA0_XB_HSSIPARAMETER1 0x828 1303*4882a593Smuzhiyun #define RFPGA0_XB_HSSIPARAMETER2 0x82c 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun #define RFPGA0_XA_LSSIPARAMETER 0x840 1306*4882a593Smuzhiyun #define RFPGA0_XB_LSSIPARAMETER 0x844 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun #define RFPGA0_RFWAKEUPPARAMETER 0x850 1309*4882a593Smuzhiyun #define RFPGA0_RFSLEEPUPPARAMETER 0x854 1310*4882a593Smuzhiyun 1311*4882a593Smuzhiyun #define RFPGA0_XAB_SWITCHCONTROL 0x858 1312*4882a593Smuzhiyun #define RFPGA0_XCD_SWITCHCONTROL 0x85c 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun #define RFPGA0_XA_RFINTERFACEOE 0x860 1315*4882a593Smuzhiyun #define RFPGA0_XB_RFINTERFACEOE 0x864 1316*4882a593Smuzhiyun 1317*4882a593Smuzhiyun #define RFPGA0_XAB_RFINTERFACESW 0x870 1318*4882a593Smuzhiyun #define RFPGA0_XCD_RFINTERFACESW 0x874 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun #define RFPGA0_XAB_RFPARAMETER 0x878 1321*4882a593Smuzhiyun #define RFPGA0_XCD_RFPARAMETER 0x87c 1322*4882a593Smuzhiyun 1323*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER1 0x880 1324*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER2 0x884 1325*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER3 0x888 1326*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER4 0x88c 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun #define RFPGA0_XA_LSSIREADBACK 0x8a0 1329*4882a593Smuzhiyun #define RFPGA0_XB_LSSIREADBACK 0x8a4 1330*4882a593Smuzhiyun #define RFPGA0_XC_LSSIREADBACK 0x8a8 1331*4882a593Smuzhiyun #define RFPGA0_XD_LSSIREADBACK 0x8ac 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun #define RFPGA0_PSDREPORT 0x8b4 1334*4882a593Smuzhiyun #define TRANSCEIVEA_HSPI_READBACK 0x8b8 1335*4882a593Smuzhiyun #define TRANSCEIVEB_HSPI_READBACK 0x8bc 1336*4882a593Smuzhiyun #define REG_SC_CNT 0x8c4 1337*4882a593Smuzhiyun #define RFPGA0_XAB_RFINTERFACERB 0x8e0 1338*4882a593Smuzhiyun #define RFPGA0_XCD_RFINTERFACERB 0x8e4 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun #define RFPGA1_RFMOD 0x900 1341*4882a593Smuzhiyun 1342*4882a593Smuzhiyun #define RFPGA1_TXBLOCK 0x904 1343*4882a593Smuzhiyun #define RFPGA1_DEBUGSELECT 0x908 1344*4882a593Smuzhiyun #define RFPGA1_TXINFO 0x90c 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun #define RCCK0_SYSTEM 0xa00 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun #define RCCK0_AFESETTING 0xa04 1349*4882a593Smuzhiyun #define RCCK0_CCA 0xa08 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun #define RCCK0_RXAGC1 0xa0c 1352*4882a593Smuzhiyun #define RCCK0_RXAGC2 0xa10 1353*4882a593Smuzhiyun 1354*4882a593Smuzhiyun #define RCCK0_RXHP 0xa14 1355*4882a593Smuzhiyun 1356*4882a593Smuzhiyun #define RCCK0_DSPPARAMETER1 0xa18 1357*4882a593Smuzhiyun #define RCCK0_DSPPARAMETER2 0xa1c 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun #define RCCK0_TXFILTER1 0xa20 1360*4882a593Smuzhiyun #define RCCK0_TXFILTER2 0xa24 1361*4882a593Smuzhiyun #define RCCK0_DEBUGPORT 0xa28 1362*4882a593Smuzhiyun #define RCCK0_FALSEALARMREPORT 0xa2c 1363*4882a593Smuzhiyun #define RCCK0_TRSSIREPORT 0xa50 1364*4882a593Smuzhiyun #define RCCK0_RXREPORT 0xa54 1365*4882a593Smuzhiyun #define RCCK0_FACOUNTERLOWER 0xa5c 1366*4882a593Smuzhiyun #define RCCK0_FACOUNTERUPPER 0xa58 1367*4882a593Smuzhiyun #define RCCK0_CCA_CNT 0xa60 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun /* PageB(0xB00) */ 1370*4882a593Smuzhiyun #define RPDP_ANTA 0xb00 1371*4882a593Smuzhiyun #define RPDP_ANTA_4 0xb04 1372*4882a593Smuzhiyun #define RPDP_ANTA_8 0xb08 1373*4882a593Smuzhiyun #define RPDP_ANTA_C 0xb0c 1374*4882a593Smuzhiyun #define RPDP_ANTA_10 0xb10 1375*4882a593Smuzhiyun #define RPDP_ANTA_14 0xb14 1376*4882a593Smuzhiyun #define RPDP_ANTA_18 0xb18 1377*4882a593Smuzhiyun #define RPDP_ANTA_1C 0xb1c 1378*4882a593Smuzhiyun #define RPDP_ANTA_20 0xb20 1379*4882a593Smuzhiyun #define RPDP_ANTA_24 0xb24 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun #define RCONFIG_PMPD_ANTA 0xb28 1382*4882a593Smuzhiyun #define RCONFIG_ram64x16 0xb2c 1383*4882a593Smuzhiyun 1384*4882a593Smuzhiyun #define RBNDA 0xb30 1385*4882a593Smuzhiyun #define RHSSIPAR 0xb34 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun #define RCONFIG_ANTA 0xb68 1388*4882a593Smuzhiyun #define RCONFIG_ANTB 0xb6c 1389*4882a593Smuzhiyun 1390*4882a593Smuzhiyun #define RPDP_ANTB 0xb70 1391*4882a593Smuzhiyun #define RPDP_ANTB_4 0xb74 1392*4882a593Smuzhiyun #define RPDP_ANTB_8 0xb78 1393*4882a593Smuzhiyun #define RPDP_ANTB_C 0xb7c 1394*4882a593Smuzhiyun #define RPDP_ANTB_10 0xb80 1395*4882a593Smuzhiyun #define RPDP_ANTB_14 0xb84 1396*4882a593Smuzhiyun #define RPDP_ANTB_18 0xb88 1397*4882a593Smuzhiyun #define RPDP_ANTB_1C 0xb8c 1398*4882a593Smuzhiyun #define RPDP_ANTB_20 0xb90 1399*4882a593Smuzhiyun #define RPDP_ANTB_24 0xb94 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun #define RCONFIG_PMPD_ANTB 0xb98 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun #define RBNDB 0xba0 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun #define RAPK 0xbd8 1406*4882a593Smuzhiyun #define RPM_RX0_ANTA 0xbdc 1407*4882a593Smuzhiyun #define RPM_RX1_ANTA 0xbe0 1408*4882a593Smuzhiyun #define RPM_RX2_ANTA 0xbe4 1409*4882a593Smuzhiyun #define RPM_RX3_ANTA 0xbe8 1410*4882a593Smuzhiyun #define RPM_RX0_ANTB 0xbec 1411*4882a593Smuzhiyun #define RPM_RX1_ANTB 0xbf0 1412*4882a593Smuzhiyun #define RPM_RX2_ANTB 0xbf4 1413*4882a593Smuzhiyun #define RPM_RX3_ANTB 0xbf8 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun /*Page C*/ 1416*4882a593Smuzhiyun #define ROFDM0_LSTF 0xc00 1417*4882a593Smuzhiyun 1418*4882a593Smuzhiyun #define ROFDM0_TRXPATHENABLE 0xc04 1419*4882a593Smuzhiyun #define ROFDM0_TRMUXPAR 0xc08 1420*4882a593Smuzhiyun #define ROFDM0_TRSWISOLATION 0xc0c 1421*4882a593Smuzhiyun 1422*4882a593Smuzhiyun #define ROFDM0_XARXAFE 0xc10 1423*4882a593Smuzhiyun #define ROFDM0_XARXIQIMBALANCE 0xc14 1424*4882a593Smuzhiyun #define ROFDM0_XBRXAFE 0xc18 1425*4882a593Smuzhiyun #define ROFDM0_XBRXIQIMBALANCE 0xc1c 1426*4882a593Smuzhiyun #define ROFDM0_XCRXAFE 0xc20 1427*4882a593Smuzhiyun #define ROFDM0_XCRXIQIMBANLANCE 0xc24 1428*4882a593Smuzhiyun #define ROFDM0_XDRXAFE 0xc28 1429*4882a593Smuzhiyun #define ROFDM0_XDRXIQIMBALANCE 0xc2c 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR1 0xc30 1432*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR2 0xc34 1433*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR3 0xc38 1434*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR4 0xc3c 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun #define ROFDM0_RXDSP 0xc40 1437*4882a593Smuzhiyun #define ROFDM0_CFOANDDAGC 0xc44 1438*4882a593Smuzhiyun #define ROFDM0_CCADROPTHRESHOLD 0xc48 1439*4882a593Smuzhiyun #define ROFDM0_ECCATHRESHOLD 0xc4c 1440*4882a593Smuzhiyun 1441*4882a593Smuzhiyun #define ROFDM0_XAAGCCORE1 0xc50 1442*4882a593Smuzhiyun #define ROFDM0_XAAGCCORE2 0xc54 1443*4882a593Smuzhiyun #define ROFDM0_XBAGCCORE1 0xc58 1444*4882a593Smuzhiyun #define ROFDM0_XBAGCCORE2 0xc5c 1445*4882a593Smuzhiyun #define ROFDM0_XCAGCCORE1 0xc60 1446*4882a593Smuzhiyun #define ROFDM0_XCAGCCORE2 0xc64 1447*4882a593Smuzhiyun #define ROFDM0_XDAGCCORE1 0xc68 1448*4882a593Smuzhiyun #define ROFDM0_XDAGCCORE2 0xc6c 1449*4882a593Smuzhiyun 1450*4882a593Smuzhiyun #define ROFDM0_AGCPARAMETER1 0xc70 1451*4882a593Smuzhiyun #define ROFDM0_AGCPARAMETER2 0xc74 1452*4882a593Smuzhiyun #define ROFDM0_AGCRSSITABLE 0xc78 1453*4882a593Smuzhiyun #define ROFDM0_HTSTFAGC 0xc7c 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun #define ROFDM0_XATXIQIMBALANCE 0xc80 1456*4882a593Smuzhiyun #define ROFDM0_XATXAFE 0xc84 1457*4882a593Smuzhiyun #define ROFDM0_XBTXIQIMBALANCE 0xc88 1458*4882a593Smuzhiyun #define ROFDM0_XBTXAFE 0xc8c 1459*4882a593Smuzhiyun #define ROFDM0_XCTXIQIMBALANCE 0xc90 1460*4882a593Smuzhiyun #define ROFDM0_XCTXAFE 0xc94 1461*4882a593Smuzhiyun #define ROFDM0_XDTXIQIMBALANCE 0xc98 1462*4882a593Smuzhiyun #define ROFDM0_XDTXAFE 0xc9c 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun #define ROFDM0_RXIQEXTANTA 0xca0 1465*4882a593Smuzhiyun #define ROFDM0_TXCOEFF1 0xca4 1466*4882a593Smuzhiyun #define ROFDM0_TXCOEFF2 0xca8 1467*4882a593Smuzhiyun #define ROFDM0_TXCOEFF3 0xcac 1468*4882a593Smuzhiyun #define ROFDM0_TXCOEFF4 0xcb0 1469*4882a593Smuzhiyun #define ROFDM0_TXCOEFF5 0xcb4 1470*4882a593Smuzhiyun #define ROFDM0_TXCOEFF6 0xcb8 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun #define ROFDM0_RXHPPARAMETER 0xce0 1473*4882a593Smuzhiyun #define ROFDM0_TXPSEUDONOISEWGT 0xce4 1474*4882a593Smuzhiyun #define ROFDM0_FRAMESYNC 0xcf0 1475*4882a593Smuzhiyun #define ROFDM0_DFSREPORT 0xcf4 1476*4882a593Smuzhiyun 1477*4882a593Smuzhiyun #define ROFDM1_LSTF 0xd00 1478*4882a593Smuzhiyun #define ROFDM1_TRXPATHENABLE 0xd04 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun #define ROFDM1_CF0 0xd08 1481*4882a593Smuzhiyun #define ROFDM1_CSI1 0xd10 1482*4882a593Smuzhiyun #define ROFDM1_SBD 0xd14 1483*4882a593Smuzhiyun #define ROFDM1_CSI2 0xd18 1484*4882a593Smuzhiyun #define ROFDM1_CFOTRACKING 0xd2c 1485*4882a593Smuzhiyun #define ROFDM1_TRXMESAURE1 0xd34 1486*4882a593Smuzhiyun #define ROFDM1_INTFDET 0xd3c 1487*4882a593Smuzhiyun #define ROFDM1_PSEUDONOISESTATEAB 0xd50 1488*4882a593Smuzhiyun #define ROFDM1_PSEUDONOISESTATECD 0xd54 1489*4882a593Smuzhiyun #define ROFDM1_RXPSEUDONOISEWGT 0xd58 1490*4882a593Smuzhiyun 1491*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER1 0xda0 1492*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER2 0xda4 1493*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER3 0xda8 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun #define ROFDM_SHORTCFOAB 0xdac 1496*4882a593Smuzhiyun #define ROFDM_SHORTCFOCD 0xdb0 1497*4882a593Smuzhiyun #define ROFDM_LONGCFOAB 0xdb4 1498*4882a593Smuzhiyun #define ROFDM_LONGCFOCD 0xdb8 1499*4882a593Smuzhiyun #define ROFDM_TAILCF0AB 0xdbc 1500*4882a593Smuzhiyun #define ROFDM_TAILCF0CD 0xdc0 1501*4882a593Smuzhiyun #define ROFDM_PWMEASURE1 0xdc4 1502*4882a593Smuzhiyun #define ROFDM_PWMEASURE2 0xdc8 1503*4882a593Smuzhiyun #define ROFDM_BWREPORT 0xdcc 1504*4882a593Smuzhiyun #define ROFDM_AGCREPORT 0xdd0 1505*4882a593Smuzhiyun #define ROFDM_RXSNR 0xdd4 1506*4882a593Smuzhiyun #define ROFDM_RXEVMCSI 0xdd8 1507*4882a593Smuzhiyun #define ROFDM_SIGREPORT 0xddc 1508*4882a593Smuzhiyun 1509*4882a593Smuzhiyun #define RTXAGC_A_RATE18_06 0xe00 1510*4882a593Smuzhiyun #define RTXAGC_A_RATE54_24 0xe04 1511*4882a593Smuzhiyun #define RTXAGC_A_CCK1_MCS32 0xe08 1512*4882a593Smuzhiyun #define RTXAGC_A_MCS03_MCS00 0xe10 1513*4882a593Smuzhiyun #define RTXAGC_A_MCS07_MCS04 0xe14 1514*4882a593Smuzhiyun #define RTXAGC_A_MCS11_MCS08 0xe18 1515*4882a593Smuzhiyun #define RTXAGC_A_MCS15_MCS12 0xe1c 1516*4882a593Smuzhiyun 1517*4882a593Smuzhiyun #define RTXAGC_B_RATE18_06 0x830 1518*4882a593Smuzhiyun #define RTXAGC_B_RATE54_24 0x834 1519*4882a593Smuzhiyun #define RTXAGC_B_CCK1_55_MCS32 0x838 1520*4882a593Smuzhiyun #define RTXAGC_B_MCS03_MCS00 0x83c 1521*4882a593Smuzhiyun #define RTXAGC_B_MCS07_MCS04 0x848 1522*4882a593Smuzhiyun #define RTXAGC_B_MCS11_MCS08 0x84c 1523*4882a593Smuzhiyun #define RTXAGC_B_MCS15_MCS12 0x868 1524*4882a593Smuzhiyun #define RTXAGC_B_CCK11_A_CCK2_11 0x86c 1525*4882a593Smuzhiyun 1526*4882a593Smuzhiyun #define RFPGA0_IQK 0xe28 1527*4882a593Smuzhiyun #define RTX_IQK_TONE_A 0xe30 1528*4882a593Smuzhiyun #define RRX_IQK_TONE_A 0xe34 1529*4882a593Smuzhiyun #define RTX_IQK_PI_A 0xe38 1530*4882a593Smuzhiyun #define RRX_IQK_PI_A 0xe3c 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun #define RTX_IQK 0xe40 1533*4882a593Smuzhiyun #define RRX_IQK 0xe44 1534*4882a593Smuzhiyun #define RIQK_AGC_PTS 0xe48 1535*4882a593Smuzhiyun #define RIQK_AGC_RSP 0xe4c 1536*4882a593Smuzhiyun #define RTX_IQK_TONE_B 0xe50 1537*4882a593Smuzhiyun #define RRX_IQK_TONE_B 0xe54 1538*4882a593Smuzhiyun #define RTX_IQK_PI_B 0xe58 1539*4882a593Smuzhiyun #define RRX_IQK_PI_B 0xe5c 1540*4882a593Smuzhiyun #define RIQK_AGC_CONT 0xe60 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun #define RBLUE_TOOTH 0xe6c 1543*4882a593Smuzhiyun #define RRX_WAIT_CCA 0xe70 1544*4882a593Smuzhiyun #define RTX_CCK_RFON 0xe74 1545*4882a593Smuzhiyun #define RTX_CCK_BBON 0xe78 1546*4882a593Smuzhiyun #define RTX_OFDM_RFON 0xe7c 1547*4882a593Smuzhiyun #define RTX_OFDM_BBON 0xe80 1548*4882a593Smuzhiyun #define RTX_TO_RX 0xe84 1549*4882a593Smuzhiyun #define RTX_TO_TX 0xe88 1550*4882a593Smuzhiyun #define RRX_CCK 0xe8c 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun #define RTX_POWER_BEFORE_IQK_A 0xe94 1553*4882a593Smuzhiyun #define RTX_POWER_AFTER_IQK_A 0xe9c 1554*4882a593Smuzhiyun 1555*4882a593Smuzhiyun #define RRX_POWER_BEFORE_IQK_A 0xea0 1556*4882a593Smuzhiyun #define RRX_POWER_BEFORE_IQK_A_2 0xea4 1557*4882a593Smuzhiyun #define RRX_POWER_AFTER_IQK_A 0xea8 1558*4882a593Smuzhiyun #define RRX_POWER_AFTER_IQK_A_2 0xeac 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun #define RTX_POWER_BEFORE_IQK_B 0xeb4 1561*4882a593Smuzhiyun #define RTX_POWER_AFTER_IQK_B 0xebc 1562*4882a593Smuzhiyun 1563*4882a593Smuzhiyun #define RRX_POWER_BEFORE_IQK_B 0xec0 1564*4882a593Smuzhiyun #define RRX_POWER_BEFORE_IQK_B_2 0xec4 1565*4882a593Smuzhiyun #define RRX_POWER_AFTER_IQK_B 0xec8 1566*4882a593Smuzhiyun #define RRX_POWER_AFTER_IQK_B_2 0xecc 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun #define RRX_OFDM 0xed0 1569*4882a593Smuzhiyun #define RRX_WAIT_RIFS 0xed4 1570*4882a593Smuzhiyun #define RRX_TO_RX 0xed8 1571*4882a593Smuzhiyun #define RSTANDBY 0xedc 1572*4882a593Smuzhiyun #define RSLEEP 0xee0 1573*4882a593Smuzhiyun #define RPMPD_ANAEN 0xeec 1574*4882a593Smuzhiyun 1575*4882a593Smuzhiyun #define RZEBRA1_HSSIENABLE 0x0 1576*4882a593Smuzhiyun #define RZEBRA1_TRXENABLE1 0x1 1577*4882a593Smuzhiyun #define RZEBRA1_TRXENABLE2 0x2 1578*4882a593Smuzhiyun #define RZEBRA1_AGC 0x4 1579*4882a593Smuzhiyun #define RZEBRA1_CHARGEPUMP 0x5 1580*4882a593Smuzhiyun #define RZEBRA1_CHANNEL 0x7 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun #define RZEBRA1_TXGAIN 0x8 1583*4882a593Smuzhiyun #define RZEBRA1_TXLPF 0x9 1584*4882a593Smuzhiyun #define RZEBRA1_RXLPF 0xb 1585*4882a593Smuzhiyun #define RZEBRA1_RXHPFCORNER 0xc 1586*4882a593Smuzhiyun 1587*4882a593Smuzhiyun #define RGLOBALCTRL 0 1588*4882a593Smuzhiyun #define RRTL8256_TXLPF 19 1589*4882a593Smuzhiyun #define RRTL8256_RXLPF 11 1590*4882a593Smuzhiyun #define RRTL8258_TXLPF 0x11 1591*4882a593Smuzhiyun #define RRTL8258_RXLPF 0x13 1592*4882a593Smuzhiyun #define RRTL8258_RSSILPF 0xa 1593*4882a593Smuzhiyun 1594*4882a593Smuzhiyun #define RF_AC 0x00 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun #define RF_IQADJ_G1 0x01 1597*4882a593Smuzhiyun #define RF_IQADJ_G2 0x02 1598*4882a593Smuzhiyun #define RF_POW_TRSW 0x05 1599*4882a593Smuzhiyun 1600*4882a593Smuzhiyun #define RF_GAIN_RX 0x06 1601*4882a593Smuzhiyun #define RF_GAIN_TX 0x07 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun #define RF_TXM_IDAC 0x08 1604*4882a593Smuzhiyun #define RF_BS_IQGEN 0x0F 1605*4882a593Smuzhiyun 1606*4882a593Smuzhiyun #define RF_MODE1 0x10 1607*4882a593Smuzhiyun #define RF_MODE2 0x11 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun #define RF_RX_AGC_HP 0x12 1610*4882a593Smuzhiyun #define RF_TX_AGC 0x13 1611*4882a593Smuzhiyun #define RF_BIAS 0x14 1612*4882a593Smuzhiyun #define RF_IPA 0x15 1613*4882a593Smuzhiyun #define RF_POW_ABILITY 0x17 1614*4882a593Smuzhiyun #define RF_MODE_AG 0x18 1615*4882a593Smuzhiyun #define RRFCHANNEL 0x18 1616*4882a593Smuzhiyun #define RF_CHNLBW 0x18 1617*4882a593Smuzhiyun #define RF_TOP 0x19 1618*4882a593Smuzhiyun 1619*4882a593Smuzhiyun #define RF_RX_G1 0x1A 1620*4882a593Smuzhiyun #define RF_RX_G2 0x1B 1621*4882a593Smuzhiyun 1622*4882a593Smuzhiyun #define RF_RX_BB2 0x1C 1623*4882a593Smuzhiyun #define RF_RX_BB1 0x1D 1624*4882a593Smuzhiyun 1625*4882a593Smuzhiyun #define RF_RCK1 0x1E 1626*4882a593Smuzhiyun #define RF_RCK2 0x1F 1627*4882a593Smuzhiyun 1628*4882a593Smuzhiyun #define RF_TX_G1 0x20 1629*4882a593Smuzhiyun #define RF_TX_G2 0x21 1630*4882a593Smuzhiyun #define RF_TX_G3 0x22 1631*4882a593Smuzhiyun 1632*4882a593Smuzhiyun #define RF_TX_BB1 0x23 1633*4882a593Smuzhiyun #define RF_T_METER 0x42 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun #define RF_SYN_G1 0x25 1636*4882a593Smuzhiyun #define RF_SYN_G2 0x26 1637*4882a593Smuzhiyun #define RF_SYN_G3 0x27 1638*4882a593Smuzhiyun #define RF_SYN_G4 0x28 1639*4882a593Smuzhiyun #define RF_SYN_G5 0x29 1640*4882a593Smuzhiyun #define RF_SYN_G6 0x2A 1641*4882a593Smuzhiyun #define RF_SYN_G7 0x2B 1642*4882a593Smuzhiyun #define RF_SYN_G8 0x2C 1643*4882a593Smuzhiyun 1644*4882a593Smuzhiyun #define RF_RCK_OS 0x30 1645*4882a593Smuzhiyun #define RF_TXPA_G1 0x31 1646*4882a593Smuzhiyun #define RF_TXPA_G2 0x32 1647*4882a593Smuzhiyun #define RF_TXPA_G3 0x33 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun #define RF_TX_BIAS_A 0x35 1650*4882a593Smuzhiyun #define RF_TX_BIAS_D 0x36 1651*4882a593Smuzhiyun #define RF_LOBF_9 0x38 1652*4882a593Smuzhiyun #define RF_RXRF_A3 0x3C 1653*4882a593Smuzhiyun #define RF_TRSW 0x3F 1654*4882a593Smuzhiyun 1655*4882a593Smuzhiyun #define RF_TXRF_A2 0x41 1656*4882a593Smuzhiyun #define RF_TXPA_G4 0x46 1657*4882a593Smuzhiyun #define RF_TXPA_A4 0x4B 1658*4882a593Smuzhiyun 1659*4882a593Smuzhiyun #define RF_WE_LUT 0xEF 1660*4882a593Smuzhiyun 1661*4882a593Smuzhiyun #define BBBRESETB 0x100 1662*4882a593Smuzhiyun #define BGLOBALRESETB 0x200 1663*4882a593Smuzhiyun #define BOFDMTXSTART 0x4 1664*4882a593Smuzhiyun #define BCCKTXSTART 0x8 1665*4882a593Smuzhiyun #define BCRC32DEBUG 0x100 1666*4882a593Smuzhiyun #define BPMACLOOPBACK 0x10 1667*4882a593Smuzhiyun #define BTXLSIG 0xffffff 1668*4882a593Smuzhiyun #define BOFDMTXRATE 0xf 1669*4882a593Smuzhiyun #define BOFDMTXRESERVED 0x10 1670*4882a593Smuzhiyun #define BOFDMTXLENGTH 0x1ffe0 1671*4882a593Smuzhiyun #define BOFDMTXPARITY 0x20000 1672*4882a593Smuzhiyun #define BTXHTSIG1 0xffffff 1673*4882a593Smuzhiyun #define BTXHTMCSRATE 0x7f 1674*4882a593Smuzhiyun #define BTXHTBW 0x80 1675*4882a593Smuzhiyun #define BTXHTLENGTH 0xffff00 1676*4882a593Smuzhiyun #define BTXHTSIG2 0xffffff 1677*4882a593Smuzhiyun #define BTXHTSMOOTHING 0x1 1678*4882a593Smuzhiyun #define BTXHTSOUNDING 0x2 1679*4882a593Smuzhiyun #define BTXHTRESERVED 0x4 1680*4882a593Smuzhiyun #define BTXHTAGGREATION 0x8 1681*4882a593Smuzhiyun #define BTXHTSTBC 0x30 1682*4882a593Smuzhiyun #define BTXHTADVANCECODING 0x40 1683*4882a593Smuzhiyun #define BTXHTSHORTGI 0x80 1684*4882a593Smuzhiyun #define BTXHTNUMBERHT_LTF 0x300 1685*4882a593Smuzhiyun #define BTXHTCRC8 0x3fc00 1686*4882a593Smuzhiyun #define BCOUNTERRESET 0x10000 1687*4882a593Smuzhiyun #define BNUMOFOFDMTX 0xffff 1688*4882a593Smuzhiyun #define BNUMOFCCKTX 0xffff0000 1689*4882a593Smuzhiyun #define BTXIDLEINTERVAL 0xffff 1690*4882a593Smuzhiyun #define BOFDMSERVICE 0xffff0000 1691*4882a593Smuzhiyun #define BTXMACHEADER 0xffffffff 1692*4882a593Smuzhiyun #define BTXDATAINIT 0xff 1693*4882a593Smuzhiyun #define BTXHTMODE 0x100 1694*4882a593Smuzhiyun #define BTXDATATYPE 0x30000 1695*4882a593Smuzhiyun #define BTXRANDOMSEED 0xffffffff 1696*4882a593Smuzhiyun #define BCCKTXPREAMBLE 0x1 1697*4882a593Smuzhiyun #define BCCKTXSFD 0xffff0000 1698*4882a593Smuzhiyun #define BCCKTXSIG 0xff 1699*4882a593Smuzhiyun #define BCCKTXSERVICE 0xff00 1700*4882a593Smuzhiyun #define BCCKLENGTHEXT 0x8000 1701*4882a593Smuzhiyun #define BCCKTXLENGHT 0xffff0000 1702*4882a593Smuzhiyun #define BCCKTXCRC16 0xffff 1703*4882a593Smuzhiyun #define BCCKTXSTATUS 0x1 1704*4882a593Smuzhiyun #define BOFDMTXSTATUS 0x2 1705*4882a593Smuzhiyun #define IS_BB_REG_OFFSET_92S(_offset) \ 1706*4882a593Smuzhiyun ((_offset >= 0x800) && (_offset <= 0xfff)) 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun #define BRFMOD 0x1 1709*4882a593Smuzhiyun #define BJAPANMODE 0x2 1710*4882a593Smuzhiyun #define BCCKTXSC 0x30 1711*4882a593Smuzhiyun #define BCCKEN 0x1000000 1712*4882a593Smuzhiyun #define BOFDMEN 0x2000000 1713*4882a593Smuzhiyun 1714*4882a593Smuzhiyun #define BOFDMRXADCPHASE 0x10000 1715*4882a593Smuzhiyun #define BOFDMTXDACPHASE 0x40000 1716*4882a593Smuzhiyun #define BXATXAGC 0x3f 1717*4882a593Smuzhiyun 1718*4882a593Smuzhiyun #define BXBTXAGC 0xf00 1719*4882a593Smuzhiyun #define BXCTXAGC 0xf000 1720*4882a593Smuzhiyun #define BXDTXAGC 0xf0000 1721*4882a593Smuzhiyun 1722*4882a593Smuzhiyun #define BPASTART 0xf0000000 1723*4882a593Smuzhiyun #define BTRSTART 0x00f00000 1724*4882a593Smuzhiyun #define BRFSTART 0x0000f000 1725*4882a593Smuzhiyun #define BBBSTART 0x000000f0 1726*4882a593Smuzhiyun #define BBBCCKSTART 0x0000000f 1727*4882a593Smuzhiyun #define BPAEND 0xf 1728*4882a593Smuzhiyun #define BTREND 0x0f000000 1729*4882a593Smuzhiyun #define BRFEND 0x000f0000 1730*4882a593Smuzhiyun #define BCCAMASK 0x000000f0 1731*4882a593Smuzhiyun #define BR2RCCAMASK 0x00000f00 1732*4882a593Smuzhiyun #define BHSSI_R2TDELAY 0xf8000000 1733*4882a593Smuzhiyun #define BHSSI_T2RDELAY 0xf80000 1734*4882a593Smuzhiyun #define BCONTXHSSI 0x400 1735*4882a593Smuzhiyun #define BIGFROMCCK 0x200 1736*4882a593Smuzhiyun #define BAGCADDRESS 0x3f 1737*4882a593Smuzhiyun #define BRXHPTX 0x7000 1738*4882a593Smuzhiyun #define BRXHP2RX 0x38000 1739*4882a593Smuzhiyun #define BRXHPCCKINI 0xc0000 1740*4882a593Smuzhiyun #define BAGCTXCODE 0xc00000 1741*4882a593Smuzhiyun #define BAGCRXCODE 0x300000 1742*4882a593Smuzhiyun 1743*4882a593Smuzhiyun #define B3WIREDATALENGTH 0x800 1744*4882a593Smuzhiyun #define B3WIREADDREAALENGTH 0x400 1745*4882a593Smuzhiyun 1746*4882a593Smuzhiyun #define B3WIRERFPOWERDOWN 0x1 1747*4882a593Smuzhiyun #define B5GPAPEPOLARITY 0x40000000 1748*4882a593Smuzhiyun #define B2GPAPEPOLARITY 0x80000000 1749*4882a593Smuzhiyun #define BRFSW_TXDEFAULTANT 0x3 1750*4882a593Smuzhiyun #define BRFSW_TXOPTIONANT 0x30 1751*4882a593Smuzhiyun #define BRFSW_RXDEFAULTANT 0x300 1752*4882a593Smuzhiyun #define BRFSW_RXOPTIONANT 0x3000 1753*4882a593Smuzhiyun #define BRFSI_3WIREDATA 0x1 1754*4882a593Smuzhiyun #define BRFSI_3WIRECLOCK 0x2 1755*4882a593Smuzhiyun #define BRFSI_3WIRELOAD 0x4 1756*4882a593Smuzhiyun #define BRFSI_3WIRERW 0x8 1757*4882a593Smuzhiyun #define BRFSI_3WIRE 0xf 1758*4882a593Smuzhiyun 1759*4882a593Smuzhiyun #define BRFSI_RFENV 0x10 1760*4882a593Smuzhiyun 1761*4882a593Smuzhiyun #define BRFSI_TRSW 0x20 1762*4882a593Smuzhiyun #define BRFSI_TRSWB 0x40 1763*4882a593Smuzhiyun #define BRFSI_ANTSW 0x100 1764*4882a593Smuzhiyun #define BRFSI_ANTSWB 0x200 1765*4882a593Smuzhiyun #define BRFSI_PAPE 0x400 1766*4882a593Smuzhiyun #define BRFSI_PAPE5G 0x800 1767*4882a593Smuzhiyun #define BBANDSELECT 0x1 1768*4882a593Smuzhiyun #define BHTSIG2_GI 0x80 1769*4882a593Smuzhiyun #define BHTSIG2_SMOOTHING 0x01 1770*4882a593Smuzhiyun #define BHTSIG2_SOUNDING 0x02 1771*4882a593Smuzhiyun #define BHTSIG2_AGGREATON 0x08 1772*4882a593Smuzhiyun #define BHTSIG2_STBC 0x30 1773*4882a593Smuzhiyun #define BHTSIG2_ADVCODING 0x40 1774*4882a593Smuzhiyun #define BHTSIG2_NUMOFHTLTF 0x300 1775*4882a593Smuzhiyun #define BHTSIG2_CRC8 0x3fc 1776*4882a593Smuzhiyun #define BHTSIG1_MCS 0x7f 1777*4882a593Smuzhiyun #define BHTSIG1_BANDWIDTH 0x80 1778*4882a593Smuzhiyun #define BHTSIG1_HTLENGTH 0xffff 1779*4882a593Smuzhiyun #define BLSIG_RATE 0xf 1780*4882a593Smuzhiyun #define BLSIG_RESERVED 0x10 1781*4882a593Smuzhiyun #define BLSIG_LENGTH 0x1fffe 1782*4882a593Smuzhiyun #define BLSIG_PARITY 0x20 1783*4882a593Smuzhiyun #define BCCKRXPHASE 0x4 1784*4882a593Smuzhiyun 1785*4882a593Smuzhiyun #define BLSSIREADADDRESS 0x7f800000 1786*4882a593Smuzhiyun #define BLSSIREADEDGE 0x80000000 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun #define BLSSIREADBACKDATA 0xfffff 1789*4882a593Smuzhiyun 1790*4882a593Smuzhiyun #define BLSSIREADOKFLAG 0x1000 1791*4882a593Smuzhiyun #define BCCKSAMPLERATE 0x8 1792*4882a593Smuzhiyun #define BREGULATOR0STANDBY 0x1 1793*4882a593Smuzhiyun #define BREGULATORPLLSTANDBY 0x2 1794*4882a593Smuzhiyun #define BREGULATOR1STANDBY 0x4 1795*4882a593Smuzhiyun #define BPLLPOWERUP 0x8 1796*4882a593Smuzhiyun #define BDPLLPOWERUP 0x10 1797*4882a593Smuzhiyun #define BDA10POWERUP 0x20 1798*4882a593Smuzhiyun #define BAD7POWERUP 0x200 1799*4882a593Smuzhiyun #define BDA6POWERUP 0x2000 1800*4882a593Smuzhiyun #define BXTALPOWERUP 0x4000 1801*4882a593Smuzhiyun #define B40MDCLKPOWERUP 0x8000 1802*4882a593Smuzhiyun #define BDA6DEBUGMODE 0x20000 1803*4882a593Smuzhiyun #define BDA6SWING 0x380000 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun #define BADCLKPHASE 0x4000000 1806*4882a593Smuzhiyun #define B80MCLKDELAY 0x18000000 1807*4882a593Smuzhiyun #define BAFEWATCHDOGENABLE 0x20000000 1808*4882a593Smuzhiyun 1809*4882a593Smuzhiyun #define BXTALCAP01 0xc0000000 1810*4882a593Smuzhiyun #define BXTALCAP23 0x3 1811*4882a593Smuzhiyun #define BXTALCAP92X 0x0f000000 1812*4882a593Smuzhiyun #define BXTALCAP 0x0f000000 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun #define BINTDIFCLKENABLE 0x400 1815*4882a593Smuzhiyun #define BEXTSIGCLKENABLE 0x800 1816*4882a593Smuzhiyun #define BBANDGAP_MBIAS_POWERUP 0x10000 1817*4882a593Smuzhiyun #define BAD11SH_GAIN 0xc0000 1818*4882a593Smuzhiyun #define BAD11NPUT_RANGE 0x700000 1819*4882a593Smuzhiyun #define BAD110P_CURRENT 0x3800000 1820*4882a593Smuzhiyun #define BLPATH_LOOPBACK 0x4000000 1821*4882a593Smuzhiyun #define BQPATH_LOOPBACK 0x8000000 1822*4882a593Smuzhiyun #define BAFE_LOOPBACK 0x10000000 1823*4882a593Smuzhiyun #define BDA10_SWING 0x7e0 1824*4882a593Smuzhiyun #define BDA10_REVERSE 0x800 1825*4882a593Smuzhiyun #define BDA_CLK_SOURCE 0x1000 1826*4882a593Smuzhiyun #define BDA7INPUT_RANGE 0x6000 1827*4882a593Smuzhiyun #define BDA7_GAIN 0x38000 1828*4882a593Smuzhiyun #define BDA7OUTPUT_CM_MODE 0x40000 1829*4882a593Smuzhiyun #define BDA7INPUT_CM_MODE 0x380000 1830*4882a593Smuzhiyun #define BDA7CURRENT 0xc00000 1831*4882a593Smuzhiyun #define BREGULATOR_ADJUST 0x7000000 1832*4882a593Smuzhiyun #define BAD11POWERUP_ATTX 0x1 1833*4882a593Smuzhiyun #define BDA10PS_ATTX 0x10 1834*4882a593Smuzhiyun #define BAD11POWERUP_ATRX 0x100 1835*4882a593Smuzhiyun #define BDA10PS_ATRX 0x1000 1836*4882a593Smuzhiyun #define BCCKRX_AGC_FORMAT 0x200 1837*4882a593Smuzhiyun #define BPSDFFT_SAMPLE_POINT 0xc000 1838*4882a593Smuzhiyun #define BPSD_AVERAGE_NUM 0x3000 1839*4882a593Smuzhiyun #define BIQPATH_CONTROL 0xc00 1840*4882a593Smuzhiyun #define BPSD_FREQ 0x3ff 1841*4882a593Smuzhiyun #define BPSD_ANTENNA_PATH 0x30 1842*4882a593Smuzhiyun #define BPSD_IQ_SWITCH 0x40 1843*4882a593Smuzhiyun #define BPSD_RX_TRIGGER 0x400000 1844*4882a593Smuzhiyun #define BPSD_TX_TRIGGER 0x80000000 1845*4882a593Smuzhiyun #define BPSD_SINE_TONE_SCALE 0x7f000000 1846*4882a593Smuzhiyun #define BPSD_REPORT 0xffff 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun #define BOFDM_TXSC 0x30000000 1849*4882a593Smuzhiyun #define BCCK_TXON 0x1 1850*4882a593Smuzhiyun #define BOFDM_TXON 0x2 1851*4882a593Smuzhiyun #define BDEBUG_PAGE 0xfff 1852*4882a593Smuzhiyun #define BDEBUG_ITEM 0xff 1853*4882a593Smuzhiyun #define BANTL 0x10 1854*4882a593Smuzhiyun #define BANT_NONHT 0x100 1855*4882a593Smuzhiyun #define BANT_HT1 0x1000 1856*4882a593Smuzhiyun #define BANT_HT2 0x10000 1857*4882a593Smuzhiyun #define BANT_HT1S1 0x100000 1858*4882a593Smuzhiyun #define BANT_NONHTS1 0x1000000 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun #define BCCK_BBMODE 0x3 1861*4882a593Smuzhiyun #define BCCK_TXPOWERSAVING 0x80 1862*4882a593Smuzhiyun #define BCCK_RXPOWERSAVING 0x40 1863*4882a593Smuzhiyun 1864*4882a593Smuzhiyun #define BCCK_SIDEBAND 0x10 1865*4882a593Smuzhiyun 1866*4882a593Smuzhiyun #define BCCK_SCRAMBLE 0x8 1867*4882a593Smuzhiyun #define BCCK_ANTDIVERSITY 0x8000 1868*4882a593Smuzhiyun #define BCCK_CARRIER_RECOVERY 0x4000 1869*4882a593Smuzhiyun #define BCCK_TXRATE 0x3000 1870*4882a593Smuzhiyun #define BCCK_DCCANCEL 0x0800 1871*4882a593Smuzhiyun #define BCCK_ISICANCEL 0x0400 1872*4882a593Smuzhiyun #define BCCK_MATCH_FILTER 0x0200 1873*4882a593Smuzhiyun #define BCCK_EQUALIZER 0x0100 1874*4882a593Smuzhiyun #define BCCK_PREAMBLE_DETECT 0x800000 1875*4882a593Smuzhiyun #define BCCK_FAST_FALSECCA 0x400000 1876*4882a593Smuzhiyun #define BCCK_CH_ESTSTART 0x300000 1877*4882a593Smuzhiyun #define BCCK_CCA_COUNT 0x080000 1878*4882a593Smuzhiyun #define BCCK_CS_LIM 0x070000 1879*4882a593Smuzhiyun #define BCCK_BIST_MODE 0x80000000 1880*4882a593Smuzhiyun #define BCCK_CCAMASK 0x40000000 1881*4882a593Smuzhiyun #define BCCK_TX_DAC_PHASE 0x4 1882*4882a593Smuzhiyun #define BCCK_RX_ADC_PHASE 0x20000000 1883*4882a593Smuzhiyun #define BCCKR_CP_MODE 0x0100 1884*4882a593Smuzhiyun #define BCCK_TXDC_OFFSET 0xf0 1885*4882a593Smuzhiyun #define BCCK_RXDC_OFFSET 0xf 1886*4882a593Smuzhiyun #define BCCK_CCA_MODE 0xc000 1887*4882a593Smuzhiyun #define BCCK_FALSECS_LIM 0x3f00 1888*4882a593Smuzhiyun #define BCCK_CS_RATIO 0xc00000 1889*4882a593Smuzhiyun #define BCCK_CORGBIT_SEL 0x300000 1890*4882a593Smuzhiyun #define BCCK_PD_LIM 0x0f0000 1891*4882a593Smuzhiyun #define BCCK_NEWCCA 0x80000000 1892*4882a593Smuzhiyun #define BCCK_RXHP_OF_IG 0x8000 1893*4882a593Smuzhiyun #define BCCK_RXIG 0x7f00 1894*4882a593Smuzhiyun #define BCCK_LNA_POLARITY 0x800000 1895*4882a593Smuzhiyun #define BCCK_RX1ST_BAIN 0x7f0000 1896*4882a593Smuzhiyun #define BCCK_RF_EXTEND 0x20000000 1897*4882a593Smuzhiyun #define BCCK_RXAGC_SATLEVEL 0x1f000000 1898*4882a593Smuzhiyun #define BCCK_RXAGC_SATCOUNT 0xe0 1899*4882a593Smuzhiyun #define BCCKRXRFSETTLE 0x1f 1900*4882a593Smuzhiyun #define BCCK_FIXED_RXAGC 0x8000 1901*4882a593Smuzhiyun #define BCCK_ANTENNA_POLARITY 0x2000 1902*4882a593Smuzhiyun #define BCCK_TXFILTER_TYPE 0x0c00 1903*4882a593Smuzhiyun #define BCCK_RXAGC_REPORTTYPE 0x0300 1904*4882a593Smuzhiyun #define BCCK_RXDAGC_EN 0x80000000 1905*4882a593Smuzhiyun #define BCCK_RXDAGC_PERIOD 0x20000000 1906*4882a593Smuzhiyun #define BCCK_RXDAGC_SATLEVEL 0x1f000000 1907*4882a593Smuzhiyun #define BCCK_TIMING_RECOVERY 0x800000 1908*4882a593Smuzhiyun #define BCCK_TXC0 0x3f0000 1909*4882a593Smuzhiyun #define BCCK_TXC1 0x3f000000 1910*4882a593Smuzhiyun #define BCCK_TXC2 0x3f 1911*4882a593Smuzhiyun #define BCCK_TXC3 0x3f00 1912*4882a593Smuzhiyun #define BCCK_TXC4 0x3f0000 1913*4882a593Smuzhiyun #define BCCK_TXC5 0x3f000000 1914*4882a593Smuzhiyun #define BCCK_TXC6 0x3f 1915*4882a593Smuzhiyun #define BCCK_TXC7 0x3f00 1916*4882a593Smuzhiyun #define BCCK_DEBUGPORT 0xff0000 1917*4882a593Smuzhiyun #define BCCK_DAC_DEBUG 0x0f000000 1918*4882a593Smuzhiyun #define BCCK_FALSEALARM_ENABLE 0x8000 1919*4882a593Smuzhiyun #define BCCK_FALSEALARM_READ 0x4000 1920*4882a593Smuzhiyun #define BCCK_TRSSI 0x7f 1921*4882a593Smuzhiyun #define BCCK_RXAGC_REPORT 0xfe 1922*4882a593Smuzhiyun #define BCCK_RXREPORT_ANTSEL 0x80000000 1923*4882a593Smuzhiyun #define BCCK_RXREPORT_MFOFF 0x40000000 1924*4882a593Smuzhiyun #define BCCK_RXREPORT_SQLOSS 0x20000000 1925*4882a593Smuzhiyun #define BCCK_RXREPORT_PKTLOSS 0x10000000 1926*4882a593Smuzhiyun #define BCCK_RXREPORT_LOCKEDBIT 0x08000000 1927*4882a593Smuzhiyun #define BCCK_RXREPORT_RATEERROR 0x04000000 1928*4882a593Smuzhiyun #define BCCK_RXREPORT_RXRATE 0x03000000 1929*4882a593Smuzhiyun #define BCCK_RXFA_COUNTER_LOWER 0xff 1930*4882a593Smuzhiyun #define BCCK_RXFA_COUNTER_UPPER 0xff000000 1931*4882a593Smuzhiyun #define BCCK_RXHPAGC_START 0xe000 1932*4882a593Smuzhiyun #define BCCK_RXHPAGC_FINAL 0x1c00 1933*4882a593Smuzhiyun #define BCCK_RXFALSEALARM_ENABLE 0x8000 1934*4882a593Smuzhiyun #define BCCK_FACOUNTER_FREEZE 0x4000 1935*4882a593Smuzhiyun #define BCCK_TXPATH_SEL 0x10000000 1936*4882a593Smuzhiyun #define BCCK_DEFAULT_RXPATH 0xc000000 1937*4882a593Smuzhiyun #define BCCK_OPTION_RXPATH 0x3000000 1938*4882a593Smuzhiyun 1939*4882a593Smuzhiyun #define BNUM_OFSTF 0x3 1940*4882a593Smuzhiyun #define BSHIFT_L 0xc0 1941*4882a593Smuzhiyun #define BGI_TH 0xc 1942*4882a593Smuzhiyun #define BRXPATH_A 0x1 1943*4882a593Smuzhiyun #define BRXPATH_B 0x2 1944*4882a593Smuzhiyun #define BRXPATH_C 0x4 1945*4882a593Smuzhiyun #define BRXPATH_D 0x8 1946*4882a593Smuzhiyun #define BTXPATH_A 0x1 1947*4882a593Smuzhiyun #define BTXPATH_B 0x2 1948*4882a593Smuzhiyun #define BTXPATH_C 0x4 1949*4882a593Smuzhiyun #define BTXPATH_D 0x8 1950*4882a593Smuzhiyun #define BTRSSI_FREQ 0x200 1951*4882a593Smuzhiyun #define BADC_BACKOFF 0x3000 1952*4882a593Smuzhiyun #define BDFIR_BACKOFF 0xc000 1953*4882a593Smuzhiyun #define BTRSSI_LATCH_PHASE 0x10000 1954*4882a593Smuzhiyun #define BRX_LDC_OFFSET 0xff 1955*4882a593Smuzhiyun #define BRX_QDC_OFFSET 0xff00 1956*4882a593Smuzhiyun #define BRX_DFIR_MODE 0x1800000 1957*4882a593Smuzhiyun #define BRX_DCNF_TYPE 0xe000000 1958*4882a593Smuzhiyun #define BRXIQIMB_A 0x3ff 1959*4882a593Smuzhiyun #define BRXIQIMB_B 0xfc00 1960*4882a593Smuzhiyun #define BRXIQIMB_C 0x3f0000 1961*4882a593Smuzhiyun #define BRXIQIMB_D 0xffc00000 1962*4882a593Smuzhiyun #define BDC_DC_NOTCH 0x60000 1963*4882a593Smuzhiyun #define BRXNB_NOTCH 0x1f000000 1964*4882a593Smuzhiyun #define BPD_TH 0xf 1965*4882a593Smuzhiyun #define BPD_TH_OPT2 0xc000 1966*4882a593Smuzhiyun #define BPWED_TH 0x700 1967*4882a593Smuzhiyun #define BIFMF_WIN_L 0x800 1968*4882a593Smuzhiyun #define BPD_OPTION 0x1000 1969*4882a593Smuzhiyun #define BMF_WIN_L 0xe000 1970*4882a593Smuzhiyun #define BBW_SEARCH_L 0x30000 1971*4882a593Smuzhiyun #define BWIN_ENH_L 0xc0000 1972*4882a593Smuzhiyun #define BBW_TH 0x700000 1973*4882a593Smuzhiyun #define BED_TH2 0x3800000 1974*4882a593Smuzhiyun #define BBW_OPTION 0x4000000 1975*4882a593Smuzhiyun #define BRADIO_TH 0x18000000 1976*4882a593Smuzhiyun #define BWINDOW_L 0xe0000000 1977*4882a593Smuzhiyun #define BSBD_OPTION 0x1 1978*4882a593Smuzhiyun #define BFRAME_TH 0x1c 1979*4882a593Smuzhiyun #define BFS_OPTION 0x60 1980*4882a593Smuzhiyun #define BDC_SLOPE_CHECK 0x80 1981*4882a593Smuzhiyun #define BFGUARD_COUNTER_DC_L 0xe00 1982*4882a593Smuzhiyun #define BFRAME_WEIGHT_SHORT 0x7000 1983*4882a593Smuzhiyun #define BSUB_TUNE 0xe00000 1984*4882a593Smuzhiyun #define BFRAME_DC_LENGTH 0xe000000 1985*4882a593Smuzhiyun #define BSBD_START_OFFSET 0x30000000 1986*4882a593Smuzhiyun #define BFRAME_TH_2 0x7 1987*4882a593Smuzhiyun #define BFRAME_GI2_TH 0x38 1988*4882a593Smuzhiyun #define BGI2_SYNC_EN 0x40 1989*4882a593Smuzhiyun #define BSARCH_SHORT_EARLY 0x300 1990*4882a593Smuzhiyun #define BSARCH_SHORT_LATE 0xc00 1991*4882a593Smuzhiyun #define BSARCH_GI2_LATE 0x70000 1992*4882a593Smuzhiyun #define BCFOANTSUM 0x1 1993*4882a593Smuzhiyun #define BCFOACC 0x2 1994*4882a593Smuzhiyun #define BCFOSTARTOFFSET 0xc 1995*4882a593Smuzhiyun #define BCFOLOOPBACK 0x70 1996*4882a593Smuzhiyun #define BCFOSUMWEIGHT 0x80 1997*4882a593Smuzhiyun #define BDAGCENABLE 0x10000 1998*4882a593Smuzhiyun #define BTXIQIMB_A 0x3ff 1999*4882a593Smuzhiyun #define BTXIQIMB_b 0xfc00 2000*4882a593Smuzhiyun #define BTXIQIMB_C 0x3f0000 2001*4882a593Smuzhiyun #define BTXIQIMB_D 0xffc00000 2002*4882a593Smuzhiyun #define BTXIDCOFFSET 0xff 2003*4882a593Smuzhiyun #define BTXIQDCOFFSET 0xff00 2004*4882a593Smuzhiyun #define BTXDFIRMODE 0x10000 2005*4882a593Smuzhiyun #define BTXPESUDO_NOISEON 0x4000000 2006*4882a593Smuzhiyun #define BTXPESUDO_NOISE_A 0xff 2007*4882a593Smuzhiyun #define BTXPESUDO_NOISE_B 0xff00 2008*4882a593Smuzhiyun #define BTXPESUDO_NOISE_C 0xff0000 2009*4882a593Smuzhiyun #define BTXPESUDO_NOISE_D 0xff000000 2010*4882a593Smuzhiyun #define BCCA_DROPOPTION 0x20000 2011*4882a593Smuzhiyun #define BCCA_DROPTHRES 0xfff00000 2012*4882a593Smuzhiyun #define BEDCCA_H 0xf 2013*4882a593Smuzhiyun #define BEDCCA_L 0xf0 2014*4882a593Smuzhiyun #define BLAMBDA_ED 0x300 2015*4882a593Smuzhiyun #define BRX_INITIALGAIN 0x7f 2016*4882a593Smuzhiyun #define BRX_ANTDIV_EN 0x80 2017*4882a593Smuzhiyun #define BRX_AGC_ADDRESS_FOR_LNA 0x7f00 2018*4882a593Smuzhiyun #define BRX_HIGHPOWER_FLOW 0x8000 2019*4882a593Smuzhiyun #define BRX_AGC_FREEZE_THRES 0xc0000 2020*4882a593Smuzhiyun #define BRX_FREEZESTEP_AGC1 0x300000 2021*4882a593Smuzhiyun #define BRX_FREEZESTEP_AGC2 0xc00000 2022*4882a593Smuzhiyun #define BRX_FREEZESTEP_AGC3 0x3000000 2023*4882a593Smuzhiyun #define BRX_FREEZESTEP_AGC0 0xc000000 2024*4882a593Smuzhiyun #define BRXRSSI_CMP_EN 0x10000000 2025*4882a593Smuzhiyun #define BRXQUICK_AGCEN 0x20000000 2026*4882a593Smuzhiyun #define BRXAGC_FREEZE_THRES_MODE 0x40000000 2027*4882a593Smuzhiyun #define BRX_OVERFLOW_CHECKTYPE 0x80000000 2028*4882a593Smuzhiyun #define BRX_AGCSHIFT 0x7f 2029*4882a593Smuzhiyun #define BTRSW_TRI_ONLY 0x80 2030*4882a593Smuzhiyun #define BPOWER_THRES 0x300 2031*4882a593Smuzhiyun #define BRXAGC_EN 0x1 2032*4882a593Smuzhiyun #define BRXAGC_TOGETHER_EN 0x2 2033*4882a593Smuzhiyun #define BRXAGC_MIN 0x4 2034*4882a593Smuzhiyun #define BRXHP_INI 0x7 2035*4882a593Smuzhiyun #define BRXHP_TRLNA 0x70 2036*4882a593Smuzhiyun #define BRXHP_RSSI 0x700 2037*4882a593Smuzhiyun #define BRXHP_BBP1 0x7000 2038*4882a593Smuzhiyun #define BRXHP_BBP2 0x70000 2039*4882a593Smuzhiyun #define BRXHP_BBP3 0x700000 2040*4882a593Smuzhiyun #define BRSSI_H 0x7f0000 2041*4882a593Smuzhiyun #define BRSSI_GEN 0x7f000000 2042*4882a593Smuzhiyun #define BRXSETTLE_TRSW 0x7 2043*4882a593Smuzhiyun #define BRXSETTLE_LNA 0x38 2044*4882a593Smuzhiyun #define BRXSETTLE_RSSI 0x1c0 2045*4882a593Smuzhiyun #define BRXSETTLE_BBP 0xe00 2046*4882a593Smuzhiyun #define BRXSETTLE_RXHP 0x7000 2047*4882a593Smuzhiyun #define BRXSETTLE_ANTSW_RSSI 0x38000 2048*4882a593Smuzhiyun #define BRXSETTLE_ANTSW 0xc0000 2049*4882a593Smuzhiyun #define BRXPROCESS_TIME_DAGC 0x300000 2050*4882a593Smuzhiyun #define BRXSETTLE_HSSI 0x400000 2051*4882a593Smuzhiyun #define BRXPROCESS_TIME_BBPPW 0x800000 2052*4882a593Smuzhiyun #define BRXANTENNA_POWER_SHIFT 0x3000000 2053*4882a593Smuzhiyun #define BRSSI_TABLE_SELECT 0xc000000 2054*4882a593Smuzhiyun #define BRXHP_FINAL 0x7000000 2055*4882a593Smuzhiyun #define BRXHPSETTLE_BBP 0x7 2056*4882a593Smuzhiyun #define BRXHTSETTLE_HSSI 0x8 2057*4882a593Smuzhiyun #define BRXHTSETTLE_RXHP 0x70 2058*4882a593Smuzhiyun #define BRXHTSETTLE_BBPPW 0x80 2059*4882a593Smuzhiyun #define BRXHTSETTLE_IDLE 0x300 2060*4882a593Smuzhiyun #define BRXHTSETTLE_RESERVED 0x1c00 2061*4882a593Smuzhiyun #define BRXHT_RXHP_EN 0x8000 2062*4882a593Smuzhiyun #define BRXAGC_FREEZE_THRES 0x30000 2063*4882a593Smuzhiyun #define BRXAGC_TOGETHEREN 0x40000 2064*4882a593Smuzhiyun #define BRXHTAGC_MIN 0x80000 2065*4882a593Smuzhiyun #define BRXHTAGC_EN 0x100000 2066*4882a593Smuzhiyun #define BRXHTDAGC_EN 0x200000 2067*4882a593Smuzhiyun #define BRXHT_RXHP_BBP 0x1c00000 2068*4882a593Smuzhiyun #define BRXHT_RXHP_FINAL 0xe0000000 2069*4882a593Smuzhiyun #define BRXPW_RADIO_TH 0x3 2070*4882a593Smuzhiyun #define BRXPW_RADIO_EN 0x4 2071*4882a593Smuzhiyun #define BRXMF_HOLD 0x3800 2072*4882a593Smuzhiyun #define BRXPD_DELAY_TH1 0x38 2073*4882a593Smuzhiyun #define BRXPD_DELAY_TH2 0x1c0 2074*4882a593Smuzhiyun #define BRXPD_DC_COUNT_MAX 0x600 2075*4882a593Smuzhiyun #define BRXPD_DELAY_TH 0x8000 2076*4882a593Smuzhiyun #define BRXPROCESS_DELAY 0xf0000 2077*4882a593Smuzhiyun #define BRXSEARCHRANGE_GI2_EARLY 0x700000 2078*4882a593Smuzhiyun #define BRXFRAME_FUARD_COUNTER_L 0x3800000 2079*4882a593Smuzhiyun #define BRXSGI_GUARD_L 0xc000000 2080*4882a593Smuzhiyun #define BRXSGI_SEARCH_L 0x30000000 2081*4882a593Smuzhiyun #define BRXSGI_TH 0xc0000000 2082*4882a593Smuzhiyun #define BDFSCNT0 0xff 2083*4882a593Smuzhiyun #define BDFSCNT1 0xff00 2084*4882a593Smuzhiyun #define BDFSFLAG 0xf0000 2085*4882a593Smuzhiyun #define BMF_WEIGHT_SUM 0x300000 2086*4882a593Smuzhiyun #define BMINIDX_TH 0x7f000000 2087*4882a593Smuzhiyun #define BDAFORMAT 0x40000 2088*4882a593Smuzhiyun #define BTXCH_EMU_ENABLE 0x01000000 2089*4882a593Smuzhiyun #define BTRSW_ISOLATION_A 0x7f 2090*4882a593Smuzhiyun #define BTRSW_ISOLATION_B 0x7f00 2091*4882a593Smuzhiyun #define BTRSW_ISOLATION_C 0x7f0000 2092*4882a593Smuzhiyun #define BTRSW_ISOLATION_D 0x7f000000 2093*4882a593Smuzhiyun #define BEXT_LNA_GAIN 0x7c00 2094*4882a593Smuzhiyun 2095*4882a593Smuzhiyun #define BSTBC_EN 0x4 2096*4882a593Smuzhiyun #define BANTENNA_MAPPING 0x10 2097*4882a593Smuzhiyun #define BNSS 0x20 2098*4882a593Smuzhiyun #define BCFO_ANTSUM_ID 0x200 2099*4882a593Smuzhiyun #define BPHY_COUNTER_RESET 0x8000000 2100*4882a593Smuzhiyun #define BCFO_REPORT_GET 0x4000000 2101*4882a593Smuzhiyun #define BOFDM_CONTINUE_TX 0x10000000 2102*4882a593Smuzhiyun #define BOFDM_SINGLE_CARRIER 0x20000000 2103*4882a593Smuzhiyun #define BOFDM_SINGLE_TONE 0x40000000 2104*4882a593Smuzhiyun #define BHT_DETECT 0x100 2105*4882a593Smuzhiyun #define BCFOEN 0x10000 2106*4882a593Smuzhiyun #define BCFOVALUE 0xfff00000 2107*4882a593Smuzhiyun #define BSIGTONE_RE 0x3f 2108*4882a593Smuzhiyun #define BSIGTONE_IM 0x7f00 2109*4882a593Smuzhiyun #define BCOUNTER_CCA 0xffff 2110*4882a593Smuzhiyun #define BCOUNTER_PARITYFAIL 0xffff0000 2111*4882a593Smuzhiyun #define BCOUNTER_RATEILLEGAL 0xffff 2112*4882a593Smuzhiyun #define BCOUNTER_CRC8FAIL 0xffff0000 2113*4882a593Smuzhiyun #define BCOUNTER_MCSNOSUPPORT 0xffff 2114*4882a593Smuzhiyun #define BCOUNTER_FASTSYNC 0xffff 2115*4882a593Smuzhiyun #define BSHORTCFO 0xfff 2116*4882a593Smuzhiyun #define BSHORTCFOT_LENGTH 12 2117*4882a593Smuzhiyun #define BSHORTCFOF_LENGTH 11 2118*4882a593Smuzhiyun #define BLONGCFO 0x7ff 2119*4882a593Smuzhiyun #define BLONGCFOT_LENGTH 11 2120*4882a593Smuzhiyun #define BLONGCFOF_LENGTH 11 2121*4882a593Smuzhiyun #define BTAILCFO 0x1fff 2122*4882a593Smuzhiyun #define BTAILCFOT_LENGTH 13 2123*4882a593Smuzhiyun #define BTAILCFOF_LENGTH 12 2124*4882a593Smuzhiyun #define BNOISE_EN_PWDB 0xffff 2125*4882a593Smuzhiyun #define BCC_POWER_DB 0xffff0000 2126*4882a593Smuzhiyun #define BMOISE_PWDB 0xffff 2127*4882a593Smuzhiyun #define BPOWERMEAST_LENGTH 10 2128*4882a593Smuzhiyun #define BPOWERMEASF_LENGTH 3 2129*4882a593Smuzhiyun #define BRX_HT_BW 0x1 2130*4882a593Smuzhiyun #define BRXSC 0x6 2131*4882a593Smuzhiyun #define BRX_HT 0x8 2132*4882a593Smuzhiyun #define BNB_INTF_DET_ON 0x1 2133*4882a593Smuzhiyun #define BINTF_WIN_LEN_CFG 0x30 2134*4882a593Smuzhiyun #define BNB_INTF_TH_CFG 0x1c0 2135*4882a593Smuzhiyun #define BRFGAIN 0x3f 2136*4882a593Smuzhiyun #define BTABLESEL 0x40 2137*4882a593Smuzhiyun #define BTRSW 0x80 2138*4882a593Smuzhiyun #define BRXSNR_A 0xff 2139*4882a593Smuzhiyun #define BRXSNR_B 0xff00 2140*4882a593Smuzhiyun #define BRXSNR_C 0xff0000 2141*4882a593Smuzhiyun #define BRXSNR_D 0xff000000 2142*4882a593Smuzhiyun #define BSNR_EVMT_LENGTH 8 2143*4882a593Smuzhiyun #define BSNR_EVMF_LENGTH 1 2144*4882a593Smuzhiyun #define BCSI1ST 0xff 2145*4882a593Smuzhiyun #define BCSI2ND 0xff00 2146*4882a593Smuzhiyun #define BRXEVM1ST 0xff0000 2147*4882a593Smuzhiyun #define BRXEVM2ND 0xff000000 2148*4882a593Smuzhiyun #define BSIGEVM 0xff 2149*4882a593Smuzhiyun #define BPWDB 0xff00 2150*4882a593Smuzhiyun #define BSGIEN 0x10000 2151*4882a593Smuzhiyun 2152*4882a593Smuzhiyun #define BSFACTOR_QMA1 0xf 2153*4882a593Smuzhiyun #define BSFACTOR_QMA2 0xf0 2154*4882a593Smuzhiyun #define BSFACTOR_QMA3 0xf00 2155*4882a593Smuzhiyun #define BSFACTOR_QMA4 0xf000 2156*4882a593Smuzhiyun #define BSFACTOR_QMA5 0xf0000 2157*4882a593Smuzhiyun #define BSFACTOR_QMA6 0xf0000 2158*4882a593Smuzhiyun #define BSFACTOR_QMA7 0xf00000 2159*4882a593Smuzhiyun #define BSFACTOR_QMA8 0xf000000 2160*4882a593Smuzhiyun #define BSFACTOR_QMA9 0xf0000000 2161*4882a593Smuzhiyun #define BCSI_SCHEME 0x100000 2162*4882a593Smuzhiyun 2163*4882a593Smuzhiyun #define BNOISE_LVL_TOP_SET 0x3 2164*4882a593Smuzhiyun #define BCHSMOOTH 0x4 2165*4882a593Smuzhiyun #define BCHSMOOTH_CFG1 0x38 2166*4882a593Smuzhiyun #define BCHSMOOTH_CFG2 0x1c0 2167*4882a593Smuzhiyun #define BCHSMOOTH_CFG3 0xe00 2168*4882a593Smuzhiyun #define BCHSMOOTH_CFG4 0x7000 2169*4882a593Smuzhiyun #define BMRCMODE 0x800000 2170*4882a593Smuzhiyun #define BTHEVMCFG 0x7000000 2171*4882a593Smuzhiyun 2172*4882a593Smuzhiyun #define BLOOP_FIT_TYPE 0x1 2173*4882a593Smuzhiyun #define BUPD_CFO 0x40 2174*4882a593Smuzhiyun #define BUPD_CFO_OFFDATA 0x80 2175*4882a593Smuzhiyun #define BADV_UPD_CFO 0x100 2176*4882a593Smuzhiyun #define BADV_TIME_CTRL 0x800 2177*4882a593Smuzhiyun #define BUPD_CLKO 0x1000 2178*4882a593Smuzhiyun #define BFC 0x6000 2179*4882a593Smuzhiyun #define BTRACKING_MODE 0x8000 2180*4882a593Smuzhiyun #define BPHCMP_ENABLE 0x10000 2181*4882a593Smuzhiyun #define BUPD_CLKO_LTF 0x20000 2182*4882a593Smuzhiyun #define BCOM_CH_CFO 0x40000 2183*4882a593Smuzhiyun #define BCSI_ESTI_MODE 0x80000 2184*4882a593Smuzhiyun #define BADV_UPD_EQZ 0x100000 2185*4882a593Smuzhiyun #define BUCHCFG 0x7000000 2186*4882a593Smuzhiyun #define BUPDEQZ 0x8000000 2187*4882a593Smuzhiyun 2188*4882a593Smuzhiyun #define BRX_PESUDO_NOISE_ON 0x20000000 2189*4882a593Smuzhiyun #define BRX_PESUDO_NOISE_A 0xff 2190*4882a593Smuzhiyun #define BRX_PESUDO_NOISE_B 0xff00 2191*4882a593Smuzhiyun #define BRX_PESUDO_NOISE_C 0xff0000 2192*4882a593Smuzhiyun #define BRX_PESUDO_NOISE_D 0xff000000 2193*4882a593Smuzhiyun #define BRX_PESUDO_NOISESTATE_A 0xffff 2194*4882a593Smuzhiyun #define BRX_PESUDO_NOISESTATE_B 0xffff0000 2195*4882a593Smuzhiyun #define BRX_PESUDO_NOISESTATE_C 0xffff 2196*4882a593Smuzhiyun #define BRX_PESUDO_NOISESTATE_D 0xffff0000 2197*4882a593Smuzhiyun 2198*4882a593Smuzhiyun #define BZEBRA1_HSSIENABLE 0x8 2199*4882a593Smuzhiyun #define BZEBRA1_TRXCONTROL 0xc00 2200*4882a593Smuzhiyun #define BZEBRA1_TRXGAINSETTING 0x07f 2201*4882a593Smuzhiyun #define BZEBRA1_RXCOUNTER 0xc00 2202*4882a593Smuzhiyun #define BZEBRA1_TXCHANGEPUMP 0x38 2203*4882a593Smuzhiyun #define BZEBRA1_RXCHANGEPUMP 0x7 2204*4882a593Smuzhiyun #define BZEBRA1_CHANNEL_NUM 0xf80 2205*4882a593Smuzhiyun #define BZEBRA1_TXLPFBW 0x400 2206*4882a593Smuzhiyun #define BZEBRA1_RXLPFBW 0x600 2207*4882a593Smuzhiyun 2208*4882a593Smuzhiyun #define BRTL8256REG_MODE_CTRL1 0x100 2209*4882a593Smuzhiyun #define BRTL8256REG_MODE_CTRL0 0x40 2210*4882a593Smuzhiyun #define BRTL8256REG_TXLPFBW 0x18 2211*4882a593Smuzhiyun #define BRTL8256REG_RXLPFBW 0x600 2212*4882a593Smuzhiyun 2213*4882a593Smuzhiyun #define BRTL8258_TXLPFBW 0xc 2214*4882a593Smuzhiyun #define BRTL8258_RXLPFBW 0xc00 2215*4882a593Smuzhiyun #define BRTL8258_RSSILPFBW 0xc0 2216*4882a593Smuzhiyun 2217*4882a593Smuzhiyun #define BBYTE0 0x1 2218*4882a593Smuzhiyun #define BBYTE1 0x2 2219*4882a593Smuzhiyun #define BBYTE2 0x4 2220*4882a593Smuzhiyun #define BBYTE3 0x8 2221*4882a593Smuzhiyun #define BWORD0 0x3 2222*4882a593Smuzhiyun #define BWORD1 0xc 2223*4882a593Smuzhiyun #define BWORD 0xf 2224*4882a593Smuzhiyun 2225*4882a593Smuzhiyun #define MASKBYTE0 0xff 2226*4882a593Smuzhiyun #define MASKBYTE1 0xff00 2227*4882a593Smuzhiyun #define MASKBYTE2 0xff0000 2228*4882a593Smuzhiyun #define MASKBYTE3 0xff000000 2229*4882a593Smuzhiyun #define MASKHWORD 0xffff0000 2230*4882a593Smuzhiyun #define MASKLWORD 0x0000ffff 2231*4882a593Smuzhiyun #define MASKDWORD 0xffffffff 2232*4882a593Smuzhiyun #define MASK12BITS 0xfff 2233*4882a593Smuzhiyun #define MASKH4BITS 0xf0000000 2234*4882a593Smuzhiyun #define MASKOFDM_D 0xffc00000 2235*4882a593Smuzhiyun #define MASKCCK 0x3f3f3f3f 2236*4882a593Smuzhiyun 2237*4882a593Smuzhiyun #define MASK4BITS 0x0f 2238*4882a593Smuzhiyun #define MASK20BITS 0xfffff 2239*4882a593Smuzhiyun #define RFREG_OFFSET_MASK 0xfffff 2240*4882a593Smuzhiyun 2241*4882a593Smuzhiyun #define BENABLE 0x1 2242*4882a593Smuzhiyun #define BDISABLE 0x0 2243*4882a593Smuzhiyun 2244*4882a593Smuzhiyun #define LEFT_ANTENNA 0x0 2245*4882a593Smuzhiyun #define RIGHT_ANTENNA 0x1 2246*4882a593Smuzhiyun 2247*4882a593Smuzhiyun #define TCHECK_TXSTATUS 500 2248*4882a593Smuzhiyun #define TUPDATE_RXCOUNTER 100 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun #define REG_UN_used_register 0x01bf 2251*4882a593Smuzhiyun 2252*4882a593Smuzhiyun /* WOL bit information */ 2253*4882a593Smuzhiyun #define HAL92C_WOL_PTK_UPDATE_EVENT BIT(0) 2254*4882a593Smuzhiyun #define HAL92C_WOL_GTK_UPDATE_EVENT BIT(1) 2255*4882a593Smuzhiyun #define HAL92C_WOL_DISASSOC_EVENT BIT(2) 2256*4882a593Smuzhiyun #define HAL92C_WOL_DEAUTH_EVENT BIT(3) 2257*4882a593Smuzhiyun #define HAL92C_WOL_FW_DISCONNECT_EVENT BIT(4) 2258*4882a593Smuzhiyun 2259*4882a593Smuzhiyun #define WOL_REASON_PTK_UPDATE BIT(0) 2260*4882a593Smuzhiyun #define WOL_REASON_GTK_UPDATE BIT(1) 2261*4882a593Smuzhiyun #define WOL_REASON_DISASSOC BIT(2) 2262*4882a593Smuzhiyun #define WOL_REASON_DEAUTH BIT(3) 2263*4882a593Smuzhiyun #define WOL_REASON_FW_DISCONNECT BIT(4) 2264*4882a593Smuzhiyun 2265*4882a593Smuzhiyun /* 2 EFUSE_TEST (For RTL8723 partially) */ 2266*4882a593Smuzhiyun #define EFUSE_SEL(x) (((x) & 0x3) << 8) 2267*4882a593Smuzhiyun #define EFUSE_SEL_MASK 0x300 2268*4882a593Smuzhiyun #define EFUSE_WIFI_SEL_0 0x0 2269*4882a593Smuzhiyun 2270*4882a593Smuzhiyun #define WL_HWPDN_EN BIT(0) /* Enable GPIO[9] as WiFi HW PDn source*/ 2271*4882a593Smuzhiyun #define WL_HWPDN_SL BIT(1) /* WiFi HW PDn polarity control*/ 2272*4882a593Smuzhiyun 2273*4882a593Smuzhiyun #endif 2274