1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2014 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL8723BE_DM_H__ 5*4882a593Smuzhiyun #define __RTL8723BE_DM_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define MAIN_ANT 0 8*4882a593Smuzhiyun #define AUX_ANT 1 9*4882a593Smuzhiyun #define MAIN_ANT_CG_TRX 1 10*4882a593Smuzhiyun #define AUX_ANT_CG_TRX 0 11*4882a593Smuzhiyun #define MAIN_ANT_CGCS_RX 0 12*4882a593Smuzhiyun #define AUX_ANT_CGCS_RX 1 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define TXSCALE_TABLE_SIZE 30 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /*RF REG LIST*/ 17*4882a593Smuzhiyun #define DM_REG_RF_MODE_11N 0x00 18*4882a593Smuzhiyun #define DM_REG_RF_0B_11N 0x0B 19*4882a593Smuzhiyun #define DM_REG_CHNBW_11N 0x18 20*4882a593Smuzhiyun #define DM_REG_T_METER_11N 0x24 21*4882a593Smuzhiyun #define DM_REG_RF_25_11N 0x25 22*4882a593Smuzhiyun #define DM_REG_RF_26_11N 0x26 23*4882a593Smuzhiyun #define DM_REG_RF_27_11N 0x27 24*4882a593Smuzhiyun #define DM_REG_RF_2B_11N 0x2B 25*4882a593Smuzhiyun #define DM_REG_RF_2C_11N 0x2C 26*4882a593Smuzhiyun #define DM_REG_RXRF_A3_11N 0x3C 27*4882a593Smuzhiyun #define DM_REG_T_METER_92D_11N 0x42 28*4882a593Smuzhiyun #define DM_REG_T_METER_88E_11N 0x42 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /*BB REG LIST*/ 31*4882a593Smuzhiyun /*PAGE 8 */ 32*4882a593Smuzhiyun #define DM_REG_BB_CTRL_11N 0x800 33*4882a593Smuzhiyun #define DM_REG_RF_PIN_11N 0x804 34*4882a593Smuzhiyun #define DM_REG_PSD_CTRL_11N 0x808 35*4882a593Smuzhiyun #define DM_REG_TX_ANT_CTRL_11N 0x80C 36*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV5_11N 0x818 37*4882a593Smuzhiyun #define DM_REG_CCK_RPT_FORMAT_11N 0x824 38*4882a593Smuzhiyun #define DM_REG_RX_DEFUALT_A_11N 0x858 39*4882a593Smuzhiyun #define DM_REG_RX_DEFUALT_B_11N 0x85A 40*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV3_11N 0x85C 41*4882a593Smuzhiyun #define DM_REG_ANTSEL_CTRL_11N 0x860 42*4882a593Smuzhiyun #define DM_REG_RX_ANT_CTRL_11N 0x864 43*4882a593Smuzhiyun #define DM_REG_PIN_CTRL_11N 0x870 44*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV1_11N 0x874 45*4882a593Smuzhiyun #define DM_REG_ANTSEL_PATH_11N 0x878 46*4882a593Smuzhiyun #define DM_REG_BB_3WIRE_11N 0x88C 47*4882a593Smuzhiyun #define DM_REG_SC_CNT_11N 0x8C4 48*4882a593Smuzhiyun #define DM_REG_PSD_DATA_11N 0x8B4 49*4882a593Smuzhiyun /*PAGE 9*/ 50*4882a593Smuzhiyun #define DM_REG_ANT_MAPPING1_11N 0x914 51*4882a593Smuzhiyun #define DM_REG_ANT_MAPPING2_11N 0x918 52*4882a593Smuzhiyun /*PAGE A*/ 53*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA1_11N 0xA00 54*4882a593Smuzhiyun #define DM_REG_CCK_CCA_11N 0xA0A 55*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA2_11N 0xA0C 56*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA3_11N 0xA10 57*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA4_11N 0xA14 58*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA1_11N 0xA22 59*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA2_11N 0xA23 60*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA3_11N 0xA24 61*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA4_11N 0xA25 62*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA5_11N 0xA26 63*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA6_11N 0xA27 64*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA7_11N 0xA28 65*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA8_11N 0xA29 66*4882a593Smuzhiyun #define DM_REG_CCK_FA_RST_11N 0xA2C 67*4882a593Smuzhiyun #define DM_REG_CCK_FA_MSB_11N 0xA58 68*4882a593Smuzhiyun #define DM_REG_CCK_FA_LSB_11N 0xA5C 69*4882a593Smuzhiyun #define DM_REG_CCK_CCA_CNT_11N 0xA60 70*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV4_11N 0xA74 71*4882a593Smuzhiyun /*PAGE B */ 72*4882a593Smuzhiyun #define DM_REG_LNA_SWITCH_11N 0xB2C 73*4882a593Smuzhiyun #define DM_REG_PATH_SWITCH_11N 0xB30 74*4882a593Smuzhiyun #define DM_REG_RSSI_CTRL_11N 0xB38 75*4882a593Smuzhiyun #define DM_REG_CONFIG_ANTA_11N 0xB68 76*4882a593Smuzhiyun #define DM_REG_RSSI_BT_11N 0xB9C 77*4882a593Smuzhiyun /*PAGE C */ 78*4882a593Smuzhiyun #define DM_REG_OFDM_FA_HOLDC_11N 0xC00 79*4882a593Smuzhiyun #define DM_REG_RX_PATH_11N 0xC04 80*4882a593Smuzhiyun #define DM_REG_TRMUX_11N 0xC08 81*4882a593Smuzhiyun #define DM_REG_OFDM_FA_RSTC_11N 0xC0C 82*4882a593Smuzhiyun #define DM_REG_RXIQI_MATRIX_11N 0xC14 83*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIX_LSB1_11N 0xC4C 84*4882a593Smuzhiyun #define DM_REG_IGI_A_11N 0xC50 85*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA2_11N 0xC54 86*4882a593Smuzhiyun #define DM_REG_IGI_B_11N 0xC58 87*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA3_11N 0xC5C 88*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV2_11N 0xC70 89*4882a593Smuzhiyun #define DM_REG_RX_OFF_11N 0xC7C 90*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXA_11N 0xC80 91*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXB_11N 0xC88 92*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXA_LSB2_11N 0xC94 93*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXB_LSB2_11N 0xC9C 94*4882a593Smuzhiyun #define DM_REG_RXIQK_MATRIX_LSB_11N 0xCA0 95*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA1_11N 0xCA4 96*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE1_11N 0xCF0 97*4882a593Smuzhiyun /*PAGE D */ 98*4882a593Smuzhiyun #define DM_REG_OFDM_FA_RSTD_11N 0xD00 99*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE2_11N 0xDA0 100*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE3_11N 0xDA4 101*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE4_11N 0xDA8 102*4882a593Smuzhiyun /*PAGE E */ 103*4882a593Smuzhiyun #define DM_REG_TXAGC_A_6_18_11N 0xE00 104*4882a593Smuzhiyun #define DM_REG_TXAGC_A_24_54_11N 0xE04 105*4882a593Smuzhiyun #define DM_REG_TXAGC_A_1_MCS32_11N 0xE08 106*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS0_3_11N 0xE10 107*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS4_7_11N 0xE14 108*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS8_11_11N 0xE18 109*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS12_15_11N 0xE1C 110*4882a593Smuzhiyun #define DM_REG_FPGA0_IQK_11N 0xE28 111*4882a593Smuzhiyun #define DM_REG_TXIQK_TONE_A_11N 0xE30 112*4882a593Smuzhiyun #define DM_REG_RXIQK_TONE_A_11N 0xE34 113*4882a593Smuzhiyun #define DM_REG_TXIQK_PI_A_11N 0xE38 114*4882a593Smuzhiyun #define DM_REG_RXIQK_PI_A_11N 0xE3C 115*4882a593Smuzhiyun #define DM_REG_TXIQK_11N 0xE40 116*4882a593Smuzhiyun #define DM_REG_RXIQK_11N 0xE44 117*4882a593Smuzhiyun #define DM_REG_IQK_AGC_PTS_11N 0xE48 118*4882a593Smuzhiyun #define DM_REG_IQK_AGC_RSP_11N 0xE4C 119*4882a593Smuzhiyun #define DM_REG_BLUETOOTH_11N 0xE6C 120*4882a593Smuzhiyun #define DM_REG_RX_WAIT_CCA_11N 0xE70 121*4882a593Smuzhiyun #define DM_REG_TX_CCK_RFON_11N 0xE74 122*4882a593Smuzhiyun #define DM_REG_TX_CCK_BBON_11N 0xE78 123*4882a593Smuzhiyun #define DM_REG_OFDM_RFON_11N 0xE7C 124*4882a593Smuzhiyun #define DM_REG_OFDM_BBON_11N 0xE80 125*4882a593Smuzhiyun #define DM_REG_TX2RX_11N 0xE84 126*4882a593Smuzhiyun #define DM_REG_TX2TX_11N 0xE88 127*4882a593Smuzhiyun #define DM_REG_RX_CCK_11N 0xE8C 128*4882a593Smuzhiyun #define DM_REG_RX_OFDM_11N 0xED0 129*4882a593Smuzhiyun #define DM_REG_RX_WAIT_RIFS_11N 0xED4 130*4882a593Smuzhiyun #define DM_REG_RX2RX_11N 0xED8 131*4882a593Smuzhiyun #define DM_REG_STANDBY_11N 0xEDC 132*4882a593Smuzhiyun #define DM_REG_SLEEP_11N 0xEE0 133*4882a593Smuzhiyun #define DM_REG_PMPD_ANAEN_11N 0xEEC 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /*MAC REG LIST*/ 136*4882a593Smuzhiyun #define DM_REG_BB_RST_11N 0x02 137*4882a593Smuzhiyun #define DM_REG_ANTSEL_PIN_11N 0x4C 138*4882a593Smuzhiyun #define DM_REG_EARLY_MODE_11N 0x4D0 139*4882a593Smuzhiyun #define DM_REG_RSSI_MONITOR_11N 0x4FE 140*4882a593Smuzhiyun #define DM_REG_EDCA_VO_11N 0x500 141*4882a593Smuzhiyun #define DM_REG_EDCA_VI_11N 0x504 142*4882a593Smuzhiyun #define DM_REG_EDCA_BE_11N 0x508 143*4882a593Smuzhiyun #define DM_REG_EDCA_BK_11N 0x50C 144*4882a593Smuzhiyun #define DM_REG_TXPAUSE_11N 0x522 145*4882a593Smuzhiyun #define DM_REG_RESP_TX_11N 0x6D8 146*4882a593Smuzhiyun #define DM_REG_ANT_TRAIN_PARA1_11N 0x7b0 147*4882a593Smuzhiyun #define DM_REG_ANT_TRAIN_PARA2_11N 0x7b4 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /*DIG Related*/ 150*4882a593Smuzhiyun #define DM_BIT_IGI_11N 0x0000007F 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define HAL_DM_DIG_DISABLE BIT(0) 153*4882a593Smuzhiyun #define HAL_DM_HIPWR_DISABLE BIT(1) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define OFDM_TABLE_LENGTH 43 156*4882a593Smuzhiyun #define CCK_TABLE_LENGTH 33 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define OFDM_TABLE_SIZE 37 159*4882a593Smuzhiyun #define CCK_TABLE_SIZE 33 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define BW_AUTO_SWITCH_HIGH_LOW 25 162*4882a593Smuzhiyun #define BW_AUTO_SWITCH_LOW_HIGH 30 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #define DM_DIG_FA_UPPER 0x3e 165*4882a593Smuzhiyun #define DM_DIG_FA_LOWER 0x1e 166*4882a593Smuzhiyun #define DM_DIG_FA_TH0 0x200 167*4882a593Smuzhiyun #define DM_DIG_FA_TH1 0x300 168*4882a593Smuzhiyun #define DM_DIG_FA_TH2 0x400 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define RXPATHSELECTION_SS_TH_LOW 30 171*4882a593Smuzhiyun #define RXPATHSELECTION_DIFF_TH 18 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define DM_RATR_STA_INIT 0 174*4882a593Smuzhiyun #define DM_RATR_STA_HIGH 1 175*4882a593Smuzhiyun #define DM_RATR_STA_MIDDLE 2 176*4882a593Smuzhiyun #define DM_RATR_STA_LOW 3 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CTS2SELF_THVAL 30 179*4882a593Smuzhiyun #define REGC38_TH 20 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define WAIOTTHVAL 25 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_NORMAL 0 184*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL1 1 185*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL2 2 186*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT1 3 187*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT2 4 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define DM_TYPE_BYFW 0 190*4882a593Smuzhiyun #define DM_TYPE_BYDRIVER 1 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74 193*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67 194*4882a593Smuzhiyun #define TXPWRTRACK_MAX_IDX 6 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* Dynamic ATC switch */ 197*4882a593Smuzhiyun #define ATC_STATUS_OFF 0x0 /* enable */ 198*4882a593Smuzhiyun #define ATC_STATUS_ON 0x1 /* disable */ 199*4882a593Smuzhiyun #define CFO_THRESHOLD_XTAL 10 /* kHz */ 200*4882a593Smuzhiyun #define CFO_THRESHOLD_ATC 80 /* kHz */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun enum dm_1r_cca_e { 203*4882a593Smuzhiyun CCA_1R = 0, 204*4882a593Smuzhiyun CCA_2R = 1, 205*4882a593Smuzhiyun CCA_MAX = 2, 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun enum dm_rf_e { 209*4882a593Smuzhiyun RF_SAVE = 0, 210*4882a593Smuzhiyun RF_NORMAL = 1, 211*4882a593Smuzhiyun RF_MAX = 2, 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun enum dm_sw_ant_switch_e { 215*4882a593Smuzhiyun ANS_ANTENNA_B = 1, 216*4882a593Smuzhiyun ANS_ANTENNA_A = 2, 217*4882a593Smuzhiyun ANS_ANTENNA_MAX = 3, 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun enum pwr_track_control_method { 221*4882a593Smuzhiyun BBSWING, 222*4882a593Smuzhiyun TXAGC 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1) 226*4882a593Smuzhiyun #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1) 227*4882a593Smuzhiyun #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1) 228*4882a593Smuzhiyun #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1) 229*4882a593Smuzhiyun #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1) 230*4882a593Smuzhiyun #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \ 231*4882a593Smuzhiyun ((((struct rtl_priv *)(_priv))->mac80211.opmode == \ 232*4882a593Smuzhiyun NL80211_IFTYPE_ADHOC) ? \ 233*4882a593Smuzhiyun (((struct rtl_priv *)(_priv))->dm.entry_min_undecoratedsmoothed_pwdb) :\ 234*4882a593Smuzhiyun (((struct rtl_priv *)(_priv))->dm.undecorated_smoothed_pwdb)) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun void rtl8723be_dm_set_tx_ant_by_tx_info(struct ieee80211_hw *hw, u8 *pdesc, 237*4882a593Smuzhiyun u32 mac_id); 238*4882a593Smuzhiyun void rtl8723be_dm_ant_sel_statistics(struct ieee80211_hw *hw, u8 antsel_tr_mux, 239*4882a593Smuzhiyun u32 mac_id, u32 rx_pwdb_all); 240*4882a593Smuzhiyun void rtl8723be_dm_fast_antenna_training_callback(unsigned long data); 241*4882a593Smuzhiyun void rtl8723be_dm_init(struct ieee80211_hw *hw); 242*4882a593Smuzhiyun void rtl8723be_dm_watchdog(struct ieee80211_hw *hw); 243*4882a593Smuzhiyun void rtl8723be_dm_write_dig(struct ieee80211_hw *hw, u8 current_igi); 244*4882a593Smuzhiyun void rtl8723be_dm_check_txpower_tracking(struct ieee80211_hw *hw); 245*4882a593Smuzhiyun void rtl8723be_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw); 246*4882a593Smuzhiyun void rtl8723be_dm_txpower_track_adjust(struct ieee80211_hw *hw, u8 type, 247*4882a593Smuzhiyun u8 *pdirection, u32 *poutwrite_val); 248*4882a593Smuzhiyun #endif 249