xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8723be/dm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2014  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../base.h"
6*4882a593Smuzhiyun #include "../pci.h"
7*4882a593Smuzhiyun #include "../core.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "../rtl8723com/dm_common.h"
13*4882a593Smuzhiyun #include "fw.h"
14*4882a593Smuzhiyun #include "trx.h"
15*4882a593Smuzhiyun #include "../btcoexist/rtl_btc.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static const u32 ofdmswing_table[] = {
18*4882a593Smuzhiyun 	0x0b40002d, /* 0,  -15.0dB */
19*4882a593Smuzhiyun 	0x0c000030, /* 1,  -14.5dB */
20*4882a593Smuzhiyun 	0x0cc00033, /* 2,  -14.0dB */
21*4882a593Smuzhiyun 	0x0d800036, /* 3,  -13.5dB */
22*4882a593Smuzhiyun 	0x0e400039, /* 4,  -13.0dB */
23*4882a593Smuzhiyun 	0x0f00003c, /* 5,  -12.5dB */
24*4882a593Smuzhiyun 	0x10000040, /* 6,  -12.0dB */
25*4882a593Smuzhiyun 	0x11000044, /* 7,  -11.5dB */
26*4882a593Smuzhiyun 	0x12000048, /* 8,  -11.0dB */
27*4882a593Smuzhiyun 	0x1300004c, /* 9,  -10.5dB */
28*4882a593Smuzhiyun 	0x14400051, /* 10, -10.0dB */
29*4882a593Smuzhiyun 	0x15800056, /* 11, -9.5dB */
30*4882a593Smuzhiyun 	0x16c0005b, /* 12, -9.0dB */
31*4882a593Smuzhiyun 	0x18000060, /* 13, -8.5dB */
32*4882a593Smuzhiyun 	0x19800066, /* 14, -8.0dB */
33*4882a593Smuzhiyun 	0x1b00006c, /* 15, -7.5dB */
34*4882a593Smuzhiyun 	0x1c800072, /* 16, -7.0dB */
35*4882a593Smuzhiyun 	0x1e400079, /* 17, -6.5dB */
36*4882a593Smuzhiyun 	0x20000080, /* 18, -6.0dB */
37*4882a593Smuzhiyun 	0x22000088, /* 19, -5.5dB */
38*4882a593Smuzhiyun 	0x24000090, /* 20, -5.0dB */
39*4882a593Smuzhiyun 	0x26000098, /* 21, -4.5dB */
40*4882a593Smuzhiyun 	0x288000a2, /* 22, -4.0dB */
41*4882a593Smuzhiyun 	0x2ac000ab, /* 23, -3.5dB */
42*4882a593Smuzhiyun 	0x2d4000b5, /* 24, -3.0dB */
43*4882a593Smuzhiyun 	0x300000c0, /* 25, -2.5dB */
44*4882a593Smuzhiyun 	0x32c000cb, /* 26, -2.0dB */
45*4882a593Smuzhiyun 	0x35c000d7, /* 27, -1.5dB */
46*4882a593Smuzhiyun 	0x390000e4, /* 28, -1.0dB */
47*4882a593Smuzhiyun 	0x3c8000f2, /* 29, -0.5dB */
48*4882a593Smuzhiyun 	0x40000100, /* 30, +0dB */
49*4882a593Smuzhiyun 	0x43c0010f, /* 31, +0.5dB */
50*4882a593Smuzhiyun 	0x47c0011f, /* 32, +1.0dB */
51*4882a593Smuzhiyun 	0x4c000130, /* 33, +1.5dB */
52*4882a593Smuzhiyun 	0x50800142, /* 34, +2.0dB */
53*4882a593Smuzhiyun 	0x55400155, /* 35, +2.5dB */
54*4882a593Smuzhiyun 	0x5a400169, /* 36, +3.0dB */
55*4882a593Smuzhiyun 	0x5fc0017f, /* 37, +3.5dB */
56*4882a593Smuzhiyun 	0x65400195, /* 38, +4.0dB */
57*4882a593Smuzhiyun 	0x6b8001ae, /* 39, +4.5dB */
58*4882a593Smuzhiyun 	0x71c001c7, /* 40, +5.0dB */
59*4882a593Smuzhiyun 	0x788001e2, /* 41, +5.5dB */
60*4882a593Smuzhiyun 	0x7f8001fe  /* 42, +6.0dB */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
64*4882a593Smuzhiyun 	{0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}, /*  0, -16.0dB */
65*4882a593Smuzhiyun 	{0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01}, /*  1, -15.5dB */
66*4882a593Smuzhiyun 	{0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01}, /*  2, -15.0dB */
67*4882a593Smuzhiyun 	{0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01}, /*  3, -14.5dB */
68*4882a593Smuzhiyun 	{0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01}, /*  4, -14.0dB */
69*4882a593Smuzhiyun 	{0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01}, /*  5, -13.5dB */
70*4882a593Smuzhiyun 	{0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01}, /*  6, -13.0dB */
71*4882a593Smuzhiyun 	{0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01}, /*  7, -12.5dB */
72*4882a593Smuzhiyun 	{0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01}, /*  8, -12.0dB */
73*4882a593Smuzhiyun 	{0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01}, /*  9, -11.5dB */
74*4882a593Smuzhiyun 	{0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 10, -11.0dB */
75*4882a593Smuzhiyun 	{0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 11, -10.5dB */
76*4882a593Smuzhiyun 	{0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 12, -10.0dB */
77*4882a593Smuzhiyun 	{0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 13, -9.5dB */
78*4882a593Smuzhiyun 	{0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01}, /* 14, -9.0dB */
79*4882a593Smuzhiyun 	{0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02}, /* 15, -8.5dB */
80*4882a593Smuzhiyun 	{0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01}, /* 16, -8.0dB */
81*4882a593Smuzhiyun 	{0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02}, /* 17, -7.5dB */
82*4882a593Smuzhiyun 	{0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02}, /* 18, -7.0dB */
83*4882a593Smuzhiyun 	{0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02}, /* 19, -6.5dB */
84*4882a593Smuzhiyun 	{0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02}, /* 20, -6.0dB */
85*4882a593Smuzhiyun 	{0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02}, /* 21, -5.5dB */
86*4882a593Smuzhiyun 	{0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02}, /* 22, -5.0dB */
87*4882a593Smuzhiyun 	{0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02}, /* 23, -4.5dB */
88*4882a593Smuzhiyun 	{0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02}, /* 24, -4.0dB */
89*4882a593Smuzhiyun 	{0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03}, /* 25, -3.5dB */
90*4882a593Smuzhiyun 	{0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03}, /* 26, -3.0dB */
91*4882a593Smuzhiyun 	{0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03}, /* 27, -2.5dB */
92*4882a593Smuzhiyun 	{0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03}, /* 28, -2.0dB */
93*4882a593Smuzhiyun 	{0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03}, /* 29, -1.5dB */
94*4882a593Smuzhiyun 	{0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03}, /* 30, -1.0dB */
95*4882a593Smuzhiyun 	{0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04}, /* 31, -0.5dB */
96*4882a593Smuzhiyun 	{0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04}  /* 32, +0dB */
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
100*4882a593Smuzhiyun 	{0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}, /*  0, -16.0dB */
101*4882a593Smuzhiyun 	{0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  1, -15.5dB */
102*4882a593Smuzhiyun 	{0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  2, -15.0dB */
103*4882a593Smuzhiyun 	{0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  3, -14.5dB */
104*4882a593Smuzhiyun 	{0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /*  4, -14.0dB */
105*4882a593Smuzhiyun 	{0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  5, -13.5dB */
106*4882a593Smuzhiyun 	{0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  6, -13.0dB */
107*4882a593Smuzhiyun 	{0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00}, /*  7, -12.5dB */
108*4882a593Smuzhiyun 	{0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /*  8, -12.0dB */
109*4882a593Smuzhiyun 	{0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /*  9, -11.5dB */
110*4882a593Smuzhiyun 	{0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 10, -11.0dB */
111*4882a593Smuzhiyun 	{0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 11, -10.5dB */
112*4882a593Smuzhiyun 	{0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 12, -10.0dB */
113*4882a593Smuzhiyun 	{0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 13, -9.5dB */
114*4882a593Smuzhiyun 	{0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 14, -9.0dB */
115*4882a593Smuzhiyun 	{0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 15, -8.5dB */
116*4882a593Smuzhiyun 	{0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 16, -8.0dB */
117*4882a593Smuzhiyun 	{0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 17, -7.5dB */
118*4882a593Smuzhiyun 	{0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00}, /* 18, -7.0dB */
119*4882a593Smuzhiyun 	{0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00}, /* 19, -6.5dB */
120*4882a593Smuzhiyun 	{0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 20, -6.0dB */
121*4882a593Smuzhiyun 	{0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 21, -5.5dB */
122*4882a593Smuzhiyun 	{0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00}, /* 22, -5.0dB */
123*4882a593Smuzhiyun 	{0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00}, /* 23, -4.5dB */
124*4882a593Smuzhiyun 	{0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00}, /* 24, -4.0dB */
125*4882a593Smuzhiyun 	{0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00}, /* 25, -3.5dB */
126*4882a593Smuzhiyun 	{0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00}, /* 26, -3.0dB */
127*4882a593Smuzhiyun 	{0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00}, /* 27, -2.5dB */
128*4882a593Smuzhiyun 	{0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00}, /* 28, -2.0dB */
129*4882a593Smuzhiyun 	{0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00}, /* 29, -1.5dB */
130*4882a593Smuzhiyun 	{0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00}, /* 30, -1.0dB */
131*4882a593Smuzhiyun 	{0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00}, /* 31, -0.5dB */
132*4882a593Smuzhiyun 	{0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00}  /* 32, +0dB */
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const u32 edca_setting_dl[PEER_MAX] = {
136*4882a593Smuzhiyun 	0xa44f,		/* 0 UNKNOWN */
137*4882a593Smuzhiyun 	0x5ea44f,	/* 1 REALTEK_90 */
138*4882a593Smuzhiyun 	0x5e4322,	/* 2 REALTEK_92SE */
139*4882a593Smuzhiyun 	0x5ea42b,	/* 3 BROAD */
140*4882a593Smuzhiyun 	0xa44f,		/* 4 RAL */
141*4882a593Smuzhiyun 	0xa630,		/* 5 ATH */
142*4882a593Smuzhiyun 	0x5ea630,	/* 6 CISCO */
143*4882a593Smuzhiyun 	0x5ea42b,	/* 7 MARVELL */
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const u32 edca_setting_ul[PEER_MAX] = {
147*4882a593Smuzhiyun 	0x5e4322,	/* 0 UNKNOWN */
148*4882a593Smuzhiyun 	0xa44f,		/* 1 REALTEK_90 */
149*4882a593Smuzhiyun 	0x5ea44f,	/* 2 REALTEK_92SE */
150*4882a593Smuzhiyun 	0x5ea32b,	/* 3 BROAD */
151*4882a593Smuzhiyun 	0x5ea422,	/* 4 RAL */
152*4882a593Smuzhiyun 	0x5ea322,	/* 5 ATH */
153*4882a593Smuzhiyun 	0x3ea430,	/* 6 CISCO */
154*4882a593Smuzhiyun 	0x5ea44f,	/* 7 MARV */
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
rtl8723be_dm_txpower_track_adjust(struct ieee80211_hw * hw,u8 type,u8 * pdirection,u32 * poutwrite_val)157*4882a593Smuzhiyun void rtl8723be_dm_txpower_track_adjust(struct ieee80211_hw *hw, u8 type,
158*4882a593Smuzhiyun 				       u8 *pdirection, u32 *poutwrite_val)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
161*4882a593Smuzhiyun 	struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
162*4882a593Smuzhiyun 	u8 pwr_val = 0;
163*4882a593Smuzhiyun 	u8 ofdm_base = rtlpriv->dm.swing_idx_ofdm_base[RF90_PATH_A];
164*4882a593Smuzhiyun 	u8 ofdm_val = rtlpriv->dm.swing_idx_ofdm[RF90_PATH_A];
165*4882a593Smuzhiyun 	u8 cck_base = rtldm->swing_idx_cck_base;
166*4882a593Smuzhiyun 	u8 cck_val = rtldm->swing_idx_cck;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (type == 0) {
169*4882a593Smuzhiyun 		if (ofdm_val <= ofdm_base) {
170*4882a593Smuzhiyun 			*pdirection = 1;
171*4882a593Smuzhiyun 			pwr_val = ofdm_base - ofdm_val;
172*4882a593Smuzhiyun 		} else {
173*4882a593Smuzhiyun 			*pdirection = 2;
174*4882a593Smuzhiyun 			pwr_val = ofdm_val - ofdm_base;
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	} else if (type == 1) {
177*4882a593Smuzhiyun 		if (cck_val <= cck_base) {
178*4882a593Smuzhiyun 			*pdirection = 1;
179*4882a593Smuzhiyun 			pwr_val = cck_base - cck_val;
180*4882a593Smuzhiyun 		} else {
181*4882a593Smuzhiyun 			*pdirection = 2;
182*4882a593Smuzhiyun 			pwr_val = cck_val - cck_base;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (pwr_val >= TXPWRTRACK_MAX_IDX && (*pdirection == 1))
187*4882a593Smuzhiyun 		pwr_val = TXPWRTRACK_MAX_IDX;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	*poutwrite_val = pwr_val | (pwr_val << 8) |
190*4882a593Smuzhiyun 		(pwr_val << 16) | (pwr_val << 24);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
rtl8723be_dm_init_rate_adaptive_mask(struct ieee80211_hw * hw)193*4882a593Smuzhiyun void rtl8723be_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
196*4882a593Smuzhiyun 	struct rate_adaptive *p_ra = &rtlpriv->ra;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	p_ra->ratr_state = DM_RATR_STA_INIT;
199*4882a593Smuzhiyun 	p_ra->pre_ratr_state = DM_RATR_STA_INIT;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
202*4882a593Smuzhiyun 		rtlpriv->dm.useramask = true;
203*4882a593Smuzhiyun 	else
204*4882a593Smuzhiyun 		rtlpriv->dm.useramask = false;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	p_ra->high_rssi_thresh_for_ra = 50;
207*4882a593Smuzhiyun 	p_ra->low_rssi_thresh_for_ra40m = 20;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
rtl8723be_dm_init_txpower_tracking(struct ieee80211_hw * hw)210*4882a593Smuzhiyun static void rtl8723be_dm_init_txpower_tracking(struct ieee80211_hw *hw)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	rtlpriv->dm.txpower_tracking = true;
215*4882a593Smuzhiyun 	rtlpriv->dm.txpower_track_control = true;
216*4882a593Smuzhiyun 	rtlpriv->dm.thermalvalue = 0;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	rtlpriv->dm.ofdm_index[0] = 30;
219*4882a593Smuzhiyun 	rtlpriv->dm.cck_index = 20;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	rtlpriv->dm.swing_idx_cck_base = rtlpriv->dm.cck_index;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	rtlpriv->dm.swing_idx_ofdm_base[0] = rtlpriv->dm.ofdm_index[0];
224*4882a593Smuzhiyun 	rtlpriv->dm.delta_power_index[RF90_PATH_A] = 0;
225*4882a593Smuzhiyun 	rtlpriv->dm.delta_power_index_last[RF90_PATH_A] = 0;
226*4882a593Smuzhiyun 	rtlpriv->dm.power_index_offset[RF90_PATH_A] = 0;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
229*4882a593Smuzhiyun 		"rtlpriv->dm.txpower_tracking = %d\n",
230*4882a593Smuzhiyun 		rtlpriv->dm.txpower_tracking);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
rtl8723be_dm_init_dynamic_atc_switch(struct ieee80211_hw * hw)233*4882a593Smuzhiyun static void rtl8723be_dm_init_dynamic_atc_switch(struct ieee80211_hw *hw)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	rtlpriv->dm.crystal_cap = rtlpriv->efuse.crystalcap;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	rtlpriv->dm.atc_status = rtl_get_bbreg(hw, ROFDM1_CFOTRACKING, 0x800);
240*4882a593Smuzhiyun 	rtlpriv->dm.cfo_threshold = CFO_THRESHOLD_XTAL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
rtl8723be_dm_init(struct ieee80211_hw * hw)243*4882a593Smuzhiyun void rtl8723be_dm_init(struct ieee80211_hw *hw)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
246*4882a593Smuzhiyun 	u32 cur_igvalue = rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
249*4882a593Smuzhiyun 	rtl_dm_diginit(hw, cur_igvalue);
250*4882a593Smuzhiyun 	rtl8723be_dm_init_rate_adaptive_mask(hw);
251*4882a593Smuzhiyun 	rtl8723_dm_init_edca_turbo(hw);
252*4882a593Smuzhiyun 	rtl8723_dm_init_dynamic_bb_powersaving(hw);
253*4882a593Smuzhiyun 	rtl8723_dm_init_dynamic_txpower(hw);
254*4882a593Smuzhiyun 	rtl8723be_dm_init_txpower_tracking(hw);
255*4882a593Smuzhiyun 	rtl8723be_dm_init_dynamic_atc_switch(hw);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
rtl8723be_dm_find_minimum_rssi(struct ieee80211_hw * hw)258*4882a593Smuzhiyun static void rtl8723be_dm_find_minimum_rssi(struct ieee80211_hw *hw)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
261*4882a593Smuzhiyun 	struct dig_t *rtl_dm_dig = &rtlpriv->dm_digtable;
262*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtlpriv);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* Determine the minimum RSSI  */
265*4882a593Smuzhiyun 	if ((mac->link_state < MAC80211_LINKED) &&
266*4882a593Smuzhiyun 	    (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
267*4882a593Smuzhiyun 		rtl_dm_dig->min_undec_pwdb_for_dm = 0;
268*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
269*4882a593Smuzhiyun 			"Not connected to any\n");
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 	if (mac->link_state >= MAC80211_LINKED) {
272*4882a593Smuzhiyun 		if (mac->opmode == NL80211_IFTYPE_AP ||
273*4882a593Smuzhiyun 		    mac->opmode == NL80211_IFTYPE_ADHOC) {
274*4882a593Smuzhiyun 			rtl_dm_dig->min_undec_pwdb_for_dm =
275*4882a593Smuzhiyun 			    rtlpriv->dm.entry_min_undec_sm_pwdb;
276*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
277*4882a593Smuzhiyun 				"AP Client PWDB = 0x%lx\n",
278*4882a593Smuzhiyun 				rtlpriv->dm.entry_min_undec_sm_pwdb);
279*4882a593Smuzhiyun 		} else {
280*4882a593Smuzhiyun 			rtl_dm_dig->min_undec_pwdb_for_dm =
281*4882a593Smuzhiyun 			    rtlpriv->dm.undec_sm_pwdb;
282*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
283*4882a593Smuzhiyun 				"STA Default Port PWDB = 0x%x\n",
284*4882a593Smuzhiyun 				rtl_dm_dig->min_undec_pwdb_for_dm);
285*4882a593Smuzhiyun 		}
286*4882a593Smuzhiyun 	} else {
287*4882a593Smuzhiyun 		rtl_dm_dig->min_undec_pwdb_for_dm =
288*4882a593Smuzhiyun 				rtlpriv->dm.entry_min_undec_sm_pwdb;
289*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
290*4882a593Smuzhiyun 			"AP Ext Port or disconnect PWDB = 0x%x\n",
291*4882a593Smuzhiyun 			rtl_dm_dig->min_undec_pwdb_for_dm);
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_DIG, DBG_LOUD, "MinUndecoratedPWDBForDM =%d\n",
294*4882a593Smuzhiyun 		rtl_dm_dig->min_undec_pwdb_for_dm);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
rtl8723be_dm_check_rssi_monitor(struct ieee80211_hw * hw)297*4882a593Smuzhiyun static void rtl8723be_dm_check_rssi_monitor(struct ieee80211_hw *hw)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
300*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
301*4882a593Smuzhiyun 	struct rtl_sta_info *drv_priv;
302*4882a593Smuzhiyun 	u8 h2c_parameter[3] = { 0 };
303*4882a593Smuzhiyun 	long tmp_entry_max_pwdb = 0, tmp_entry_min_pwdb = 0xff;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* AP & ADHOC & MESH */
306*4882a593Smuzhiyun 	spin_lock_bh(&rtlpriv->locks.entry_list_lock);
307*4882a593Smuzhiyun 	list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
308*4882a593Smuzhiyun 		if (drv_priv->rssi_stat.undec_sm_pwdb <
309*4882a593Smuzhiyun 						tmp_entry_min_pwdb)
310*4882a593Smuzhiyun 			tmp_entry_min_pwdb =
311*4882a593Smuzhiyun 				drv_priv->rssi_stat.undec_sm_pwdb;
312*4882a593Smuzhiyun 		if (drv_priv->rssi_stat.undec_sm_pwdb >
313*4882a593Smuzhiyun 						tmp_entry_max_pwdb)
314*4882a593Smuzhiyun 			tmp_entry_max_pwdb =
315*4882a593Smuzhiyun 				drv_priv->rssi_stat.undec_sm_pwdb;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 	spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* If associated entry is found */
320*4882a593Smuzhiyun 	if (tmp_entry_max_pwdb != 0) {
321*4882a593Smuzhiyun 		rtlpriv->dm.entry_max_undec_sm_pwdb =
322*4882a593Smuzhiyun 							tmp_entry_max_pwdb;
323*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FDM, DM_PWDB,
324*4882a593Smuzhiyun 			"EntryMaxPWDB = 0x%lx(%ld)\n",
325*4882a593Smuzhiyun 			 tmp_entry_max_pwdb, tmp_entry_max_pwdb);
326*4882a593Smuzhiyun 	} else {
327*4882a593Smuzhiyun 		rtlpriv->dm.entry_max_undec_sm_pwdb = 0;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 	/* If associated entry is found */
330*4882a593Smuzhiyun 	if (tmp_entry_min_pwdb != 0xff) {
331*4882a593Smuzhiyun 		rtlpriv->dm.entry_min_undec_sm_pwdb =
332*4882a593Smuzhiyun 							tmp_entry_min_pwdb;
333*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FDM, DM_PWDB,
334*4882a593Smuzhiyun 			"EntryMinPWDB = 0x%lx(%ld)\n",
335*4882a593Smuzhiyun 			 tmp_entry_min_pwdb, tmp_entry_min_pwdb);
336*4882a593Smuzhiyun 	} else {
337*4882a593Smuzhiyun 		rtlpriv->dm.entry_min_undec_sm_pwdb = 0;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 	/* Indicate Rx signal strength to FW. */
340*4882a593Smuzhiyun 	if (rtlpriv->dm.useramask) {
341*4882a593Smuzhiyun 		h2c_parameter[2] =
342*4882a593Smuzhiyun 			(u8)(rtlpriv->dm.undec_sm_pwdb & 0xFF);
343*4882a593Smuzhiyun 		h2c_parameter[1] = 0x20;
344*4882a593Smuzhiyun 		h2c_parameter[0] = 0;
345*4882a593Smuzhiyun 		rtl8723be_fill_h2c_cmd(hw, H2C_RSSIBE_REPORT, 3, h2c_parameter);
346*4882a593Smuzhiyun 	} else {
347*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x4fe,
348*4882a593Smuzhiyun 			       rtlpriv->dm.undec_sm_pwdb);
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 	rtl8723be_dm_find_minimum_rssi(hw);
351*4882a593Smuzhiyun 	dm_digtable->rssi_val_min =
352*4882a593Smuzhiyun 			rtlpriv->dm_digtable.min_undec_pwdb_for_dm;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
rtl8723be_dm_write_dig(struct ieee80211_hw * hw,u8 current_igi)355*4882a593Smuzhiyun void rtl8723be_dm_write_dig(struct ieee80211_hw *hw, u8 current_igi)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
358*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (dm_digtable->stop_dig)
361*4882a593Smuzhiyun 		return;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (dm_digtable->cur_igvalue != current_igi) {
364*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f, current_igi);
365*4882a593Smuzhiyun 		if (rtlpriv->phy.rf_type != RF_1T1R)
366*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1,
367*4882a593Smuzhiyun 				      0x7f, current_igi);
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 	dm_digtable->pre_igvalue = dm_digtable->cur_igvalue;
370*4882a593Smuzhiyun 	dm_digtable->cur_igvalue = current_igi;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
rtl8723be_dm_dig(struct ieee80211_hw * hw)373*4882a593Smuzhiyun static void rtl8723be_dm_dig(struct ieee80211_hw *hw)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
376*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
377*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
378*4882a593Smuzhiyun 	u8 dig_min_0, dig_maxofmin;
379*4882a593Smuzhiyun 	bool bfirstconnect, bfirstdisconnect;
380*4882a593Smuzhiyun 	u8 dm_dig_max, dm_dig_min;
381*4882a593Smuzhiyun 	u8 current_igi = dm_digtable->cur_igvalue;
382*4882a593Smuzhiyun 	u8 offset;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* AP,BT */
385*4882a593Smuzhiyun 	if (mac->act_scanning)
386*4882a593Smuzhiyun 		return;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	dig_min_0 = dm_digtable->dig_min_0;
389*4882a593Smuzhiyun 	bfirstconnect = (mac->link_state >= MAC80211_LINKED) &&
390*4882a593Smuzhiyun 			!dm_digtable->media_connect_0;
391*4882a593Smuzhiyun 	bfirstdisconnect = (mac->link_state < MAC80211_LINKED) &&
392*4882a593Smuzhiyun 			(dm_digtable->media_connect_0);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	dm_dig_max = 0x5a;
395*4882a593Smuzhiyun 	dm_dig_min = DM_DIG_MIN;
396*4882a593Smuzhiyun 	dig_maxofmin = DM_DIG_MAX_AP;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (mac->link_state >= MAC80211_LINKED) {
399*4882a593Smuzhiyun 		if ((dm_digtable->rssi_val_min + 10) > dm_dig_max)
400*4882a593Smuzhiyun 			dm_digtable->rx_gain_max = dm_dig_max;
401*4882a593Smuzhiyun 		else if ((dm_digtable->rssi_val_min + 10) < dm_dig_min)
402*4882a593Smuzhiyun 			dm_digtable->rx_gain_max = dm_dig_min;
403*4882a593Smuzhiyun 		else
404*4882a593Smuzhiyun 			dm_digtable->rx_gain_max =
405*4882a593Smuzhiyun 				dm_digtable->rssi_val_min + 10;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 		if (rtlpriv->dm.one_entry_only) {
408*4882a593Smuzhiyun 			offset = 12;
409*4882a593Smuzhiyun 			if (dm_digtable->rssi_val_min - offset < dm_dig_min)
410*4882a593Smuzhiyun 				dig_min_0 = dm_dig_min;
411*4882a593Smuzhiyun 			else if (dm_digtable->rssi_val_min - offset >
412*4882a593Smuzhiyun 							dig_maxofmin)
413*4882a593Smuzhiyun 				dig_min_0 = dig_maxofmin;
414*4882a593Smuzhiyun 			else
415*4882a593Smuzhiyun 				dig_min_0 =
416*4882a593Smuzhiyun 					dm_digtable->rssi_val_min - offset;
417*4882a593Smuzhiyun 		} else {
418*4882a593Smuzhiyun 			dig_min_0 = dm_dig_min;
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	} else {
422*4882a593Smuzhiyun 		dm_digtable->rx_gain_max = dm_dig_max;
423*4882a593Smuzhiyun 		dig_min_0 = dm_dig_min;
424*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_DIG, DBG_LOUD, "no link\n");
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (rtlpriv->falsealm_cnt.cnt_all > 10000) {
428*4882a593Smuzhiyun 		if (dm_digtable->large_fa_hit != 3)
429*4882a593Smuzhiyun 			dm_digtable->large_fa_hit++;
430*4882a593Smuzhiyun 		if (dm_digtable->forbidden_igi < current_igi) {
431*4882a593Smuzhiyun 			dm_digtable->forbidden_igi = current_igi;
432*4882a593Smuzhiyun 			dm_digtable->large_fa_hit = 1;
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		if (dm_digtable->large_fa_hit >= 3) {
436*4882a593Smuzhiyun 			if ((dm_digtable->forbidden_igi + 1) >
437*4882a593Smuzhiyun 			     dm_digtable->rx_gain_max)
438*4882a593Smuzhiyun 				dm_digtable->rx_gain_min =
439*4882a593Smuzhiyun 						dm_digtable->rx_gain_max;
440*4882a593Smuzhiyun 			else
441*4882a593Smuzhiyun 				dm_digtable->rx_gain_min =
442*4882a593Smuzhiyun 						dm_digtable->forbidden_igi + 1;
443*4882a593Smuzhiyun 			dm_digtable->recover_cnt = 3600;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 	} else {
446*4882a593Smuzhiyun 		if (dm_digtable->recover_cnt != 0) {
447*4882a593Smuzhiyun 			dm_digtable->recover_cnt--;
448*4882a593Smuzhiyun 		} else {
449*4882a593Smuzhiyun 			if (dm_digtable->large_fa_hit < 3) {
450*4882a593Smuzhiyun 				if ((dm_digtable->forbidden_igi - 1) <
451*4882a593Smuzhiyun 				     dig_min_0) {
452*4882a593Smuzhiyun 					dm_digtable->forbidden_igi =
453*4882a593Smuzhiyun 							dig_min_0;
454*4882a593Smuzhiyun 					dm_digtable->rx_gain_min =
455*4882a593Smuzhiyun 							dig_min_0;
456*4882a593Smuzhiyun 				} else {
457*4882a593Smuzhiyun 					dm_digtable->forbidden_igi--;
458*4882a593Smuzhiyun 					dm_digtable->rx_gain_min =
459*4882a593Smuzhiyun 						dm_digtable->forbidden_igi + 1;
460*4882a593Smuzhiyun 				}
461*4882a593Smuzhiyun 			} else {
462*4882a593Smuzhiyun 				dm_digtable->large_fa_hit = 0;
463*4882a593Smuzhiyun 			}
464*4882a593Smuzhiyun 		}
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 	if (dm_digtable->rx_gain_min > dm_digtable->rx_gain_max)
467*4882a593Smuzhiyun 		dm_digtable->rx_gain_min = dm_digtable->rx_gain_max;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (mac->link_state >= MAC80211_LINKED) {
470*4882a593Smuzhiyun 		if (bfirstconnect) {
471*4882a593Smuzhiyun 			if (dm_digtable->rssi_val_min <= dig_maxofmin)
472*4882a593Smuzhiyun 				current_igi = dm_digtable->rssi_val_min;
473*4882a593Smuzhiyun 			else
474*4882a593Smuzhiyun 				current_igi = dig_maxofmin;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 			dm_digtable->large_fa_hit = 0;
477*4882a593Smuzhiyun 		} else {
478*4882a593Smuzhiyun 			if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH2)
479*4882a593Smuzhiyun 				current_igi += 4;
480*4882a593Smuzhiyun 			else if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH1)
481*4882a593Smuzhiyun 				current_igi += 2;
482*4882a593Smuzhiyun 			else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
483*4882a593Smuzhiyun 				current_igi -= 2;
484*4882a593Smuzhiyun 		}
485*4882a593Smuzhiyun 	} else {
486*4882a593Smuzhiyun 		if (bfirstdisconnect) {
487*4882a593Smuzhiyun 			current_igi = dm_digtable->rx_gain_min;
488*4882a593Smuzhiyun 		} else {
489*4882a593Smuzhiyun 			if (rtlpriv->falsealm_cnt.cnt_all > 10000)
490*4882a593Smuzhiyun 				current_igi += 4;
491*4882a593Smuzhiyun 			else if (rtlpriv->falsealm_cnt.cnt_all > 8000)
492*4882a593Smuzhiyun 				current_igi += 2;
493*4882a593Smuzhiyun 			else if (rtlpriv->falsealm_cnt.cnt_all < 500)
494*4882a593Smuzhiyun 				current_igi -= 2;
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (current_igi > dm_digtable->rx_gain_max)
499*4882a593Smuzhiyun 		current_igi = dm_digtable->rx_gain_max;
500*4882a593Smuzhiyun 	else if (current_igi < dm_digtable->rx_gain_min)
501*4882a593Smuzhiyun 		current_igi = dm_digtable->rx_gain_min;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	rtl8723be_dm_write_dig(hw, current_igi);
504*4882a593Smuzhiyun 	dm_digtable->media_connect_0 =
505*4882a593Smuzhiyun 		((mac->link_state >= MAC80211_LINKED) ? true : false);
506*4882a593Smuzhiyun 	dm_digtable->dig_min_0 = dig_min_0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
rtl8723be_dm_false_alarm_counter_statistics(struct ieee80211_hw * hw)509*4882a593Smuzhiyun static void rtl8723be_dm_false_alarm_counter_statistics(
510*4882a593Smuzhiyun 					struct ieee80211_hw *hw)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	u32 ret_value;
513*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
514*4882a593Smuzhiyun 	struct false_alarm_statistics *falsealm_cnt = &rtlpriv->falsealm_cnt;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 1);
517*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 1);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE1_11N, MASKDWORD);
520*4882a593Smuzhiyun 	falsealm_cnt->cnt_fast_fsync_fail = ret_value & 0xffff;
521*4882a593Smuzhiyun 	falsealm_cnt->cnt_sb_search_fail = (ret_value & 0xffff0000) >> 16;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE2_11N, MASKDWORD);
524*4882a593Smuzhiyun 	falsealm_cnt->cnt_ofdm_cca = ret_value & 0xffff;
525*4882a593Smuzhiyun 	falsealm_cnt->cnt_parity_fail = (ret_value & 0xffff0000) >> 16;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE3_11N, MASKDWORD);
528*4882a593Smuzhiyun 	falsealm_cnt->cnt_rate_illegal = ret_value & 0xffff;
529*4882a593Smuzhiyun 	falsealm_cnt->cnt_crc8_fail = (ret_value & 0xffff0000) >> 16;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE4_11N, MASKDWORD);
532*4882a593Smuzhiyun 	falsealm_cnt->cnt_mcs_fail = ret_value & 0xffff;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
535*4882a593Smuzhiyun 				      falsealm_cnt->cnt_rate_illegal +
536*4882a593Smuzhiyun 				      falsealm_cnt->cnt_crc8_fail +
537*4882a593Smuzhiyun 				      falsealm_cnt->cnt_mcs_fail +
538*4882a593Smuzhiyun 				      falsealm_cnt->cnt_fast_fsync_fail +
539*4882a593Smuzhiyun 				      falsealm_cnt->cnt_sb_search_fail;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(12), 1);
542*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(14), 1);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_RST_11N, MASKBYTE0);
545*4882a593Smuzhiyun 	falsealm_cnt->cnt_cck_fail = ret_value;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_MSB_11N, MASKBYTE3);
548*4882a593Smuzhiyun 	falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	ret_value = rtl_get_bbreg(hw, DM_REG_CCK_CCA_CNT_11N, MASKDWORD);
551*4882a593Smuzhiyun 	falsealm_cnt->cnt_cck_cca = ((ret_value & 0xff) << 8) |
552*4882a593Smuzhiyun 				    ((ret_value & 0xff00) >> 8);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	falsealm_cnt->cnt_all = falsealm_cnt->cnt_fast_fsync_fail +
555*4882a593Smuzhiyun 				falsealm_cnt->cnt_sb_search_fail +
556*4882a593Smuzhiyun 				falsealm_cnt->cnt_parity_fail +
557*4882a593Smuzhiyun 				falsealm_cnt->cnt_rate_illegal +
558*4882a593Smuzhiyun 				falsealm_cnt->cnt_crc8_fail +
559*4882a593Smuzhiyun 				falsealm_cnt->cnt_mcs_fail +
560*4882a593Smuzhiyun 				falsealm_cnt->cnt_cck_fail;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	falsealm_cnt->cnt_cca_all = falsealm_cnt->cnt_ofdm_cca +
563*4882a593Smuzhiyun 				    falsealm_cnt->cnt_cck_cca;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 1);
566*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 0);
567*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 1);
568*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 0);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 0);
571*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 0);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 0);
574*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 2);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 0);
577*4882a593Smuzhiyun 	rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 2);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
580*4882a593Smuzhiyun 		"cnt_parity_fail = %d, cnt_rate_illegal = %d, cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
581*4882a593Smuzhiyun 		falsealm_cnt->cnt_parity_fail,
582*4882a593Smuzhiyun 		falsealm_cnt->cnt_rate_illegal,
583*4882a593Smuzhiyun 		falsealm_cnt->cnt_crc8_fail,
584*4882a593Smuzhiyun 		falsealm_cnt->cnt_mcs_fail);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
587*4882a593Smuzhiyun 		"cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
588*4882a593Smuzhiyun 		falsealm_cnt->cnt_ofdm_fail,
589*4882a593Smuzhiyun 		falsealm_cnt->cnt_cck_fail,
590*4882a593Smuzhiyun 		falsealm_cnt->cnt_all);
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
rtl8723be_dm_dynamic_txpower(struct ieee80211_hw * hw)593*4882a593Smuzhiyun static void rtl8723be_dm_dynamic_txpower(struct ieee80211_hw *hw)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	/* 8723BE does not support ODM_BB_DYNAMIC_TXPWR*/
596*4882a593Smuzhiyun 	return;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
rtl8723be_set_iqk_matrix(struct ieee80211_hw * hw,u8 ofdm_index,u8 rfpath,long iqk_result_x,long iqk_result_y)599*4882a593Smuzhiyun static void rtl8723be_set_iqk_matrix(struct ieee80211_hw *hw, u8 ofdm_index,
600*4882a593Smuzhiyun 				     u8 rfpath, long iqk_result_x,
601*4882a593Smuzhiyun 				     long iqk_result_y)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	long ele_a = 0, ele_d, ele_c = 0, value32;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (ofdm_index >= 43)
606*4882a593Smuzhiyun 		ofdm_index = 43 - 1;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	ele_d = (ofdmswing_table[ofdm_index] & 0xFFC00000) >> 22;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (iqk_result_x != 0) {
611*4882a593Smuzhiyun 		if ((iqk_result_x & 0x00000200) != 0)
612*4882a593Smuzhiyun 			iqk_result_x = iqk_result_x | 0xFFFFFC00;
613*4882a593Smuzhiyun 		ele_a = ((iqk_result_x * ele_d) >> 8) & 0x000003FF;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		if ((iqk_result_y & 0x00000200) != 0)
616*4882a593Smuzhiyun 			iqk_result_y = iqk_result_y | 0xFFFFFC00;
617*4882a593Smuzhiyun 		ele_c = ((iqk_result_y * ele_d) >> 8) & 0x000003FF;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		switch (rfpath) {
620*4882a593Smuzhiyun 		case RF90_PATH_A:
621*4882a593Smuzhiyun 			value32 = (ele_d << 22) |
622*4882a593Smuzhiyun 				((ele_c & 0x3F) << 16) | ele_a;
623*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
624*4882a593Smuzhiyun 				      value32);
625*4882a593Smuzhiyun 			value32 = (ele_c & 0x000003C0) >> 6;
626*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, value32);
627*4882a593Smuzhiyun 			value32 = ((iqk_result_x * ele_d) >> 7) & 0x01;
628*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24),
629*4882a593Smuzhiyun 				      value32);
630*4882a593Smuzhiyun 			break;
631*4882a593Smuzhiyun 		default:
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 	} else {
635*4882a593Smuzhiyun 		switch (rfpath) {
636*4882a593Smuzhiyun 		case RF90_PATH_A:
637*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
638*4882a593Smuzhiyun 				      ofdmswing_table[ofdm_index]);
639*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, 0x00);
640*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24), 0x00);
641*4882a593Smuzhiyun 			break;
642*4882a593Smuzhiyun 		default:
643*4882a593Smuzhiyun 			break;
644*4882a593Smuzhiyun 		}
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
rtl8723be_dm_tx_power_track_set_power(struct ieee80211_hw * hw,enum pwr_track_control_method method,u8 rfpath,u8 idx)648*4882a593Smuzhiyun static void rtl8723be_dm_tx_power_track_set_power(struct ieee80211_hw *hw,
649*4882a593Smuzhiyun 					enum pwr_track_control_method method,
650*4882a593Smuzhiyun 					u8 rfpath, u8 idx)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
653*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
654*4882a593Smuzhiyun 	struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
655*4882a593Smuzhiyun 	u8 swing_idx_ofdm_limit = 36;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (method == TXAGC) {
658*4882a593Smuzhiyun 		rtl8723be_phy_set_txpower_level(hw, rtlphy->current_channel);
659*4882a593Smuzhiyun 	} else if (method == BBSWING) {
660*4882a593Smuzhiyun 		if (rtldm->swing_idx_cck >= CCK_TABLE_SIZE)
661*4882a593Smuzhiyun 			rtldm->swing_idx_cck = CCK_TABLE_SIZE - 1;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 		if (!rtldm->cck_inch14) {
664*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa22,
665*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][0]);
666*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa23,
667*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][1]);
668*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa24,
669*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][2]);
670*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa25,
671*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][3]);
672*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa26,
673*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][4]);
674*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa27,
675*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][5]);
676*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa28,
677*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][6]);
678*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa29,
679*4882a593Smuzhiyun 			    cckswing_table_ch1ch13[rtldm->swing_idx_cck][7]);
680*4882a593Smuzhiyun 		} else {
681*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa22,
682*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][0]);
683*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa23,
684*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][1]);
685*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa24,
686*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][2]);
687*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa25,
688*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][3]);
689*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa26,
690*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][4]);
691*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa27,
692*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][5]);
693*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa28,
694*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][6]);
695*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, 0xa29,
696*4882a593Smuzhiyun 			    cckswing_table_ch14[rtldm->swing_idx_cck][7]);
697*4882a593Smuzhiyun 		}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 		if (rfpath == RF90_PATH_A) {
700*4882a593Smuzhiyun 			if (rtldm->swing_idx_ofdm[RF90_PATH_A] <
701*4882a593Smuzhiyun 			    swing_idx_ofdm_limit)
702*4882a593Smuzhiyun 				swing_idx_ofdm_limit =
703*4882a593Smuzhiyun 					rtldm->swing_idx_ofdm[RF90_PATH_A];
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 			rtl8723be_set_iqk_matrix(hw,
706*4882a593Smuzhiyun 				rtldm->swing_idx_ofdm[rfpath], rfpath,
707*4882a593Smuzhiyun 				rtlphy->iqk_matrix[idx].value[0][0],
708*4882a593Smuzhiyun 				rtlphy->iqk_matrix[idx].value[0][1]);
709*4882a593Smuzhiyun 		} else if (rfpath == RF90_PATH_B) {
710*4882a593Smuzhiyun 			if (rtldm->swing_idx_ofdm[RF90_PATH_B] <
711*4882a593Smuzhiyun 			    swing_idx_ofdm_limit)
712*4882a593Smuzhiyun 				swing_idx_ofdm_limit =
713*4882a593Smuzhiyun 					rtldm->swing_idx_ofdm[RF90_PATH_B];
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 			rtl8723be_set_iqk_matrix(hw,
716*4882a593Smuzhiyun 				rtldm->swing_idx_ofdm[rfpath], rfpath,
717*4882a593Smuzhiyun 				rtlphy->iqk_matrix[idx].value[0][4],
718*4882a593Smuzhiyun 				rtlphy->iqk_matrix[idx].value[0][5]);
719*4882a593Smuzhiyun 		}
720*4882a593Smuzhiyun 	} else {
721*4882a593Smuzhiyun 		return;
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun 
rtl8723be_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw * hw)725*4882a593Smuzhiyun static void rtl8723be_dm_txpower_tracking_callback_thermalmeter(
726*4882a593Smuzhiyun 							struct ieee80211_hw *hw)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
729*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
730*4882a593Smuzhiyun 	struct rtl_dm	*rtldm = rtl_dm(rtl_priv(hw));
731*4882a593Smuzhiyun 	u8 thermalvalue = 0, delta, delta_lck, delta_iqk;
732*4882a593Smuzhiyun 	u8 thermalvalue_avg_count = 0;
733*4882a593Smuzhiyun 	u32 thermalvalue_avg = 0;
734*4882a593Smuzhiyun 	int i = 0;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	u8 ofdm_min_index = 6;
737*4882a593Smuzhiyun 	u8 index_for_channel = 0;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	static const s8 delta_swing_table_idx_tup_a[TXSCALE_TABLE_SIZE] = {
740*4882a593Smuzhiyun 		0, 0, 1, 2, 2, 2, 3, 3, 3, 4,  5,
741*4882a593Smuzhiyun 		5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10,
742*4882a593Smuzhiyun 		10, 11, 11, 12, 12, 13, 14, 15};
743*4882a593Smuzhiyun 	static const s8 delta_swing_table_idx_tdown_a[TXSCALE_TABLE_SIZE] = {
744*4882a593Smuzhiyun 		0, 0, 1, 2, 2, 2, 3, 3, 3, 4,  5,
745*4882a593Smuzhiyun 		5, 6, 6, 6, 6, 7, 7, 7, 8, 8,  9,
746*4882a593Smuzhiyun 		9, 10, 10, 11, 12, 13, 14, 15};
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/*Initilization ( 7 steps in total )*/
749*4882a593Smuzhiyun 	rtlpriv->dm.txpower_trackinginit = true;
750*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
751*4882a593Smuzhiyun 		"%s\n", __func__);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	thermalvalue = (u8)rtl_get_rfreg(hw,
754*4882a593Smuzhiyun 		RF90_PATH_A, RF_T_METER, 0xfc00);
755*4882a593Smuzhiyun 	if (!rtlpriv->dm.txpower_track_control || thermalvalue == 0 ||
756*4882a593Smuzhiyun 	    rtlefuse->eeprom_thermalmeter == 0xFF)
757*4882a593Smuzhiyun 		return;
758*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
759*4882a593Smuzhiyun 		"Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x\n",
760*4882a593Smuzhiyun 		thermalvalue, rtldm->thermalvalue,
761*4882a593Smuzhiyun 		rtlefuse->eeprom_thermalmeter);
762*4882a593Smuzhiyun 	/*3 Initialize ThermalValues of RFCalibrateInfo*/
763*4882a593Smuzhiyun 	if (!rtldm->thermalvalue) {
764*4882a593Smuzhiyun 		rtlpriv->dm.thermalvalue_lck = thermalvalue;
765*4882a593Smuzhiyun 		rtlpriv->dm.thermalvalue_iqk = thermalvalue;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/*4 Calculate average thermal meter*/
769*4882a593Smuzhiyun 	rtldm->thermalvalue_avg[rtldm->thermalvalue_avg_index] = thermalvalue;
770*4882a593Smuzhiyun 	rtldm->thermalvalue_avg_index++;
771*4882a593Smuzhiyun 	if (rtldm->thermalvalue_avg_index == AVG_THERMAL_NUM_8723BE)
772*4882a593Smuzhiyun 		rtldm->thermalvalue_avg_index = 0;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	for (i = 0; i < AVG_THERMAL_NUM_8723BE; i++) {
775*4882a593Smuzhiyun 		if (rtldm->thermalvalue_avg[i]) {
776*4882a593Smuzhiyun 			thermalvalue_avg += rtldm->thermalvalue_avg[i];
777*4882a593Smuzhiyun 			thermalvalue_avg_count++;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (thermalvalue_avg_count)
782*4882a593Smuzhiyun 		thermalvalue = (u8)(thermalvalue_avg / thermalvalue_avg_count);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* 5 Calculate delta, delta_LCK, delta_IQK.*/
785*4882a593Smuzhiyun 	delta = (thermalvalue > rtlpriv->dm.thermalvalue) ?
786*4882a593Smuzhiyun 		(thermalvalue - rtlpriv->dm.thermalvalue) :
787*4882a593Smuzhiyun 		(rtlpriv->dm.thermalvalue - thermalvalue);
788*4882a593Smuzhiyun 	delta_lck = (thermalvalue > rtlpriv->dm.thermalvalue_lck) ?
789*4882a593Smuzhiyun 		    (thermalvalue - rtlpriv->dm.thermalvalue_lck) :
790*4882a593Smuzhiyun 		    (rtlpriv->dm.thermalvalue_lck - thermalvalue);
791*4882a593Smuzhiyun 	delta_iqk = (thermalvalue > rtlpriv->dm.thermalvalue_iqk) ?
792*4882a593Smuzhiyun 		    (thermalvalue - rtlpriv->dm.thermalvalue_iqk) :
793*4882a593Smuzhiyun 		    (rtlpriv->dm.thermalvalue_iqk - thermalvalue);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
796*4882a593Smuzhiyun 		"Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x delta 0x%x delta_lck 0x%x delta_iqk 0x%x\n",
797*4882a593Smuzhiyun 		thermalvalue, rtlpriv->dm.thermalvalue,
798*4882a593Smuzhiyun 		rtlefuse->eeprom_thermalmeter, delta, delta_lck, delta_iqk);
799*4882a593Smuzhiyun 	/* 6 If necessary, do LCK.*/
800*4882a593Smuzhiyun 	if (delta_lck >= IQK_THRESHOLD) {
801*4882a593Smuzhiyun 		rtlpriv->dm.thermalvalue_lck = thermalvalue;
802*4882a593Smuzhiyun 		rtl8723be_phy_lc_calibrate(hw);
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* 7 If necessary, move the index of
806*4882a593Smuzhiyun 	 * swing table to adjust Tx power.
807*4882a593Smuzhiyun 	 */
808*4882a593Smuzhiyun 	if (delta > 0 && rtlpriv->dm.txpower_track_control) {
809*4882a593Smuzhiyun 		delta = (thermalvalue > rtlefuse->eeprom_thermalmeter) ?
810*4882a593Smuzhiyun 			(thermalvalue - rtlefuse->eeprom_thermalmeter) :
811*4882a593Smuzhiyun 			(rtlefuse->eeprom_thermalmeter - thermalvalue);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		if (delta >= TXSCALE_TABLE_SIZE)
814*4882a593Smuzhiyun 			delta = TXSCALE_TABLE_SIZE - 1;
815*4882a593Smuzhiyun 		/* 7.1 Get the final CCK_index and
816*4882a593Smuzhiyun 		 * OFDM_index for each swing table.
817*4882a593Smuzhiyun 		 */
818*4882a593Smuzhiyun 		if (thermalvalue > rtlefuse->eeprom_thermalmeter) {
819*4882a593Smuzhiyun 			rtldm->delta_power_index_last[RF90_PATH_A] =
820*4882a593Smuzhiyun 					rtldm->delta_power_index[RF90_PATH_A];
821*4882a593Smuzhiyun 			rtldm->delta_power_index[RF90_PATH_A] =
822*4882a593Smuzhiyun 					delta_swing_table_idx_tup_a[delta];
823*4882a593Smuzhiyun 		} else {
824*4882a593Smuzhiyun 			rtldm->delta_power_index_last[RF90_PATH_A] =
825*4882a593Smuzhiyun 					rtldm->delta_power_index[RF90_PATH_A];
826*4882a593Smuzhiyun 			rtldm->delta_power_index[RF90_PATH_A] =
827*4882a593Smuzhiyun 				-1 * delta_swing_table_idx_tdown_a[delta];
828*4882a593Smuzhiyun 		}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 		/* 7.2 Handle boundary conditions of index.*/
831*4882a593Smuzhiyun 		if (rtldm->delta_power_index[RF90_PATH_A] ==
832*4882a593Smuzhiyun 		    rtldm->delta_power_index_last[RF90_PATH_A])
833*4882a593Smuzhiyun 			rtldm->power_index_offset[RF90_PATH_A] = 0;
834*4882a593Smuzhiyun 		else
835*4882a593Smuzhiyun 			rtldm->power_index_offset[RF90_PATH_A] =
836*4882a593Smuzhiyun 				rtldm->delta_power_index[RF90_PATH_A] -
837*4882a593Smuzhiyun 				rtldm->delta_power_index_last[RF90_PATH_A];
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 		rtldm->ofdm_index[0] =
840*4882a593Smuzhiyun 			rtldm->swing_idx_ofdm_base[RF90_PATH_A] +
841*4882a593Smuzhiyun 			rtldm->power_index_offset[RF90_PATH_A];
842*4882a593Smuzhiyun 		rtldm->cck_index = rtldm->swing_idx_cck_base +
843*4882a593Smuzhiyun 				   rtldm->power_index_offset[RF90_PATH_A];
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		rtldm->swing_idx_cck = rtldm->cck_index;
846*4882a593Smuzhiyun 		rtldm->swing_idx_ofdm[0] = rtldm->ofdm_index[0];
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		if (rtldm->ofdm_index[0] > OFDM_TABLE_SIZE - 1)
849*4882a593Smuzhiyun 			rtldm->ofdm_index[0] = OFDM_TABLE_SIZE - 1;
850*4882a593Smuzhiyun 		else if (rtldm->ofdm_index[0] < ofdm_min_index)
851*4882a593Smuzhiyun 			rtldm->ofdm_index[0] = ofdm_min_index;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		if (rtldm->cck_index > CCK_TABLE_SIZE - 1)
854*4882a593Smuzhiyun 			rtldm->cck_index = CCK_TABLE_SIZE - 1;
855*4882a593Smuzhiyun 		else if (rtldm->cck_index < 0)
856*4882a593Smuzhiyun 			rtldm->cck_index = 0;
857*4882a593Smuzhiyun 	} else {
858*4882a593Smuzhiyun 		rtldm->power_index_offset[RF90_PATH_A] = 0;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if ((rtldm->power_index_offset[RF90_PATH_A] != 0) &&
862*4882a593Smuzhiyun 	    (rtldm->txpower_track_control)) {
863*4882a593Smuzhiyun 		rtldm->done_txpower = true;
864*4882a593Smuzhiyun 		rtl8723be_dm_tx_power_track_set_power(hw, BBSWING, 0,
865*4882a593Smuzhiyun 						      index_for_channel);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		rtldm->swing_idx_cck_base = rtldm->swing_idx_cck;
868*4882a593Smuzhiyun 		rtldm->swing_idx_ofdm_base[RF90_PATH_A] =
869*4882a593Smuzhiyun 						rtldm->swing_idx_ofdm[0];
870*4882a593Smuzhiyun 		rtldm->thermalvalue = thermalvalue;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (delta_iqk >= IQK_THRESHOLD) {
874*4882a593Smuzhiyun 		rtldm->thermalvalue_iqk = thermalvalue;
875*4882a593Smuzhiyun 		rtl8723be_phy_iq_calibrate(hw, false);
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	rtldm->txpowercount = 0;
879*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "end\n");
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun 
rtl8723be_dm_check_txpower_tracking(struct ieee80211_hw * hw)883*4882a593Smuzhiyun void rtl8723be_dm_check_txpower_tracking(struct ieee80211_hw *hw)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (!rtlpriv->dm.txpower_tracking)
888*4882a593Smuzhiyun 		return;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (!rtlpriv->dm.tm_trigger) {
891*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER, BIT(17) | BIT(16),
892*4882a593Smuzhiyun 			      0x03);
893*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
894*4882a593Smuzhiyun 			"Trigger 8723be Thermal Meter!!\n");
895*4882a593Smuzhiyun 		rtlpriv->dm.tm_trigger = 1;
896*4882a593Smuzhiyun 		return;
897*4882a593Smuzhiyun 	} else {
898*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
899*4882a593Smuzhiyun 			"Schedule TxPowerTracking !!\n");
900*4882a593Smuzhiyun 		rtl8723be_dm_txpower_tracking_callback_thermalmeter(hw);
901*4882a593Smuzhiyun 		rtlpriv->dm.tm_trigger = 0;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
rtl8723be_dm_refresh_rate_adaptive_mask(struct ieee80211_hw * hw)905*4882a593Smuzhiyun static void rtl8723be_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
908*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
909*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
910*4882a593Smuzhiyun 	struct rate_adaptive *p_ra = &rtlpriv->ra;
911*4882a593Smuzhiyun 	u32 low_rssithresh_for_ra = p_ra->low2high_rssi_thresh_for_ra40m;
912*4882a593Smuzhiyun 	u32 high_rssithresh_for_ra = p_ra->high_rssi_thresh_for_ra;
913*4882a593Smuzhiyun 	u8 go_up_gap = 5;
914*4882a593Smuzhiyun 	struct ieee80211_sta *sta = NULL;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
917*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
918*4882a593Smuzhiyun 			"driver is going to unload\n");
919*4882a593Smuzhiyun 		return;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (!rtlpriv->dm.useramask) {
923*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
924*4882a593Smuzhiyun 			"driver does not control rate adaptive mask\n");
925*4882a593Smuzhiyun 		return;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (mac->link_state == MAC80211_LINKED &&
929*4882a593Smuzhiyun 		mac->opmode == NL80211_IFTYPE_STATION) {
930*4882a593Smuzhiyun 		switch (p_ra->pre_ratr_state) {
931*4882a593Smuzhiyun 		case DM_RATR_STA_MIDDLE:
932*4882a593Smuzhiyun 			high_rssithresh_for_ra += go_up_gap;
933*4882a593Smuzhiyun 			break;
934*4882a593Smuzhiyun 		case DM_RATR_STA_LOW:
935*4882a593Smuzhiyun 			high_rssithresh_for_ra += go_up_gap;
936*4882a593Smuzhiyun 			low_rssithresh_for_ra += go_up_gap;
937*4882a593Smuzhiyun 			break;
938*4882a593Smuzhiyun 		default:
939*4882a593Smuzhiyun 			break;
940*4882a593Smuzhiyun 		}
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		if (rtlpriv->dm.undec_sm_pwdb >
943*4882a593Smuzhiyun 		    (long)high_rssithresh_for_ra)
944*4882a593Smuzhiyun 			p_ra->ratr_state = DM_RATR_STA_HIGH;
945*4882a593Smuzhiyun 		else if (rtlpriv->dm.undec_sm_pwdb >
946*4882a593Smuzhiyun 			 (long)low_rssithresh_for_ra)
947*4882a593Smuzhiyun 			p_ra->ratr_state = DM_RATR_STA_MIDDLE;
948*4882a593Smuzhiyun 		else
949*4882a593Smuzhiyun 			p_ra->ratr_state = DM_RATR_STA_LOW;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 		if (p_ra->pre_ratr_state != p_ra->ratr_state) {
952*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
953*4882a593Smuzhiyun 				"RSSI = %ld\n",
954*4882a593Smuzhiyun 				 rtlpriv->dm.undec_sm_pwdb);
955*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
956*4882a593Smuzhiyun 				"RSSI_LEVEL = %d\n", p_ra->ratr_state);
957*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
958*4882a593Smuzhiyun 				"PreState = %d, CurState = %d\n",
959*4882a593Smuzhiyun 				p_ra->pre_ratr_state, p_ra->ratr_state);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 			rcu_read_lock();
962*4882a593Smuzhiyun 			sta = rtl_find_sta(hw, mac->bssid);
963*4882a593Smuzhiyun 			if (sta)
964*4882a593Smuzhiyun 				rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
965*4882a593Smuzhiyun 							   p_ra->ratr_state,
966*4882a593Smuzhiyun 							   true);
967*4882a593Smuzhiyun 			rcu_read_unlock();
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 			p_ra->pre_ratr_state = p_ra->ratr_state;
970*4882a593Smuzhiyun 		}
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
rtl8723be_dm_is_edca_turbo_disable(struct ieee80211_hw * hw)974*4882a593Smuzhiyun static bool rtl8723be_dm_is_edca_turbo_disable(struct ieee80211_hw *hw)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (rtlpriv->mac80211.mode == WIRELESS_MODE_B)
979*4882a593Smuzhiyun 		return true;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	return false;
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
rtl8723be_dm_check_edca_turbo(struct ieee80211_hw * hw)984*4882a593Smuzhiyun static void rtl8723be_dm_check_edca_turbo(struct ieee80211_hw *hw)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
987*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	static u64 last_txok_cnt;
990*4882a593Smuzhiyun 	static u64 last_rxok_cnt;
991*4882a593Smuzhiyun 	u64 cur_txok_cnt = 0;
992*4882a593Smuzhiyun 	u64 cur_rxok_cnt = 0;
993*4882a593Smuzhiyun 	u32 edca_be_ul = 0x6ea42b;
994*4882a593Smuzhiyun 	u32 edca_be_dl = 0x6ea42b;/*not sure*/
995*4882a593Smuzhiyun 	u32 edca_be = 0x5ea42b;
996*4882a593Smuzhiyun 	u32 iot_peer = 0;
997*4882a593Smuzhiyun 	bool b_is_cur_rdlstate;
998*4882a593Smuzhiyun 	bool b_bias_on_rx = false;
999*4882a593Smuzhiyun 	bool b_edca_turbo_on = false;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
1002*4882a593Smuzhiyun 	cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	iot_peer = rtlpriv->mac80211.vendor;
1005*4882a593Smuzhiyun 	b_bias_on_rx = (iot_peer == PEER_RAL || iot_peer == PEER_ATH) ?
1006*4882a593Smuzhiyun 		       true : false;
1007*4882a593Smuzhiyun 	b_edca_turbo_on = ((!rtlpriv->dm.is_any_nonbepkts) &&
1008*4882a593Smuzhiyun 			   (!rtlpriv->dm.disable_framebursting)) ?
1009*4882a593Smuzhiyun 			   true : false;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	if ((iot_peer == PEER_CISCO) &&
1012*4882a593Smuzhiyun 	    (mac->mode == WIRELESS_MODE_N_24G)) {
1013*4882a593Smuzhiyun 		edca_be_dl = edca_setting_dl[iot_peer];
1014*4882a593Smuzhiyun 		edca_be_ul = edca_setting_ul[iot_peer];
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 	if (rtl8723be_dm_is_edca_turbo_disable(hw))
1017*4882a593Smuzhiyun 		goto exit;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	if (b_edca_turbo_on) {
1020*4882a593Smuzhiyun 		if (b_bias_on_rx)
1021*4882a593Smuzhiyun 			b_is_cur_rdlstate = (cur_txok_cnt > cur_rxok_cnt * 4) ?
1022*4882a593Smuzhiyun 					    false : true;
1023*4882a593Smuzhiyun 		else
1024*4882a593Smuzhiyun 			b_is_cur_rdlstate = (cur_rxok_cnt > cur_txok_cnt * 4) ?
1025*4882a593Smuzhiyun 					    true : false;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		edca_be = (b_is_cur_rdlstate) ? edca_be_dl : edca_be_ul;
1028*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, edca_be);
1029*4882a593Smuzhiyun 		rtlpriv->dm.is_cur_rdlstate = b_is_cur_rdlstate;
1030*4882a593Smuzhiyun 		rtlpriv->dm.current_turbo_edca = true;
1031*4882a593Smuzhiyun 	} else {
1032*4882a593Smuzhiyun 		if (rtlpriv->dm.current_turbo_edca) {
1033*4882a593Smuzhiyun 			u8 tmp = AC0_BE;
1034*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
1035*4882a593Smuzhiyun 						      (u8 *)(&tmp));
1036*4882a593Smuzhiyun 		}
1037*4882a593Smuzhiyun 		rtlpriv->dm.current_turbo_edca = false;
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun exit:
1041*4882a593Smuzhiyun 	rtlpriv->dm.is_any_nonbepkts = false;
1042*4882a593Smuzhiyun 	last_txok_cnt = rtlpriv->stats.txbytesunicast;
1043*4882a593Smuzhiyun 	last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
rtl8723be_dm_cck_packet_detection_thresh(struct ieee80211_hw * hw)1046*4882a593Smuzhiyun static void rtl8723be_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1049*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
1050*4882a593Smuzhiyun 	u8 cur_cck_cca_thresh;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
1053*4882a593Smuzhiyun 		if (dm_digtable->rssi_val_min > 25) {
1054*4882a593Smuzhiyun 			cur_cck_cca_thresh = 0xcd;
1055*4882a593Smuzhiyun 		} else if ((dm_digtable->rssi_val_min <= 25) &&
1056*4882a593Smuzhiyun 			   (dm_digtable->rssi_val_min > 10)) {
1057*4882a593Smuzhiyun 			cur_cck_cca_thresh = 0x83;
1058*4882a593Smuzhiyun 		} else {
1059*4882a593Smuzhiyun 			if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
1060*4882a593Smuzhiyun 				cur_cck_cca_thresh = 0x83;
1061*4882a593Smuzhiyun 			else
1062*4882a593Smuzhiyun 				cur_cck_cca_thresh = 0x40;
1063*4882a593Smuzhiyun 		}
1064*4882a593Smuzhiyun 	} else {
1065*4882a593Smuzhiyun 		if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
1066*4882a593Smuzhiyun 			cur_cck_cca_thresh = 0x83;
1067*4882a593Smuzhiyun 		else
1068*4882a593Smuzhiyun 			cur_cck_cca_thresh = 0x40;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (dm_digtable->cur_cck_cca_thres != cur_cck_cca_thresh)
1072*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, cur_cck_cca_thresh);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	dm_digtable->pre_cck_cca_thres = dm_digtable->cur_cck_cca_thres;
1075*4882a593Smuzhiyun 	dm_digtable->cur_cck_cca_thres = cur_cck_cca_thresh;
1076*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
1077*4882a593Smuzhiyun 		"CCK cca thresh hold =%x\n", dm_digtable->cur_cck_cca_thres);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
rtl8723be_dm_dynamic_edcca(struct ieee80211_hw * hw)1080*4882a593Smuzhiyun static void rtl8723be_dm_dynamic_edcca(struct ieee80211_hw *hw)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1083*4882a593Smuzhiyun 	u8 reg_c50, reg_c58;
1084*4882a593Smuzhiyun 	bool fw_current_in_ps_mode = false;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
1087*4882a593Smuzhiyun 				      (u8 *)(&fw_current_in_ps_mode));
1088*4882a593Smuzhiyun 	if (fw_current_in_ps_mode)
1089*4882a593Smuzhiyun 		return;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	reg_c50 = rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
1092*4882a593Smuzhiyun 	reg_c58 = rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if (reg_c50 > 0x28 && reg_c58 > 0x28) {
1095*4882a593Smuzhiyun 		if (!rtlpriv->rtlhal.pre_edcca_enable) {
1096*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x03);
1097*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x00);
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 	} else if (reg_c50 < 0x25 && reg_c58 < 0x25) {
1100*4882a593Smuzhiyun 		if (rtlpriv->rtlhal.pre_edcca_enable) {
1101*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x7f);
1102*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x7f);
1103*4882a593Smuzhiyun 		}
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
rtl8723be_dm_dynamic_atc_switch(struct ieee80211_hw * hw)1107*4882a593Smuzhiyun static void rtl8723be_dm_dynamic_atc_switch(struct ieee80211_hw *hw)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1110*4882a593Smuzhiyun 	struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
1111*4882a593Smuzhiyun 	u8 crystal_cap;
1112*4882a593Smuzhiyun 	u32 packet_count;
1113*4882a593Smuzhiyun 	int cfo_khz_a, cfo_khz_b, cfo_ave = 0, adjust_xtal = 0;
1114*4882a593Smuzhiyun 	int cfo_ave_diff;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	if (rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1117*4882a593Smuzhiyun 		if (rtldm->atc_status == ATC_STATUS_OFF) {
1118*4882a593Smuzhiyun 			rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
1119*4882a593Smuzhiyun 				      ATC_STATUS_ON);
1120*4882a593Smuzhiyun 			rtldm->atc_status = ATC_STATUS_ON;
1121*4882a593Smuzhiyun 		}
1122*4882a593Smuzhiyun 		if (rtlpriv->cfg->ops->get_btc_status()) {
1123*4882a593Smuzhiyun 			if (!rtlpriv->btcoexist.btc_ops->btc_is_bt_disabled(rtlpriv)) {
1124*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
1125*4882a593Smuzhiyun 					"odm_DynamicATCSwitch(): Disable CFO tracking for BT!!\n");
1126*4882a593Smuzhiyun 				return;
1127*4882a593Smuzhiyun 			}
1128*4882a593Smuzhiyun 		}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 		if (rtldm->crystal_cap != rtlpriv->efuse.crystalcap) {
1131*4882a593Smuzhiyun 			rtldm->crystal_cap = rtlpriv->efuse.crystalcap;
1132*4882a593Smuzhiyun 			crystal_cap = rtldm->crystal_cap & 0x3f;
1133*4882a593Smuzhiyun 			rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
1134*4882a593Smuzhiyun 				      (crystal_cap | (crystal_cap << 6)));
1135*4882a593Smuzhiyun 		}
1136*4882a593Smuzhiyun 	} else {
1137*4882a593Smuzhiyun 		cfo_khz_a = (int)(rtldm->cfo_tail[0] * 3125) / 1280;
1138*4882a593Smuzhiyun 		cfo_khz_b = (int)(rtldm->cfo_tail[1] * 3125) / 1280;
1139*4882a593Smuzhiyun 		packet_count = rtldm->packet_count;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		if (packet_count == rtldm->packet_count_pre)
1142*4882a593Smuzhiyun 			return;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 		rtldm->packet_count_pre = packet_count;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		if (rtlpriv->phy.rf_type == RF_1T1R)
1147*4882a593Smuzhiyun 			cfo_ave = cfo_khz_a;
1148*4882a593Smuzhiyun 		else
1149*4882a593Smuzhiyun 			cfo_ave = (int)(cfo_khz_a + cfo_khz_b) >> 1;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		cfo_ave_diff = (rtldm->cfo_ave_pre >= cfo_ave) ?
1152*4882a593Smuzhiyun 			       (rtldm->cfo_ave_pre - cfo_ave) :
1153*4882a593Smuzhiyun 			       (cfo_ave - rtldm->cfo_ave_pre);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		if (cfo_ave_diff > 20 && !rtldm->large_cfo_hit) {
1156*4882a593Smuzhiyun 			rtldm->large_cfo_hit = true;
1157*4882a593Smuzhiyun 			return;
1158*4882a593Smuzhiyun 		} else
1159*4882a593Smuzhiyun 			rtldm->large_cfo_hit = false;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		rtldm->cfo_ave_pre = cfo_ave;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 		if (cfo_ave >= -rtldm->cfo_threshold &&
1164*4882a593Smuzhiyun 		    cfo_ave <= rtldm->cfo_threshold && rtldm->is_freeze == 0) {
1165*4882a593Smuzhiyun 			if (rtldm->cfo_threshold == CFO_THRESHOLD_XTAL) {
1166*4882a593Smuzhiyun 				rtldm->cfo_threshold = CFO_THRESHOLD_XTAL + 10;
1167*4882a593Smuzhiyun 				rtldm->is_freeze = 1;
1168*4882a593Smuzhiyun 			} else {
1169*4882a593Smuzhiyun 				rtldm->cfo_threshold = CFO_THRESHOLD_XTAL;
1170*4882a593Smuzhiyun 			}
1171*4882a593Smuzhiyun 		}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		if (cfo_ave > rtldm->cfo_threshold && rtldm->crystal_cap < 0x3f)
1174*4882a593Smuzhiyun 			adjust_xtal = ((cfo_ave - CFO_THRESHOLD_XTAL) >> 1) + 1;
1175*4882a593Smuzhiyun 		else if ((cfo_ave < -rtlpriv->dm.cfo_threshold) &&
1176*4882a593Smuzhiyun 					rtlpriv->dm.crystal_cap > 0)
1177*4882a593Smuzhiyun 			adjust_xtal = ((cfo_ave + CFO_THRESHOLD_XTAL) >> 1) - 1;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		if (adjust_xtal != 0) {
1180*4882a593Smuzhiyun 			rtldm->is_freeze = 0;
1181*4882a593Smuzhiyun 			rtldm->crystal_cap += adjust_xtal;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 			if (rtldm->crystal_cap > 0x3f)
1184*4882a593Smuzhiyun 				rtldm->crystal_cap = 0x3f;
1185*4882a593Smuzhiyun 			else if (rtldm->crystal_cap < 0)
1186*4882a593Smuzhiyun 				rtldm->crystal_cap = 0;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 			crystal_cap = rtldm->crystal_cap & 0x3f;
1189*4882a593Smuzhiyun 			rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
1190*4882a593Smuzhiyun 				      (crystal_cap | (crystal_cap << 6)));
1191*4882a593Smuzhiyun 		}
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 		if (cfo_ave < CFO_THRESHOLD_ATC &&
1194*4882a593Smuzhiyun 		    cfo_ave > -CFO_THRESHOLD_ATC) {
1195*4882a593Smuzhiyun 			if (rtldm->atc_status == ATC_STATUS_ON) {
1196*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
1197*4882a593Smuzhiyun 					      ATC_STATUS_OFF);
1198*4882a593Smuzhiyun 				rtldm->atc_status = ATC_STATUS_OFF;
1199*4882a593Smuzhiyun 			}
1200*4882a593Smuzhiyun 		} else {
1201*4882a593Smuzhiyun 			if (rtldm->atc_status == ATC_STATUS_OFF) {
1202*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
1203*4882a593Smuzhiyun 					      ATC_STATUS_ON);
1204*4882a593Smuzhiyun 				rtldm->atc_status = ATC_STATUS_ON;
1205*4882a593Smuzhiyun 			}
1206*4882a593Smuzhiyun 		}
1207*4882a593Smuzhiyun 	}
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
rtl8723be_dm_common_info_self_update(struct ieee80211_hw * hw)1210*4882a593Smuzhiyun static void rtl8723be_dm_common_info_self_update(struct ieee80211_hw *hw)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1213*4882a593Smuzhiyun 	u8 cnt = 0;
1214*4882a593Smuzhiyun 	struct rtl_sta_info *drv_priv;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	rtlpriv->dm.one_entry_only = false;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_STATION &&
1219*4882a593Smuzhiyun 		rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
1220*4882a593Smuzhiyun 		rtlpriv->dm.one_entry_only = true;
1221*4882a593Smuzhiyun 		return;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP ||
1225*4882a593Smuzhiyun 		rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC ||
1226*4882a593Smuzhiyun 		rtlpriv->mac80211.opmode == NL80211_IFTYPE_MESH_POINT) {
1227*4882a593Smuzhiyun 		spin_lock_bh(&rtlpriv->locks.entry_list_lock);
1228*4882a593Smuzhiyun 		list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
1229*4882a593Smuzhiyun 			cnt++;
1230*4882a593Smuzhiyun 		}
1231*4882a593Smuzhiyun 		spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 		if (cnt == 1)
1234*4882a593Smuzhiyun 			rtlpriv->dm.one_entry_only = true;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
rtl8723be_dm_watchdog(struct ieee80211_hw * hw)1238*4882a593Smuzhiyun void rtl8723be_dm_watchdog(struct ieee80211_hw *hw)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1241*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1242*4882a593Smuzhiyun 	bool fw_current_inpsmode = false;
1243*4882a593Smuzhiyun 	bool fw_ps_awake = true;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
1246*4882a593Smuzhiyun 				      (u8 *)(&fw_current_inpsmode));
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
1249*4882a593Smuzhiyun 				      (u8 *)(&fw_ps_awake));
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	if (ppsc->p2p_ps_info.p2p_ps_mode)
1252*4882a593Smuzhiyun 		fw_ps_awake = false;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_ps_lock);
1255*4882a593Smuzhiyun 	if ((ppsc->rfpwr_state == ERFON) &&
1256*4882a593Smuzhiyun 		((!fw_current_inpsmode) && fw_ps_awake) &&
1257*4882a593Smuzhiyun 		(!ppsc->rfchange_inprogress)) {
1258*4882a593Smuzhiyun 		rtl8723be_dm_common_info_self_update(hw);
1259*4882a593Smuzhiyun 		rtl8723be_dm_false_alarm_counter_statistics(hw);
1260*4882a593Smuzhiyun 		rtl8723be_dm_check_rssi_monitor(hw);
1261*4882a593Smuzhiyun 		rtl8723be_dm_dig(hw);
1262*4882a593Smuzhiyun 		rtl8723be_dm_dynamic_edcca(hw);
1263*4882a593Smuzhiyun 		rtl8723be_dm_cck_packet_detection_thresh(hw);
1264*4882a593Smuzhiyun 		rtl8723be_dm_refresh_rate_adaptive_mask(hw);
1265*4882a593Smuzhiyun 		rtl8723be_dm_check_edca_turbo(hw);
1266*4882a593Smuzhiyun 		rtl8723be_dm_dynamic_atc_switch(hw);
1267*4882a593Smuzhiyun 		rtl8723be_dm_check_txpower_tracking(hw);
1268*4882a593Smuzhiyun 		rtl8723be_dm_dynamic_txpower(hw);
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_ps_lock);
1271*4882a593Smuzhiyun 	rtlpriv->dm.dbginfo.num_qry_beacon_pkt = 0;
1272*4882a593Smuzhiyun }
1273