1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "reg.h"
6*4882a593Smuzhiyun #include "def.h"
7*4882a593Smuzhiyun #include "phy.h"
8*4882a593Smuzhiyun #include "rf.h"
9*4882a593Smuzhiyun #include "dm.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static bool _rtl8723e_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
12*4882a593Smuzhiyun
rtl8723e_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)13*4882a593Smuzhiyun void rtl8723e_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
16*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun switch (bandwidth) {
19*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20:
20*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
21*4882a593Smuzhiyun 0xfffff3ff) | 0x0400);
22*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
23*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
24*4882a593Smuzhiyun break;
25*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20_40:
26*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
27*4882a593Smuzhiyun 0xfffff3ff));
28*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
29*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
30*4882a593Smuzhiyun break;
31*4882a593Smuzhiyun default:
32*4882a593Smuzhiyun pr_err("unknown bandwidth: %#X\n", bandwidth);
33*4882a593Smuzhiyun break;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
rtl8723e_phy_rf6052_set_cck_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel)37*4882a593Smuzhiyun void rtl8723e_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
38*4882a593Smuzhiyun u8 *ppowerlevel)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
41*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
42*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
43*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
44*4882a593Smuzhiyun u32 tx_agc[2] = {0, 0}, tmpval;
45*4882a593Smuzhiyun bool turbo_scanoff = false;
46*4882a593Smuzhiyun u8 idx1, idx2;
47*4882a593Smuzhiyun u8 *ptr;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun if (rtlefuse->eeprom_regulatory != 0)
50*4882a593Smuzhiyun turbo_scanoff = true;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (mac->act_scanning) {
53*4882a593Smuzhiyun tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
54*4882a593Smuzhiyun tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (turbo_scanoff) {
57*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B;
58*4882a593Smuzhiyun idx1++) {
59*4882a593Smuzhiyun tx_agc[idx1] = ppowerlevel[idx1] |
60*4882a593Smuzhiyun (ppowerlevel[idx1] << 8) |
61*4882a593Smuzhiyun (ppowerlevel[idx1] << 16) |
62*4882a593Smuzhiyun (ppowerlevel[idx1] << 24);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
67*4882a593Smuzhiyun tx_agc[idx1] = ppowerlevel[idx1] |
68*4882a593Smuzhiyun (ppowerlevel[idx1] << 8) |
69*4882a593Smuzhiyun (ppowerlevel[idx1] << 16) |
70*4882a593Smuzhiyun (ppowerlevel[idx1] << 24);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (rtlefuse->eeprom_regulatory == 0) {
74*4882a593Smuzhiyun tmpval =
75*4882a593Smuzhiyun (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
76*4882a593Smuzhiyun (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
77*4882a593Smuzhiyun 8);
78*4882a593Smuzhiyun tx_agc[RF90_PATH_A] += tmpval;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
81*4882a593Smuzhiyun (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
82*4882a593Smuzhiyun 24);
83*4882a593Smuzhiyun tx_agc[RF90_PATH_B] += tmpval;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
88*4882a593Smuzhiyun ptr = (u8 *)&tx_agc[idx1];
89*4882a593Smuzhiyun for (idx2 = 0; idx2 < 4; idx2++) {
90*4882a593Smuzhiyun if (*ptr > RF6052_MAX_TX_PWR)
91*4882a593Smuzhiyun *ptr = RF6052_MAX_TX_PWR;
92*4882a593Smuzhiyun ptr++;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_A] & 0xff;
97*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
100*4882a593Smuzhiyun "CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
101*4882a593Smuzhiyun RTXAGC_A_CCK1_MCS32);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_A] >> 8;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun tmpval = tmpval & 0xff00ffff;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
110*4882a593Smuzhiyun "CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
111*4882a593Smuzhiyun RTXAGC_B_CCK11_A_CCK2_11);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_B] >> 24;
114*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
117*4882a593Smuzhiyun "CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
118*4882a593Smuzhiyun RTXAGC_B_CCK11_A_CCK2_11);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
121*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
124*4882a593Smuzhiyun "CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
125*4882a593Smuzhiyun RTXAGC_B_CCK1_55_MCS32);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
rtl8723e_phy_get_power_base(struct ieee80211_hw * hw,u8 * ppowerlevel,u8 channel,u32 * ofdmbase,u32 * mcsbase)128*4882a593Smuzhiyun static void rtl8723e_phy_get_power_base(struct ieee80211_hw *hw,
129*4882a593Smuzhiyun u8 *ppowerlevel, u8 channel,
130*4882a593Smuzhiyun u32 *ofdmbase, u32 *mcsbase)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
133*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
134*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
135*4882a593Smuzhiyun u32 powerbase0, powerbase1;
136*4882a593Smuzhiyun u8 legacy_pwrdiff, ht20_pwrdiff;
137*4882a593Smuzhiyun u8 i, powerlevel[2];
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
140*4882a593Smuzhiyun powerlevel[i] = ppowerlevel[i];
141*4882a593Smuzhiyun legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff[i][channel - 1];
142*4882a593Smuzhiyun powerbase0 = powerlevel[i] + legacy_pwrdiff;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun powerbase0 = (powerbase0 << 24) | (powerbase0 << 16) |
145*4882a593Smuzhiyun (powerbase0 << 8) | powerbase0;
146*4882a593Smuzhiyun *(ofdmbase + i) = powerbase0;
147*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
148*4882a593Smuzhiyun " [OFDM power base index rf(%c) = 0x%x]\n",
149*4882a593Smuzhiyun ((i == 0) ? 'A' : 'B'), *(ofdmbase + i));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
153*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
154*4882a593Smuzhiyun ht20_pwrdiff =
155*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[i][channel - 1];
156*4882a593Smuzhiyun powerlevel[i] += ht20_pwrdiff;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun powerbase1 = powerlevel[i];
159*4882a593Smuzhiyun powerbase1 = (powerbase1 << 24) |
160*4882a593Smuzhiyun (powerbase1 << 16) | (powerbase1 << 8) | powerbase1;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun *(mcsbase + i) = powerbase1;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
165*4882a593Smuzhiyun " [MCS power base index rf(%c) = 0x%x]\n",
166*4882a593Smuzhiyun ((i == 0) ? 'A' : 'B'), *(mcsbase + i));
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
get_txpower_writeval_by_reg(struct ieee80211_hw * hw,u8 channel,u8 index,u32 * powerbase0,u32 * powerbase1,u32 * p_outwriteval)170*4882a593Smuzhiyun static void get_txpower_writeval_by_reg(struct ieee80211_hw *hw,
171*4882a593Smuzhiyun u8 channel, u8 index,
172*4882a593Smuzhiyun u32 *powerbase0,
173*4882a593Smuzhiyun u32 *powerbase1,
174*4882a593Smuzhiyun u32 *p_outwriteval)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
177*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
178*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
179*4882a593Smuzhiyun u8 i, chnlgroup = 0, pwr_diff_limit[4];
180*4882a593Smuzhiyun u32 writeval, customer_limit, rf;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun for (rf = 0; rf < 2; rf++) {
183*4882a593Smuzhiyun switch (rtlefuse->eeprom_regulatory) {
184*4882a593Smuzhiyun case 0:
185*4882a593Smuzhiyun chnlgroup = 0;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun writeval =
188*4882a593Smuzhiyun rtlphy->mcs_txpwrlevel_origoffset[chnlgroup][index +
189*4882a593Smuzhiyun (rf ? 8 : 0)]
190*4882a593Smuzhiyun + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
193*4882a593Smuzhiyun "RTK better performance, writeval(%c) = 0x%x\n",
194*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case 1:
197*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
198*4882a593Smuzhiyun writeval = ((index < 2) ? powerbase0[rf] :
199*4882a593Smuzhiyun powerbase1[rf]);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
202*4882a593Smuzhiyun "Realtek regulatory, 40MHz, writeval(%c) = 0x%x\n",
203*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
204*4882a593Smuzhiyun } else {
205*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt == 1)
206*4882a593Smuzhiyun chnlgroup = 0;
207*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt >= 3) {
208*4882a593Smuzhiyun if (channel <= 3)
209*4882a593Smuzhiyun chnlgroup = 0;
210*4882a593Smuzhiyun else if (channel >= 4 && channel <= 9)
211*4882a593Smuzhiyun chnlgroup = 1;
212*4882a593Smuzhiyun else if (channel > 9)
213*4882a593Smuzhiyun chnlgroup = 2;
214*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
215*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20)
216*4882a593Smuzhiyun chnlgroup++;
217*4882a593Smuzhiyun else
218*4882a593Smuzhiyun chnlgroup += 4;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun writeval =
222*4882a593Smuzhiyun rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
223*4882a593Smuzhiyun [index + (rf ? 8 : 0)] + ((index < 2) ?
224*4882a593Smuzhiyun powerbase0[rf] :
225*4882a593Smuzhiyun powerbase1[rf]);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
228*4882a593Smuzhiyun "Realtek regulatory, 20MHz, writeval(%c) = 0x%x\n",
229*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case 2:
233*4882a593Smuzhiyun writeval =
234*4882a593Smuzhiyun ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
237*4882a593Smuzhiyun "Better regulatory, writeval(%c) = 0x%x\n",
238*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun case 3:
241*4882a593Smuzhiyun chnlgroup = 0;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
244*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
245*4882a593Smuzhiyun "customer's limit, 40MHz rf(%c) = 0x%x\n",
246*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'),
247*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf][channel -
248*4882a593Smuzhiyun 1]);
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
251*4882a593Smuzhiyun "customer's limit, 20MHz rf(%c) = 0x%x\n",
252*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'),
253*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf][channel -
254*4882a593Smuzhiyun 1]);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
257*4882a593Smuzhiyun pwr_diff_limit[i] =
258*4882a593Smuzhiyun (u8)((rtlphy->mcs_txpwrlevel_origoffset
259*4882a593Smuzhiyun [chnlgroup][index +
260*4882a593Smuzhiyun (rf ? 8 : 0)] & (0x7f <<
261*4882a593Smuzhiyun (i * 8))) >> (i * 8));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
264*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20_40) {
265*4882a593Smuzhiyun if (pwr_diff_limit[i] >
266*4882a593Smuzhiyun rtlefuse->
267*4882a593Smuzhiyun pwrgroup_ht40[rf][channel - 1])
268*4882a593Smuzhiyun pwr_diff_limit[i] =
269*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf]
270*4882a593Smuzhiyun [channel - 1];
271*4882a593Smuzhiyun } else {
272*4882a593Smuzhiyun if (pwr_diff_limit[i] >
273*4882a593Smuzhiyun rtlefuse->
274*4882a593Smuzhiyun pwrgroup_ht20[rf][channel - 1])
275*4882a593Smuzhiyun pwr_diff_limit[i] =
276*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf]
277*4882a593Smuzhiyun [channel - 1];
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun customer_limit = (pwr_diff_limit[3] << 24) |
282*4882a593Smuzhiyun (pwr_diff_limit[2] << 16) |
283*4882a593Smuzhiyun (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
286*4882a593Smuzhiyun "Customer's limit rf(%c) = 0x%x\n",
287*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), customer_limit);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun writeval = customer_limit +
290*4882a593Smuzhiyun ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
293*4882a593Smuzhiyun "Customer, writeval rf(%c)= 0x%x\n",
294*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun default:
297*4882a593Smuzhiyun chnlgroup = 0;
298*4882a593Smuzhiyun writeval =
299*4882a593Smuzhiyun rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
300*4882a593Smuzhiyun [index + (rf ? 8 : 0)]
301*4882a593Smuzhiyun + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
304*4882a593Smuzhiyun "RTK better performance, writeval rf(%c) = 0x%x\n",
305*4882a593Smuzhiyun ((rf == 0) ? 'A' : 'B'), writeval);
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
310*4882a593Smuzhiyun writeval = writeval - 0x06060606;
311*4882a593Smuzhiyun else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
312*4882a593Smuzhiyun TXHIGHPWRLEVEL_BT2)
313*4882a593Smuzhiyun writeval = writeval - 0x0c0c0c0c;
314*4882a593Smuzhiyun *(p_outwriteval + rf) = writeval;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
_rtl8723e_write_ofdm_power_reg(struct ieee80211_hw * hw,u8 index,u32 * pvalue)318*4882a593Smuzhiyun static void _rtl8723e_write_ofdm_power_reg(struct ieee80211_hw *hw,
319*4882a593Smuzhiyun u8 index, u32 *pvalue)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
322*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun u16 regoffset_a[6] = {
325*4882a593Smuzhiyun RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
326*4882a593Smuzhiyun RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
327*4882a593Smuzhiyun RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun u16 regoffset_b[6] = {
330*4882a593Smuzhiyun RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
331*4882a593Smuzhiyun RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
332*4882a593Smuzhiyun RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun u8 i, rf, pwr_val[4];
335*4882a593Smuzhiyun u32 writeval;
336*4882a593Smuzhiyun u16 regoffset;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for (rf = 0; rf < 2; rf++) {
339*4882a593Smuzhiyun writeval = pvalue[rf];
340*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
341*4882a593Smuzhiyun pwr_val[i] = (u8)((writeval & (0x7f <<
342*4882a593Smuzhiyun (i * 8))) >> (i * 8));
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (pwr_val[i] > RF6052_MAX_TX_PWR)
345*4882a593Smuzhiyun pwr_val[i] = RF6052_MAX_TX_PWR;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun writeval = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
348*4882a593Smuzhiyun (pwr_val[1] << 8) | pwr_val[0];
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (rf == 0)
351*4882a593Smuzhiyun regoffset = regoffset_a[index];
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun regoffset = regoffset_b[index];
354*4882a593Smuzhiyun rtl_set_bbreg(hw, regoffset, MASKDWORD, writeval);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
357*4882a593Smuzhiyun "Set 0x%x = %08x\n", regoffset, writeval);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (((get_rf_type(rtlphy) == RF_2T2R) &&
360*4882a593Smuzhiyun (regoffset == RTXAGC_A_MCS15_MCS12 ||
361*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS15_MCS12)) ||
362*4882a593Smuzhiyun ((get_rf_type(rtlphy) != RF_2T2R) &&
363*4882a593Smuzhiyun (regoffset == RTXAGC_A_MCS07_MCS04 ||
364*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS07_MCS04))) {
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun writeval = pwr_val[3];
367*4882a593Smuzhiyun if (regoffset == RTXAGC_A_MCS15_MCS12 ||
368*4882a593Smuzhiyun regoffset == RTXAGC_A_MCS07_MCS04)
369*4882a593Smuzhiyun regoffset = 0xc90;
370*4882a593Smuzhiyun if (regoffset == RTXAGC_B_MCS15_MCS12 ||
371*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS07_MCS04)
372*4882a593Smuzhiyun regoffset = 0xc98;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
375*4882a593Smuzhiyun writeval = (writeval > 6) ? (writeval - 6) : 0;
376*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (u32) (regoffset + i),
377*4882a593Smuzhiyun (u8)writeval);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
rtl8723e_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel,u8 channel)383*4882a593Smuzhiyun void rtl8723e_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
384*4882a593Smuzhiyun u8 *ppowerlevel, u8 channel)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun u32 writeval[2], powerbase0[2], powerbase1[2];
387*4882a593Smuzhiyun u8 index;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun rtl8723e_phy_get_power_base(hw, ppowerlevel,
390*4882a593Smuzhiyun channel, &powerbase0[0], &powerbase1[0]);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun for (index = 0; index < 6; index++) {
393*4882a593Smuzhiyun get_txpower_writeval_by_reg(hw, channel, index, &powerbase0[0],
394*4882a593Smuzhiyun &powerbase1[0],
395*4882a593Smuzhiyun &writeval[0]);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun _rtl8723e_write_ofdm_power_reg(hw, index, &writeval[0]);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
rtl8723e_phy_rf6052_config(struct ieee80211_hw * hw)401*4882a593Smuzhiyun bool rtl8723e_phy_rf6052_config(struct ieee80211_hw *hw)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
404*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T1R)
407*4882a593Smuzhiyun rtlphy->num_total_rfpath = 1;
408*4882a593Smuzhiyun else
409*4882a593Smuzhiyun rtlphy->num_total_rfpath = 2;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun return _rtl8723e_phy_rf6052_config_parafile(hw);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
_rtl8723e_phy_rf6052_config_parafile(struct ieee80211_hw * hw)414*4882a593Smuzhiyun static bool _rtl8723e_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
417*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
418*4882a593Smuzhiyun u32 u4_regvalue = 0;
419*4882a593Smuzhiyun u8 rfpath;
420*4882a593Smuzhiyun bool rtstatus = true;
421*4882a593Smuzhiyun struct bb_reg_def *pphyreg;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun pphyreg = &rtlphy->phyreg_def[rfpath];
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun switch (rfpath) {
428*4882a593Smuzhiyun case RF90_PATH_A:
429*4882a593Smuzhiyun case RF90_PATH_C:
430*4882a593Smuzhiyun u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
431*4882a593Smuzhiyun BRFSI_RFENV);
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun case RF90_PATH_B:
434*4882a593Smuzhiyun case RF90_PATH_D:
435*4882a593Smuzhiyun u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
436*4882a593Smuzhiyun BRFSI_RFENV << 16);
437*4882a593Smuzhiyun break;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
441*4882a593Smuzhiyun udelay(1);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
444*4882a593Smuzhiyun udelay(1);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
447*4882a593Smuzhiyun B3WIREADDREAALENGTH, 0x0);
448*4882a593Smuzhiyun udelay(1);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
451*4882a593Smuzhiyun udelay(1);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun switch (rfpath) {
454*4882a593Smuzhiyun case RF90_PATH_A:
455*4882a593Smuzhiyun rtstatus = rtl8723e_phy_config_rf_with_headerfile(hw,
456*4882a593Smuzhiyun (enum radio_path)rfpath);
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun case RF90_PATH_B:
459*4882a593Smuzhiyun rtstatus =
460*4882a593Smuzhiyun rtl8723e_phy_config_rf_with_headerfile(hw,
461*4882a593Smuzhiyun (enum radio_path)rfpath);
462*4882a593Smuzhiyun break;
463*4882a593Smuzhiyun case RF90_PATH_C:
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun case RF90_PATH_D:
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun switch (rfpath) {
470*4882a593Smuzhiyun case RF90_PATH_A:
471*4882a593Smuzhiyun case RF90_PATH_C:
472*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfs,
473*4882a593Smuzhiyun BRFSI_RFENV, u4_regvalue);
474*4882a593Smuzhiyun break;
475*4882a593Smuzhiyun case RF90_PATH_B:
476*4882a593Smuzhiyun case RF90_PATH_D:
477*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfs,
478*4882a593Smuzhiyun BRFSI_RFENV << 16, u4_regvalue);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (!rtstatus) {
483*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
484*4882a593Smuzhiyun "Radio[%d] Fail!!\n", rfpath);
485*4882a593Smuzhiyun return false;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "\n");
490*4882a593Smuzhiyun return rtstatus;
491*4882a593Smuzhiyun }
492