xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../pci.h"
6*4882a593Smuzhiyun #include "../ps.h"
7*4882a593Smuzhiyun #include "reg.h"
8*4882a593Smuzhiyun #include "def.h"
9*4882a593Smuzhiyun #include "phy.h"
10*4882a593Smuzhiyun #include "rf.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "table.h"
13*4882a593Smuzhiyun #include "../rtl8723com/phy_common.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static void _rtl8723e_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
16*4882a593Smuzhiyun 					     enum radio_path rfpath, u32 offset,
17*4882a593Smuzhiyun 					     u32 data);
18*4882a593Smuzhiyun static bool _rtl8723e_phy_bb8192c_config_parafile(struct ieee80211_hw *hw);
19*4882a593Smuzhiyun static bool _rtl8723e_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
20*4882a593Smuzhiyun static bool _rtl8723e_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
21*4882a593Smuzhiyun 						    u8 configtype);
22*4882a593Smuzhiyun static bool _rtl8723e_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
23*4882a593Smuzhiyun 						      u8 configtype);
24*4882a593Smuzhiyun static bool _rtl8723e_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
25*4882a593Smuzhiyun 					       u8 channel, u8 *stage, u8 *step,
26*4882a593Smuzhiyun 					       u32 *delay);
27*4882a593Smuzhiyun static u8 _rtl8723e_phy_dbm_to_txpwr_idx(struct ieee80211_hw *hw,
28*4882a593Smuzhiyun 					 enum wireless_mode wirelessmode,
29*4882a593Smuzhiyun 					 long power_indbm);
30*4882a593Smuzhiyun static void rtl8723e_phy_set_rf_on(struct ieee80211_hw *hw);
31*4882a593Smuzhiyun static void rtl8723e_phy_set_io(struct ieee80211_hw *hw);
32*4882a593Smuzhiyun 
rtl8723e_phy_query_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)33*4882a593Smuzhiyun u32 rtl8723e_phy_query_rf_reg(struct ieee80211_hw *hw,
34*4882a593Smuzhiyun 			      enum radio_path rfpath,
35*4882a593Smuzhiyun 			      u32 regaddr, u32 bitmask)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
38*4882a593Smuzhiyun 	u32 original_value = 0, readback_value, bitshift;
39*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
42*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
43*4882a593Smuzhiyun 		regaddr, rfpath, bitmask);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (rtlphy->rf_mode != RF_OP_BY_FW) {
48*4882a593Smuzhiyun 		original_value = rtl8723_phy_rf_serial_read(hw,
49*4882a593Smuzhiyun 							    rfpath, regaddr);
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
53*4882a593Smuzhiyun 	readback_value = (original_value & bitmask) >> bitshift;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
58*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
59*4882a593Smuzhiyun 		regaddr, rfpath, bitmask, original_value);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return readback_value;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
rtl8723e_phy_set_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask,u32 data)64*4882a593Smuzhiyun void rtl8723e_phy_set_rf_reg(struct ieee80211_hw *hw,
65*4882a593Smuzhiyun 			     enum radio_path rfpath,
66*4882a593Smuzhiyun 			   u32 regaddr, u32 bitmask, u32 data)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
69*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
70*4882a593Smuzhiyun 	u32 original_value = 0, bitshift;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
73*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
74*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (rtlphy->rf_mode != RF_OP_BY_FW) {
79*4882a593Smuzhiyun 		if (bitmask != RFREG_OFFSET_MASK) {
80*4882a593Smuzhiyun 			original_value = rtl8723_phy_rf_serial_read(hw,
81*4882a593Smuzhiyun 								    rfpath,
82*4882a593Smuzhiyun 								    regaddr);
83*4882a593Smuzhiyun 			bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
84*4882a593Smuzhiyun 			data =
85*4882a593Smuzhiyun 			    ((original_value & (~bitmask)) |
86*4882a593Smuzhiyun 			     (data << bitshift));
87*4882a593Smuzhiyun 		}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 		rtl8723_phy_rf_serial_write(hw, rfpath, regaddr, data);
90*4882a593Smuzhiyun 	} else {
91*4882a593Smuzhiyun 		if (bitmask != RFREG_OFFSET_MASK) {
92*4882a593Smuzhiyun 			bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
93*4882a593Smuzhiyun 			data =
94*4882a593Smuzhiyun 			    ((original_value & (~bitmask)) |
95*4882a593Smuzhiyun 			     (data << bitshift));
96*4882a593Smuzhiyun 		}
97*4882a593Smuzhiyun 		_rtl8723e_phy_fw_rf_serial_write(hw, rfpath, regaddr, data);
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
103*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
104*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
_rtl8723e_phy_fw_rf_serial_write(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset,u32 data)108*4882a593Smuzhiyun static void _rtl8723e_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
109*4882a593Smuzhiyun 					     enum radio_path rfpath, u32 offset,
110*4882a593Smuzhiyun 					     u32 data)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	WARN_ONCE(true, "rtl8723ae: _rtl8723e_phy_fw_rf_serial_write deprecated!\n");
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
_rtl8723e_phy_bb_config_1t(struct ieee80211_hw * hw)115*4882a593Smuzhiyun static void _rtl8723e_phy_bb_config_1t(struct ieee80211_hw *hw)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
118*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
119*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
120*4882a593Smuzhiyun 	rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
121*4882a593Smuzhiyun 	rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
122*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
123*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
124*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
125*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
126*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
rtl8723e_phy_mac_config(struct ieee80211_hw * hw)129*4882a593Smuzhiyun bool rtl8723e_phy_mac_config(struct ieee80211_hw *hw)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
132*4882a593Smuzhiyun 	bool rtstatus = _rtl8723e_phy_config_mac_with_headerfile(hw);
133*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x04CA, 0x0A);
134*4882a593Smuzhiyun 	return rtstatus;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
rtl8723e_phy_bb_config(struct ieee80211_hw * hw)137*4882a593Smuzhiyun bool rtl8723e_phy_bb_config(struct ieee80211_hw *hw)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	bool rtstatus = true;
140*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
141*4882a593Smuzhiyun 	u8 tmpu1b;
142*4882a593Smuzhiyun 	u8 b_reg_hwparafile = 1;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	rtl8723_phy_init_bb_rf_reg_def(hw);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* 1. 0x28[1] = 1 */
147*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_PLL_CTRL);
148*4882a593Smuzhiyun 	udelay(2);
149*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, (tmpu1b|BIT(1)));
150*4882a593Smuzhiyun 	udelay(2);
151*4882a593Smuzhiyun 	/* 2. 0x29[7:0] = 0xFF */
152*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL+1, 0xff);
153*4882a593Smuzhiyun 	udelay(2);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* 3. 0x02[1:0] = 2b'11 */
156*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
157*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
158*4882a593Smuzhiyun 		       (tmpu1b | FEN_BB_GLB_RSTN | FEN_BBRSTB));
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* 4. 0x25[6] = 0 */
161*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+1);
162*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+1, (tmpu1b & (~BIT(6))));
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* 5. 0x24[20] = 0	//Advised by SD3 Alex Wang. 2011.02.09. */
165*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2);
166*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, (tmpu1b & (~BIT(4))));
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* 6. 0x1f[7:0] = 0x07 */
169*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x07);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (b_reg_hwparafile == 1)
172*4882a593Smuzhiyun 		rtstatus = _rtl8723e_phy_bb8192c_config_parafile(hw);
173*4882a593Smuzhiyun 	return rtstatus;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
rtl8723e_phy_rf_config(struct ieee80211_hw * hw)176*4882a593Smuzhiyun bool rtl8723e_phy_rf_config(struct ieee80211_hw *hw)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	return rtl8723e_phy_rf6052_config(hw);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
_rtl8723e_phy_bb8192c_config_parafile(struct ieee80211_hw * hw)181*4882a593Smuzhiyun static bool _rtl8723e_phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
184*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
185*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
186*4882a593Smuzhiyun 	bool rtstatus;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "\n");
189*4882a593Smuzhiyun 	rtstatus = _rtl8723e_phy_config_bb_with_headerfile(hw,
190*4882a593Smuzhiyun 						BASEBAND_CONFIG_PHY_REG);
191*4882a593Smuzhiyun 	if (!rtstatus) {
192*4882a593Smuzhiyun 		pr_err("Write BB Reg Fail!!\n");
193*4882a593Smuzhiyun 		return false;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T2R) {
197*4882a593Smuzhiyun 		_rtl8723e_phy_bb_config_1t(hw);
198*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Config to 1T!!\n");
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	if (rtlefuse->autoload_failflag == false) {
201*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt = 0;
202*4882a593Smuzhiyun 		rtstatus = _rtl8723e_phy_config_bb_with_pgheaderfile(hw,
203*4882a593Smuzhiyun 					BASEBAND_CONFIG_PHY_REG);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 	if (!rtstatus) {
206*4882a593Smuzhiyun 		pr_err("BB_PG Reg Fail!!\n");
207*4882a593Smuzhiyun 		return false;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 	rtstatus =
210*4882a593Smuzhiyun 	  _rtl8723e_phy_config_bb_with_headerfile(hw, BASEBAND_CONFIG_AGC_TAB);
211*4882a593Smuzhiyun 	if (!rtstatus) {
212*4882a593Smuzhiyun 		pr_err("AGC Table Fail\n");
213*4882a593Smuzhiyun 		return false;
214*4882a593Smuzhiyun 	}
215*4882a593Smuzhiyun 	rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
216*4882a593Smuzhiyun 					RFPGA0_XA_HSSIPARAMETER2,
217*4882a593Smuzhiyun 					0x200));
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return true;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
_rtl8723e_phy_config_mac_with_headerfile(struct ieee80211_hw * hw)222*4882a593Smuzhiyun static bool _rtl8723e_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
225*4882a593Smuzhiyun 	u32 i;
226*4882a593Smuzhiyun 	u32 arraylength;
227*4882a593Smuzhiyun 	u32 *ptrarray;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl723MACPHY_Array\n");
230*4882a593Smuzhiyun 	arraylength = RTL8723E_MACARRAYLENGTH;
231*4882a593Smuzhiyun 	ptrarray = RTL8723EMAC_ARRAY;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
234*4882a593Smuzhiyun 		"Img:RTL8192CEMAC_2T_ARRAY\n");
235*4882a593Smuzhiyun 	for (i = 0; i < arraylength; i = i + 2)
236*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, ptrarray[i], (u8) ptrarray[i + 1]);
237*4882a593Smuzhiyun 	return true;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
_rtl8723e_phy_config_bb_with_headerfile(struct ieee80211_hw * hw,u8 configtype)240*4882a593Smuzhiyun static bool _rtl8723e_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
241*4882a593Smuzhiyun 						    u8 configtype)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	int i;
244*4882a593Smuzhiyun 	u32 *phy_regarray_table;
245*4882a593Smuzhiyun 	u32 *agctab_array_table;
246*4882a593Smuzhiyun 	u16 phy_reg_arraylen, agctab_arraylen;
247*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	agctab_arraylen = RTL8723E_AGCTAB_1TARRAYLENGTH;
250*4882a593Smuzhiyun 	agctab_array_table = RTL8723EAGCTAB_1TARRAY;
251*4882a593Smuzhiyun 	phy_reg_arraylen = RTL8723E_PHY_REG_1TARRAY_LENGTH;
252*4882a593Smuzhiyun 	phy_regarray_table = RTL8723EPHY_REG_1TARRAY;
253*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
254*4882a593Smuzhiyun 		for (i = 0; i < phy_reg_arraylen; i = i + 2) {
255*4882a593Smuzhiyun 			if (phy_regarray_table[i] == 0xfe)
256*4882a593Smuzhiyun 				mdelay(50);
257*4882a593Smuzhiyun 			else if (phy_regarray_table[i] == 0xfd)
258*4882a593Smuzhiyun 				mdelay(5);
259*4882a593Smuzhiyun 			else if (phy_regarray_table[i] == 0xfc)
260*4882a593Smuzhiyun 				mdelay(1);
261*4882a593Smuzhiyun 			else if (phy_regarray_table[i] == 0xfb)
262*4882a593Smuzhiyun 				udelay(50);
263*4882a593Smuzhiyun 			else if (phy_regarray_table[i] == 0xfa)
264*4882a593Smuzhiyun 				udelay(5);
265*4882a593Smuzhiyun 			else if (phy_regarray_table[i] == 0xf9)
266*4882a593Smuzhiyun 				udelay(1);
267*4882a593Smuzhiyun 			rtl_set_bbreg(hw, phy_regarray_table[i], MASKDWORD,
268*4882a593Smuzhiyun 				      phy_regarray_table[i + 1]);
269*4882a593Smuzhiyun 			udelay(1);
270*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
271*4882a593Smuzhiyun 				"The phy_regarray_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
272*4882a593Smuzhiyun 				phy_regarray_table[i],
273*4882a593Smuzhiyun 				phy_regarray_table[i + 1]);
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 	} else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
276*4882a593Smuzhiyun 		for (i = 0; i < agctab_arraylen; i = i + 2) {
277*4882a593Smuzhiyun 			rtl_set_bbreg(hw, agctab_array_table[i], MASKDWORD,
278*4882a593Smuzhiyun 				      agctab_array_table[i + 1]);
279*4882a593Smuzhiyun 			udelay(1);
280*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
281*4882a593Smuzhiyun 				"The agctab_array_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
282*4882a593Smuzhiyun 				agctab_array_table[i],
283*4882a593Smuzhiyun 				agctab_array_table[i + 1]);
284*4882a593Smuzhiyun 		}
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 	return true;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
store_pwrindex_diffrate_offset(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)289*4882a593Smuzhiyun static void store_pwrindex_diffrate_offset(struct ieee80211_hw *hw,
290*4882a593Smuzhiyun 					   u32 regaddr, u32 bitmask,
291*4882a593Smuzhiyun 					   u32 data)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
294*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_RATE18_06) {
297*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][0] =
298*4882a593Smuzhiyun 		    data;
299*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
300*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][0] = 0x%x\n",
301*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
302*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
303*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][0]);
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_RATE54_24) {
306*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][1] =
307*4882a593Smuzhiyun 		    data;
308*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
309*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][1] = 0x%x\n",
310*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
311*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[rtlphy->
312*4882a593Smuzhiyun 							    pwrgroup_cnt][1]);
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_CCK1_MCS32) {
315*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][6] =
316*4882a593Smuzhiyun 		    data;
317*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
318*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][6] = 0x%x\n",
319*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
320*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
321*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][6]);
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00) {
324*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][7] =
325*4882a593Smuzhiyun 		    data;
326*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
327*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][7] = 0x%x\n",
328*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
329*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
330*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][7]);
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS03_MCS00) {
333*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][2] =
334*4882a593Smuzhiyun 		    data;
335*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
336*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][2] = 0x%x\n",
337*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
338*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
339*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][2]);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS07_MCS04) {
342*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][3] =
343*4882a593Smuzhiyun 		    data;
344*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
345*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][3] = 0x%x\n",
346*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
347*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
348*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][3]);
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS11_MCS08) {
351*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][4] =
352*4882a593Smuzhiyun 		    data;
353*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
354*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][4] = 0x%x\n",
355*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
356*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
357*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][4]);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS15_MCS12) {
360*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][5] =
361*4882a593Smuzhiyun 		    data;
362*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
363*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][5] = 0x%x\n",
364*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
365*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
366*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][5]);
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_RATE18_06) {
369*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][8] =
370*4882a593Smuzhiyun 		    data;
371*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
372*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][8] = 0x%x\n",
373*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
374*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
375*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][8]);
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_RATE54_24) {
378*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][9] =
379*4882a593Smuzhiyun 		    data;
380*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
381*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][9] = 0x%x\n",
382*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
383*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
384*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][9]);
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK1_55_MCS32) {
387*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][14] =
388*4882a593Smuzhiyun 		    data;
389*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
390*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][14] = 0x%x\n",
391*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
392*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
393*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][14]);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff) {
396*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][15] =
397*4882a593Smuzhiyun 		    data;
398*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
399*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][15] = 0x%x\n",
400*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
401*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
402*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][15]);
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS03_MCS00) {
405*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][10] =
406*4882a593Smuzhiyun 		    data;
407*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
408*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][10] = 0x%x\n",
409*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
410*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
411*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][10]);
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS07_MCS04) {
414*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][11] =
415*4882a593Smuzhiyun 		    data;
416*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
417*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][11] = 0x%x\n",
418*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
419*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
420*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][11]);
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS11_MCS08) {
423*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][12] =
424*4882a593Smuzhiyun 		    data;
425*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
426*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][12] = 0x%x\n",
427*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
428*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
429*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][12]);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS15_MCS12) {
432*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[rtlphy->pwrgroup_cnt][13] =
433*4882a593Smuzhiyun 		    data;
434*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
435*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][13] = 0x%x\n",
436*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt,
437*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset
438*4882a593Smuzhiyun 			[rtlphy->pwrgroup_cnt][13]);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt++;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
_rtl8723e_phy_config_bb_with_pgheaderfile(struct ieee80211_hw * hw,u8 configtype)444*4882a593Smuzhiyun static bool _rtl8723e_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
445*4882a593Smuzhiyun 						      u8 configtype)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
448*4882a593Smuzhiyun 	int i;
449*4882a593Smuzhiyun 	u32 *phy_regarray_table_pg;
450*4882a593Smuzhiyun 	u16 phy_regarray_pg_len;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	phy_regarray_pg_len = RTL8723E_PHY_REG_ARRAY_PGLENGTH;
453*4882a593Smuzhiyun 	phy_regarray_table_pg = RTL8723EPHY_REG_ARRAY_PG;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
456*4882a593Smuzhiyun 		for (i = 0; i < phy_regarray_pg_len; i = i + 3) {
457*4882a593Smuzhiyun 			if (phy_regarray_table_pg[i] == 0xfe)
458*4882a593Smuzhiyun 				mdelay(50);
459*4882a593Smuzhiyun 			else if (phy_regarray_table_pg[i] == 0xfd)
460*4882a593Smuzhiyun 				mdelay(5);
461*4882a593Smuzhiyun 			else if (phy_regarray_table_pg[i] == 0xfc)
462*4882a593Smuzhiyun 				mdelay(1);
463*4882a593Smuzhiyun 			else if (phy_regarray_table_pg[i] == 0xfb)
464*4882a593Smuzhiyun 				udelay(50);
465*4882a593Smuzhiyun 			else if (phy_regarray_table_pg[i] == 0xfa)
466*4882a593Smuzhiyun 				udelay(5);
467*4882a593Smuzhiyun 			else if (phy_regarray_table_pg[i] == 0xf9)
468*4882a593Smuzhiyun 				udelay(1);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 			store_pwrindex_diffrate_offset(hw,
471*4882a593Smuzhiyun 						phy_regarray_table_pg[i],
472*4882a593Smuzhiyun 						phy_regarray_table_pg[i + 1],
473*4882a593Smuzhiyun 						phy_regarray_table_pg[i + 2]);
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 	} else {
476*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEND, DBG_TRACE,
477*4882a593Smuzhiyun 			"configtype != BaseBand_Config_PHY_REG\n");
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	return true;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
rtl8723e_phy_config_rf_with_headerfile(struct ieee80211_hw * hw,enum radio_path rfpath)482*4882a593Smuzhiyun bool rtl8723e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
483*4882a593Smuzhiyun 					    enum radio_path rfpath)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	int i;
486*4882a593Smuzhiyun 	u32 *radioa_array_table;
487*4882a593Smuzhiyun 	u16 radioa_arraylen;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	radioa_arraylen = RTL8723ERADIOA_1TARRAYLENGTH;
490*4882a593Smuzhiyun 	radioa_array_table = RTL8723E_RADIOA_1TARRAY;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	switch (rfpath) {
493*4882a593Smuzhiyun 	case RF90_PATH_A:
494*4882a593Smuzhiyun 		for (i = 0; i < radioa_arraylen; i = i + 2) {
495*4882a593Smuzhiyun 			if (radioa_array_table[i] == 0xfe) {
496*4882a593Smuzhiyun 				mdelay(50);
497*4882a593Smuzhiyun 			} else if (radioa_array_table[i] == 0xfd) {
498*4882a593Smuzhiyun 				mdelay(5);
499*4882a593Smuzhiyun 			} else if (radioa_array_table[i] == 0xfc) {
500*4882a593Smuzhiyun 				mdelay(1);
501*4882a593Smuzhiyun 			} else if (radioa_array_table[i] == 0xfb) {
502*4882a593Smuzhiyun 				udelay(50);
503*4882a593Smuzhiyun 			} else if (radioa_array_table[i] == 0xfa) {
504*4882a593Smuzhiyun 				udelay(5);
505*4882a593Smuzhiyun 			} else if (radioa_array_table[i] == 0xf9) {
506*4882a593Smuzhiyun 				udelay(1);
507*4882a593Smuzhiyun 			} else {
508*4882a593Smuzhiyun 				rtl_set_rfreg(hw, rfpath, radioa_array_table[i],
509*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK,
510*4882a593Smuzhiyun 					      radioa_array_table[i + 1]);
511*4882a593Smuzhiyun 				udelay(1);
512*4882a593Smuzhiyun 			}
513*4882a593Smuzhiyun 		}
514*4882a593Smuzhiyun 		break;
515*4882a593Smuzhiyun 	case RF90_PATH_B:
516*4882a593Smuzhiyun 	case RF90_PATH_C:
517*4882a593Smuzhiyun 	case RF90_PATH_D:
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 	return true;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
rtl8723e_phy_get_hw_reg_originalvalue(struct ieee80211_hw * hw)523*4882a593Smuzhiyun void rtl8723e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
526*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	rtlphy->default_initialgain[0] =
529*4882a593Smuzhiyun 	    (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
530*4882a593Smuzhiyun 	rtlphy->default_initialgain[1] =
531*4882a593Smuzhiyun 	    (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
532*4882a593Smuzhiyun 	rtlphy->default_initialgain[2] =
533*4882a593Smuzhiyun 	    (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
534*4882a593Smuzhiyun 	rtlphy->default_initialgain[3] =
535*4882a593Smuzhiyun 	    (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
538*4882a593Smuzhiyun 		"Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
539*4882a593Smuzhiyun 		rtlphy->default_initialgain[0],
540*4882a593Smuzhiyun 		rtlphy->default_initialgain[1],
541*4882a593Smuzhiyun 		rtlphy->default_initialgain[2],
542*4882a593Smuzhiyun 		rtlphy->default_initialgain[3]);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	rtlphy->framesync = (u8) rtl_get_bbreg(hw,
545*4882a593Smuzhiyun 					       ROFDM0_RXDETECTOR3, MASKBYTE0);
546*4882a593Smuzhiyun 	rtlphy->framesync_c34 = rtl_get_bbreg(hw,
547*4882a593Smuzhiyun 					      ROFDM0_RXDETECTOR2, MASKDWORD);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
550*4882a593Smuzhiyun 		"Default framesync (0x%x) = 0x%x\n",
551*4882a593Smuzhiyun 		ROFDM0_RXDETECTOR3, rtlphy->framesync);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
rtl8723e_phy_get_txpower_level(struct ieee80211_hw * hw,long * powerlevel)554*4882a593Smuzhiyun void rtl8723e_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
557*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
558*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
559*4882a593Smuzhiyun 	u8 txpwr_level;
560*4882a593Smuzhiyun 	long txpwr_dbm;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_cck_txpwridx;
563*4882a593Smuzhiyun 	txpwr_dbm = rtl8723_phy_txpwr_idx_to_dbm(hw,
564*4882a593Smuzhiyun 						 WIRELESS_MODE_B, txpwr_level);
565*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
566*4882a593Smuzhiyun 	    rtlefuse->legacy_ht_txpowerdiff;
567*4882a593Smuzhiyun 	if (rtl8723_phy_txpwr_idx_to_dbm(hw,
568*4882a593Smuzhiyun 					 WIRELESS_MODE_G,
569*4882a593Smuzhiyun 					 txpwr_level) > txpwr_dbm)
570*4882a593Smuzhiyun 		txpwr_dbm =
571*4882a593Smuzhiyun 		    rtl8723_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
572*4882a593Smuzhiyun 						 txpwr_level);
573*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
574*4882a593Smuzhiyun 	if (rtl8723_phy_txpwr_idx_to_dbm(hw,
575*4882a593Smuzhiyun 					 WIRELESS_MODE_N_24G,
576*4882a593Smuzhiyun 					 txpwr_level) > txpwr_dbm)
577*4882a593Smuzhiyun 		txpwr_dbm =
578*4882a593Smuzhiyun 		    rtl8723_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
579*4882a593Smuzhiyun 						 txpwr_level);
580*4882a593Smuzhiyun 	*powerlevel = txpwr_dbm;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
_rtl8723e_get_txpower_index(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel)583*4882a593Smuzhiyun static void _rtl8723e_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
584*4882a593Smuzhiyun 					u8 *cckpowerlevel, u8 *ofdmpowerlevel)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
587*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
588*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
589*4882a593Smuzhiyun 	u8 index = (channel - 1);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	cckpowerlevel[RF90_PATH_A] =
592*4882a593Smuzhiyun 	    rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
593*4882a593Smuzhiyun 	cckpowerlevel[RF90_PATH_B] =
594*4882a593Smuzhiyun 	    rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
595*4882a593Smuzhiyun 	if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
596*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_A] =
597*4882a593Smuzhiyun 		    rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
598*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_B] =
599*4882a593Smuzhiyun 		    rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
600*4882a593Smuzhiyun 	} else if (get_rf_type(rtlphy) == RF_2T2R) {
601*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_A] =
602*4882a593Smuzhiyun 		    rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
603*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_B] =
604*4882a593Smuzhiyun 		    rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
_rtl8723e_ccxpower_index_check(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel)608*4882a593Smuzhiyun static void _rtl8723e_ccxpower_index_check(struct ieee80211_hw *hw,
609*4882a593Smuzhiyun 					   u8 channel, u8 *cckpowerlevel,
610*4882a593Smuzhiyun 					   u8 *ofdmpowerlevel)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
613*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
616*4882a593Smuzhiyun 	rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
rtl8723e_phy_set_txpower_level(struct ieee80211_hw * hw,u8 channel)620*4882a593Smuzhiyun void rtl8723e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
623*4882a593Smuzhiyun 	u8 cckpowerlevel[2], ofdmpowerlevel[2];
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (!rtlefuse->txpwr_fromeprom)
626*4882a593Smuzhiyun 		return;
627*4882a593Smuzhiyun 	_rtl8723e_get_txpower_index(hw, channel,
628*4882a593Smuzhiyun 				    &cckpowerlevel[0], &ofdmpowerlevel[0]);
629*4882a593Smuzhiyun 	_rtl8723e_ccxpower_index_check(hw,
630*4882a593Smuzhiyun 				       channel, &cckpowerlevel[0],
631*4882a593Smuzhiyun 				       &ofdmpowerlevel[0]);
632*4882a593Smuzhiyun 	rtl8723e_phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
633*4882a593Smuzhiyun 	rtl8723e_phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0], channel);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
rtl8723e_phy_update_txpower_dbm(struct ieee80211_hw * hw,long power_indbm)636*4882a593Smuzhiyun bool rtl8723e_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
639*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
640*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
641*4882a593Smuzhiyun 	u8 idx;
642*4882a593Smuzhiyun 	u8 rf_path;
643*4882a593Smuzhiyun 	u8 ccktxpwridx = _rtl8723e_phy_dbm_to_txpwr_idx(hw,
644*4882a593Smuzhiyun 						      WIRELESS_MODE_B,
645*4882a593Smuzhiyun 						      power_indbm);
646*4882a593Smuzhiyun 	u8 ofdmtxpwridx = _rtl8723e_phy_dbm_to_txpwr_idx(hw,
647*4882a593Smuzhiyun 						       WIRELESS_MODE_N_24G,
648*4882a593Smuzhiyun 						       power_indbm);
649*4882a593Smuzhiyun 	if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
650*4882a593Smuzhiyun 		ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
651*4882a593Smuzhiyun 	else
652*4882a593Smuzhiyun 		ofdmtxpwridx = 0;
653*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_TXAGC, DBG_TRACE,
654*4882a593Smuzhiyun 		"%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
655*4882a593Smuzhiyun 		power_indbm, ccktxpwridx, ofdmtxpwridx);
656*4882a593Smuzhiyun 	for (idx = 0; idx < 14; idx++) {
657*4882a593Smuzhiyun 		for (rf_path = 0; rf_path < 2; rf_path++) {
658*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
659*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
660*4882a593Smuzhiyun 			    ofdmtxpwridx;
661*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
662*4882a593Smuzhiyun 			    ofdmtxpwridx;
663*4882a593Smuzhiyun 		}
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 	rtl8723e_phy_set_txpower_level(hw, rtlphy->current_channel);
666*4882a593Smuzhiyun 	return true;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
_rtl8723e_phy_dbm_to_txpwr_idx(struct ieee80211_hw * hw,enum wireless_mode wirelessmode,long power_indbm)669*4882a593Smuzhiyun static u8 _rtl8723e_phy_dbm_to_txpwr_idx(struct ieee80211_hw *hw,
670*4882a593Smuzhiyun 					 enum wireless_mode wirelessmode,
671*4882a593Smuzhiyun 					 long power_indbm)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	u8 txpwridx;
674*4882a593Smuzhiyun 	long offset;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	switch (wirelessmode) {
677*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
678*4882a593Smuzhiyun 		offset = -7;
679*4882a593Smuzhiyun 		break;
680*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
681*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
682*4882a593Smuzhiyun 		offset = -8;
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		offset = -8;
686*4882a593Smuzhiyun 		break;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if ((power_indbm - offset) > 0)
690*4882a593Smuzhiyun 		txpwridx = (u8)((power_indbm - offset) * 2);
691*4882a593Smuzhiyun 	else
692*4882a593Smuzhiyun 		txpwridx = 0;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
695*4882a593Smuzhiyun 		txpwridx = MAX_TXPWR_IDX_NMODE_92S;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	return txpwridx;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
rtl8723e_phy_scan_operation_backup(struct ieee80211_hw * hw,u8 operation)700*4882a593Smuzhiyun void rtl8723e_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
703*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
704*4882a593Smuzhiyun 	enum io_type iotype;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	if (!is_hal_stop(rtlhal)) {
707*4882a593Smuzhiyun 		switch (operation) {
708*4882a593Smuzhiyun 		case SCAN_OPT_BACKUP_BAND0:
709*4882a593Smuzhiyun 			iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
710*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
711*4882a593Smuzhiyun 						      HW_VAR_IO_CMD,
712*4882a593Smuzhiyun 						      (u8 *)&iotype);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 			break;
715*4882a593Smuzhiyun 		case SCAN_OPT_RESTORE:
716*4882a593Smuzhiyun 			iotype = IO_CMD_RESUME_DM_BY_SCAN;
717*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
718*4882a593Smuzhiyun 						      HW_VAR_IO_CMD,
719*4882a593Smuzhiyun 						      (u8 *)&iotype);
720*4882a593Smuzhiyun 			break;
721*4882a593Smuzhiyun 		default:
722*4882a593Smuzhiyun 			pr_err("Unknown Scan Backup operation.\n");
723*4882a593Smuzhiyun 			break;
724*4882a593Smuzhiyun 		}
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
rtl8723e_phy_set_bw_mode_callback(struct ieee80211_hw * hw)728*4882a593Smuzhiyun void rtl8723e_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
731*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
732*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
733*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
734*4882a593Smuzhiyun 	u8 reg_bw_opmode;
735*4882a593Smuzhiyun 	u8 reg_prsr_rsc;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
738*4882a593Smuzhiyun 		"Switch to %s bandwidth\n",
739*4882a593Smuzhiyun 		rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
740*4882a593Smuzhiyun 		"20MHz" : "40MHz");
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
743*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
744*4882a593Smuzhiyun 		return;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
748*4882a593Smuzhiyun 	reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
751*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
752*4882a593Smuzhiyun 		reg_bw_opmode |= BW_OPMODE_20MHZ;
753*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
756*4882a593Smuzhiyun 		reg_bw_opmode &= ~BW_OPMODE_20MHZ;
757*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
758*4882a593Smuzhiyun 		reg_prsr_rsc =
759*4882a593Smuzhiyun 		    (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
760*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
761*4882a593Smuzhiyun 		break;
762*4882a593Smuzhiyun 	default:
763*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
764*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
769*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
770*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
771*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
772*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
773*4882a593Smuzhiyun 		break;
774*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
775*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
776*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
779*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc >> 1));
780*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
781*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
784*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc ==
785*4882a593Smuzhiyun 			       HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
786*4882a593Smuzhiyun 		break;
787*4882a593Smuzhiyun 	default:
788*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
789*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
790*4882a593Smuzhiyun 		break;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 	rtl8723e_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
793*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = false;
794*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
rtl8723e_phy_set_bw_mode(struct ieee80211_hw * hw,enum nl80211_channel_type ch_type)797*4882a593Smuzhiyun void rtl8723e_phy_set_bw_mode(struct ieee80211_hw *hw,
798*4882a593Smuzhiyun 			      enum nl80211_channel_type ch_type)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
801*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
802*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
803*4882a593Smuzhiyun 	u8 tmp_bw = rtlphy->current_chan_bw;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
806*4882a593Smuzhiyun 		return;
807*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = true;
808*4882a593Smuzhiyun 	if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
809*4882a593Smuzhiyun 		rtl8723e_phy_set_bw_mode_callback(hw);
810*4882a593Smuzhiyun 	} else {
811*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
812*4882a593Smuzhiyun 			"false driver sleep or unload\n");
813*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
814*4882a593Smuzhiyun 		rtlphy->current_chan_bw = tmp_bw;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
rtl8723e_phy_sw_chnl_callback(struct ieee80211_hw * hw)818*4882a593Smuzhiyun void rtl8723e_phy_sw_chnl_callback(struct ieee80211_hw *hw)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
821*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
822*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
823*4882a593Smuzhiyun 	u32 delay;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
826*4882a593Smuzhiyun 		"switch to channel%d\n", rtlphy->current_channel);
827*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
828*4882a593Smuzhiyun 		return;
829*4882a593Smuzhiyun 	do {
830*4882a593Smuzhiyun 		if (!rtlphy->sw_chnl_inprogress)
831*4882a593Smuzhiyun 			break;
832*4882a593Smuzhiyun 		if (!_rtl8723e_phy_sw_chnl_step_by_step
833*4882a593Smuzhiyun 		    (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
834*4882a593Smuzhiyun 		     &rtlphy->sw_chnl_step, &delay)) {
835*4882a593Smuzhiyun 			if (delay > 0)
836*4882a593Smuzhiyun 				mdelay(delay);
837*4882a593Smuzhiyun 			else
838*4882a593Smuzhiyun 				continue;
839*4882a593Smuzhiyun 		} else {
840*4882a593Smuzhiyun 			rtlphy->sw_chnl_inprogress = false;
841*4882a593Smuzhiyun 		}
842*4882a593Smuzhiyun 		break;
843*4882a593Smuzhiyun 	} while (true);
844*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
rtl8723e_phy_sw_chnl(struct ieee80211_hw * hw)847*4882a593Smuzhiyun u8 rtl8723e_phy_sw_chnl(struct ieee80211_hw *hw)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
850*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
851*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (rtlphy->sw_chnl_inprogress)
854*4882a593Smuzhiyun 		return 0;
855*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
856*4882a593Smuzhiyun 		return 0;
857*4882a593Smuzhiyun 	WARN_ONCE((rtlphy->current_channel > 14),
858*4882a593Smuzhiyun 		  "rtl8723ae: WIRELESS_MODE_G but channel>14");
859*4882a593Smuzhiyun 	rtlphy->sw_chnl_inprogress = true;
860*4882a593Smuzhiyun 	rtlphy->sw_chnl_stage = 0;
861*4882a593Smuzhiyun 	rtlphy->sw_chnl_step = 0;
862*4882a593Smuzhiyun 	if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
863*4882a593Smuzhiyun 		rtl8723e_phy_sw_chnl_callback(hw);
864*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
865*4882a593Smuzhiyun 			"sw_chnl_inprogress false schedule workitem\n");
866*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
867*4882a593Smuzhiyun 	} else {
868*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
869*4882a593Smuzhiyun 			"sw_chnl_inprogress false driver sleep or unload\n");
870*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 	return 1;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
_rtl8723e_phy_sw_rf_seting(struct ieee80211_hw * hw,u8 channel)875*4882a593Smuzhiyun static void _rtl8723e_phy_sw_rf_seting(struct ieee80211_hw *hw, u8 channel)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
878*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
879*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version)) {
882*4882a593Smuzhiyun 		if (channel == 6 && rtlphy->current_chan_bw ==
883*4882a593Smuzhiyun 				HT_CHANNEL_WIDTH_20)
884*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1,
885*4882a593Smuzhiyun 				      MASKDWORD, 0x00255);
886*4882a593Smuzhiyun 		else{
887*4882a593Smuzhiyun 			u32 backuprf0x1a = (u32)rtl_get_rfreg(hw,
888*4882a593Smuzhiyun 					RF90_PATH_A, RF_RX_G1,
889*4882a593Smuzhiyun 					RFREG_OFFSET_MASK);
890*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1,
891*4882a593Smuzhiyun 				      MASKDWORD, backuprf0x1a);
892*4882a593Smuzhiyun 		}
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
_rtl8723e_phy_sw_chnl_step_by_step(struct ieee80211_hw * hw,u8 channel,u8 * stage,u8 * step,u32 * delay)896*4882a593Smuzhiyun static bool _rtl8723e_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
897*4882a593Smuzhiyun 					       u8 channel, u8 *stage, u8 *step,
898*4882a593Smuzhiyun 					       u32 *delay)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
901*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
902*4882a593Smuzhiyun 	struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
903*4882a593Smuzhiyun 	u32 precommoncmdcnt;
904*4882a593Smuzhiyun 	struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
905*4882a593Smuzhiyun 	u32 postcommoncmdcnt;
906*4882a593Smuzhiyun 	struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
907*4882a593Smuzhiyun 	u32 rfdependcmdcnt;
908*4882a593Smuzhiyun 	struct swchnlcmd *currentcmd = NULL;
909*4882a593Smuzhiyun 	u8 rfpath;
910*4882a593Smuzhiyun 	u8 num_total_rfpath = rtlphy->num_total_rfpath;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	precommoncmdcnt = 0;
913*4882a593Smuzhiyun 	rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
914*4882a593Smuzhiyun 					 MAX_PRECMD_CNT,
915*4882a593Smuzhiyun 					 CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
916*4882a593Smuzhiyun 	rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
917*4882a593Smuzhiyun 					 MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	postcommoncmdcnt = 0;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	rtl8723_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
922*4882a593Smuzhiyun 					 MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	rfdependcmdcnt = 0;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	WARN_ONCE((channel < 1 || channel > 14),
927*4882a593Smuzhiyun 		  "rtl8723ae: illegal channel for Zebra: %d\n", channel);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
930*4882a593Smuzhiyun 					 MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
931*4882a593Smuzhiyun 					 RF_CHNLBW, channel, 10);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
934*4882a593Smuzhiyun 					 MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
935*4882a593Smuzhiyun 					 0);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	do {
938*4882a593Smuzhiyun 		switch (*stage) {
939*4882a593Smuzhiyun 		case 0:
940*4882a593Smuzhiyun 			currentcmd = &precommoncmd[*step];
941*4882a593Smuzhiyun 			break;
942*4882a593Smuzhiyun 		case 1:
943*4882a593Smuzhiyun 			currentcmd = &rfdependcmd[*step];
944*4882a593Smuzhiyun 			break;
945*4882a593Smuzhiyun 		case 2:
946*4882a593Smuzhiyun 			currentcmd = &postcommoncmd[*step];
947*4882a593Smuzhiyun 			break;
948*4882a593Smuzhiyun 		default:
949*4882a593Smuzhiyun 			pr_err("Invalid 'stage' = %d, Check it!\n",
950*4882a593Smuzhiyun 			       *stage);
951*4882a593Smuzhiyun 			return true;
952*4882a593Smuzhiyun 		}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		if (currentcmd->cmdid == CMDID_END) {
955*4882a593Smuzhiyun 			if ((*stage) == 2) {
956*4882a593Smuzhiyun 				return true;
957*4882a593Smuzhiyun 			} else {
958*4882a593Smuzhiyun 				(*stage)++;
959*4882a593Smuzhiyun 				(*step) = 0;
960*4882a593Smuzhiyun 				continue;
961*4882a593Smuzhiyun 			}
962*4882a593Smuzhiyun 		}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		switch (currentcmd->cmdid) {
965*4882a593Smuzhiyun 		case CMDID_SET_TXPOWEROWER_LEVEL:
966*4882a593Smuzhiyun 			rtl8723e_phy_set_txpower_level(hw, channel);
967*4882a593Smuzhiyun 			break;
968*4882a593Smuzhiyun 		case CMDID_WRITEPORT_ULONG:
969*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, currentcmd->para1,
970*4882a593Smuzhiyun 					currentcmd->para2);
971*4882a593Smuzhiyun 			break;
972*4882a593Smuzhiyun 		case CMDID_WRITEPORT_USHORT:
973*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, currentcmd->para1,
974*4882a593Smuzhiyun 				       (u16) currentcmd->para2);
975*4882a593Smuzhiyun 			break;
976*4882a593Smuzhiyun 		case CMDID_WRITEPORT_UCHAR:
977*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, currentcmd->para1,
978*4882a593Smuzhiyun 				       (u8) currentcmd->para2);
979*4882a593Smuzhiyun 			break;
980*4882a593Smuzhiyun 		case CMDID_RF_WRITEREG:
981*4882a593Smuzhiyun 			for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
982*4882a593Smuzhiyun 				rtlphy->rfreg_chnlval[rfpath] =
983*4882a593Smuzhiyun 				    ((rtlphy->rfreg_chnlval[rfpath] &
984*4882a593Smuzhiyun 				      0xfffffc00) | currentcmd->para2);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 				rtl_set_rfreg(hw, (enum radio_path)rfpath,
987*4882a593Smuzhiyun 					      currentcmd->para1,
988*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK,
989*4882a593Smuzhiyun 					      rtlphy->rfreg_chnlval[rfpath]);
990*4882a593Smuzhiyun 			}
991*4882a593Smuzhiyun 			_rtl8723e_phy_sw_rf_seting(hw, channel);
992*4882a593Smuzhiyun 			break;
993*4882a593Smuzhiyun 		default:
994*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
995*4882a593Smuzhiyun 				"switch case %#x not processed\n",
996*4882a593Smuzhiyun 				currentcmd->cmdid);
997*4882a593Smuzhiyun 			break;
998*4882a593Smuzhiyun 		}
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		break;
1001*4882a593Smuzhiyun 	} while (true);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	(*delay) = currentcmd->msdelay;
1004*4882a593Smuzhiyun 	(*step)++;
1005*4882a593Smuzhiyun 	return false;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
_rtl8723e_phy_path_a_iqk(struct ieee80211_hw * hw,bool config_pathb)1008*4882a593Smuzhiyun static u8 _rtl8723e_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
1011*4882a593Smuzhiyun 	u8 result = 0x00;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
1014*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
1015*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
1016*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
1017*4882a593Smuzhiyun 		      config_pathb ? 0x28160202 : 0x28160502);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	if (config_pathb) {
1020*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
1021*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
1022*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
1023*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
1027*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
1028*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
1033*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
1034*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
1035*4882a593Smuzhiyun 	reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
1038*4882a593Smuzhiyun 	    (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
1039*4882a593Smuzhiyun 	    (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
1040*4882a593Smuzhiyun 		result |= 0x01;
1041*4882a593Smuzhiyun 	else
1042*4882a593Smuzhiyun 		return result;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	if (!(reg_eac & BIT(27)) &&
1045*4882a593Smuzhiyun 	    (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
1046*4882a593Smuzhiyun 	    (((reg_eac & 0x03FF0000) >> 16) != 0x36))
1047*4882a593Smuzhiyun 		result |= 0x02;
1048*4882a593Smuzhiyun 	return result;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
_rtl8723e_phy_path_b_iqk(struct ieee80211_hw * hw)1051*4882a593Smuzhiyun static u8 _rtl8723e_phy_path_b_iqk(struct ieee80211_hw *hw)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
1054*4882a593Smuzhiyun 	u8 result = 0x00;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
1057*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
1058*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1059*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
1060*4882a593Smuzhiyun 	reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
1061*4882a593Smuzhiyun 	reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
1062*4882a593Smuzhiyun 	reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
1063*4882a593Smuzhiyun 	reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	if (!(reg_eac & BIT(31)) &&
1066*4882a593Smuzhiyun 	    (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
1067*4882a593Smuzhiyun 	    (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
1068*4882a593Smuzhiyun 		result |= 0x01;
1069*4882a593Smuzhiyun 	else
1070*4882a593Smuzhiyun 		return result;
1071*4882a593Smuzhiyun 	if (!(reg_eac & BIT(30)) &&
1072*4882a593Smuzhiyun 	    (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
1073*4882a593Smuzhiyun 	    (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
1074*4882a593Smuzhiyun 		result |= 0x02;
1075*4882a593Smuzhiyun 	return result;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
_rtl8723e_phy_simularity_compare(struct ieee80211_hw * hw,long result[][8],u8 c1,u8 c2)1078*4882a593Smuzhiyun static bool _rtl8723e_phy_simularity_compare(struct ieee80211_hw *hw,
1079*4882a593Smuzhiyun 					     long result[][8], u8 c1, u8 c2)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	u32 i, j, diff, simularity_bitmap, bound;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	u8 final_candidate[2] = { 0xFF, 0xFF };
1084*4882a593Smuzhiyun 	bool bresult = true;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	bound = 4;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	simularity_bitmap = 0;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	for (i = 0; i < bound; i++) {
1091*4882a593Smuzhiyun 		diff = (result[c1][i] > result[c2][i]) ?
1092*4882a593Smuzhiyun 		    (result[c1][i] - result[c2][i]) :
1093*4882a593Smuzhiyun 		    (result[c2][i] - result[c1][i]);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		if (diff > MAX_TOLERANCE) {
1096*4882a593Smuzhiyun 			if ((i == 2 || i == 6) && !simularity_bitmap) {
1097*4882a593Smuzhiyun 				if (result[c1][i] + result[c1][i + 1] == 0)
1098*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c2;
1099*4882a593Smuzhiyun 				else if (result[c2][i] + result[c2][i + 1] == 0)
1100*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c1;
1101*4882a593Smuzhiyun 				else
1102*4882a593Smuzhiyun 					simularity_bitmap = simularity_bitmap |
1103*4882a593Smuzhiyun 					    (1 << i);
1104*4882a593Smuzhiyun 			} else
1105*4882a593Smuzhiyun 				simularity_bitmap =
1106*4882a593Smuzhiyun 				    simularity_bitmap | (1 << i);
1107*4882a593Smuzhiyun 		}
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	if (simularity_bitmap == 0) {
1111*4882a593Smuzhiyun 		for (i = 0; i < (bound / 4); i++) {
1112*4882a593Smuzhiyun 			if (final_candidate[i] != 0xFF) {
1113*4882a593Smuzhiyun 				for (j = i * 4; j < (i + 1) * 4 - 2; j++)
1114*4882a593Smuzhiyun 					result[3][j] =
1115*4882a593Smuzhiyun 					    result[final_candidate[i]][j];
1116*4882a593Smuzhiyun 				bresult = false;
1117*4882a593Smuzhiyun 			}
1118*4882a593Smuzhiyun 		}
1119*4882a593Smuzhiyun 		return bresult;
1120*4882a593Smuzhiyun 	} else if (!(simularity_bitmap & 0x0F)) {
1121*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
1122*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
1123*4882a593Smuzhiyun 		return false;
1124*4882a593Smuzhiyun 	} else {
1125*4882a593Smuzhiyun 		return false;
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
_rtl8723e_phy_iq_calibrate(struct ieee80211_hw * hw,long result[][8],u8 t,bool is2t)1130*4882a593Smuzhiyun static void _rtl8723e_phy_iq_calibrate(struct ieee80211_hw *hw,
1131*4882a593Smuzhiyun 				       long result[][8], u8 t, bool is2t)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1134*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1135*4882a593Smuzhiyun 	u32 i;
1136*4882a593Smuzhiyun 	u8 patha_ok, pathb_ok;
1137*4882a593Smuzhiyun 	u32 adda_reg[IQK_ADDA_REG_NUM] = {
1138*4882a593Smuzhiyun 		0x85c, 0xe6c, 0xe70, 0xe74,
1139*4882a593Smuzhiyun 		0xe78, 0xe7c, 0xe80, 0xe84,
1140*4882a593Smuzhiyun 		0xe88, 0xe8c, 0xed0, 0xed4,
1141*4882a593Smuzhiyun 		0xed8, 0xedc, 0xee0, 0xeec
1142*4882a593Smuzhiyun 	};
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
1145*4882a593Smuzhiyun 		0x522, 0x550, 0x551, 0x040
1146*4882a593Smuzhiyun 	};
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	const u32 retrycount = 2;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	u32 bbvalue;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	if (t == 0) {
1153*4882a593Smuzhiyun 		bbvalue = rtl_get_bbreg(hw, 0x800, MASKDWORD);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 		rtl8723_save_adda_registers(hw, adda_reg,
1156*4882a593Smuzhiyun 					    rtlphy->adda_backup, 16);
1157*4882a593Smuzhiyun 		rtl8723_phy_save_mac_registers(hw, iqk_mac_reg,
1158*4882a593Smuzhiyun 					       rtlphy->iqk_mac_backup);
1159*4882a593Smuzhiyun 	}
1160*4882a593Smuzhiyun 	rtl8723_phy_path_adda_on(hw, adda_reg, true, is2t);
1161*4882a593Smuzhiyun 	if (t == 0) {
1162*4882a593Smuzhiyun 		rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
1163*4882a593Smuzhiyun 					RFPGA0_XA_HSSIPARAMETER1,
1164*4882a593Smuzhiyun 					BIT(8));
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	if (!rtlphy->rfpi_enable)
1168*4882a593Smuzhiyun 		rtl8723_phy_pi_mode_switch(hw, true);
1169*4882a593Smuzhiyun 	if (t == 0) {
1170*4882a593Smuzhiyun 		rtlphy->reg_c04 = rtl_get_bbreg(hw, 0xc04, MASKDWORD);
1171*4882a593Smuzhiyun 		rtlphy->reg_c08 = rtl_get_bbreg(hw, 0xc08, MASKDWORD);
1172*4882a593Smuzhiyun 		rtlphy->reg_874 = rtl_get_bbreg(hw, 0x874, MASKDWORD);
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
1175*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
1176*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
1177*4882a593Smuzhiyun 	if (is2t) {
1178*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
1179*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 	rtl8723_phy_mac_setting_calibration(hw, iqk_mac_reg,
1182*4882a593Smuzhiyun 					    rtlphy->iqk_mac_backup);
1183*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
1184*4882a593Smuzhiyun 	if (is2t)
1185*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
1186*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
1187*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
1188*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
1189*4882a593Smuzhiyun 	for (i = 0; i < retrycount; i++) {
1190*4882a593Smuzhiyun 		patha_ok = _rtl8723e_phy_path_a_iqk(hw, is2t);
1191*4882a593Smuzhiyun 		if (patha_ok == 0x03) {
1192*4882a593Smuzhiyun 			result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
1193*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1194*4882a593Smuzhiyun 			result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
1195*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1196*4882a593Smuzhiyun 			result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
1197*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1198*4882a593Smuzhiyun 			result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
1199*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1200*4882a593Smuzhiyun 			break;
1201*4882a593Smuzhiyun 		} else if (i == (retrycount - 1) && patha_ok == 0x01)
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 			result[t][0] = (rtl_get_bbreg(hw, 0xe94,
1204*4882a593Smuzhiyun 						      MASKDWORD) & 0x3FF0000) >>
1205*4882a593Smuzhiyun 			    16;
1206*4882a593Smuzhiyun 		result[t][1] =
1207*4882a593Smuzhiyun 		    (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	if (is2t) {
1212*4882a593Smuzhiyun 		rtl8723_phy_path_a_standby(hw);
1213*4882a593Smuzhiyun 		rtl8723_phy_path_adda_on(hw, adda_reg, false, is2t);
1214*4882a593Smuzhiyun 		for (i = 0; i < retrycount; i++) {
1215*4882a593Smuzhiyun 			pathb_ok = _rtl8723e_phy_path_b_iqk(hw);
1216*4882a593Smuzhiyun 			if (pathb_ok == 0x03) {
1217*4882a593Smuzhiyun 				result[t][4] = (rtl_get_bbreg(hw,
1218*4882a593Smuzhiyun 							      0xeb4,
1219*4882a593Smuzhiyun 							      MASKDWORD) &
1220*4882a593Smuzhiyun 						0x3FF0000) >> 16;
1221*4882a593Smuzhiyun 				result[t][5] =
1222*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
1223*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1224*4882a593Smuzhiyun 				result[t][6] =
1225*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
1226*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1227*4882a593Smuzhiyun 				result[t][7] =
1228*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
1229*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1230*4882a593Smuzhiyun 				break;
1231*4882a593Smuzhiyun 			} else if (i == (retrycount - 1) && pathb_ok == 0x01) {
1232*4882a593Smuzhiyun 				result[t][4] = (rtl_get_bbreg(hw,
1233*4882a593Smuzhiyun 							      0xeb4,
1234*4882a593Smuzhiyun 							      MASKDWORD) &
1235*4882a593Smuzhiyun 						0x3FF0000) >> 16;
1236*4882a593Smuzhiyun 			}
1237*4882a593Smuzhiyun 			result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
1238*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1239*4882a593Smuzhiyun 		}
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc04, MASKDWORD, rtlphy->reg_c04);
1242*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x874, MASKDWORD, rtlphy->reg_874);
1243*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc08, MASKDWORD, rtlphy->reg_c08);
1244*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
1245*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
1246*4882a593Smuzhiyun 	if (is2t)
1247*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
1248*4882a593Smuzhiyun 	if (t != 0) {
1249*4882a593Smuzhiyun 		if (!rtlphy->rfpi_enable)
1250*4882a593Smuzhiyun 			rtl8723_phy_pi_mode_switch(hw, false);
1251*4882a593Smuzhiyun 		rtl8723_phy_reload_adda_registers(hw, adda_reg,
1252*4882a593Smuzhiyun 						  rtlphy->adda_backup, 16);
1253*4882a593Smuzhiyun 		rtl8723_phy_reload_mac_registers(hw, iqk_mac_reg,
1254*4882a593Smuzhiyun 						 rtlphy->iqk_mac_backup);
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
_rtl8723e_phy_lc_calibrate(struct ieee80211_hw * hw,bool is2t)1258*4882a593Smuzhiyun static void _rtl8723e_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	u8 tmpreg;
1261*4882a593Smuzhiyun 	u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
1262*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	tmpreg = rtl_read_byte(rtlpriv, 0xd03);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0)
1267*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
1268*4882a593Smuzhiyun 	else
1269*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
1272*4882a593Smuzhiyun 		rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		if (is2t)
1275*4882a593Smuzhiyun 			rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
1276*4882a593Smuzhiyun 						  MASK12BITS);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
1279*4882a593Smuzhiyun 			      (rf_a_mode & 0x8FFFF) | 0x10000);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		if (is2t)
1282*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
1283*4882a593Smuzhiyun 				      (rf_b_mode & 0x8FFFF) | 0x10000);
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 	lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	mdelay(100);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
1292*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg);
1293*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 		if (is2t)
1296*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
1297*4882a593Smuzhiyun 				      rf_b_mode);
1298*4882a593Smuzhiyun 	} else {
1299*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
_rtl8723e_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain,bool is2t)1303*4882a593Smuzhiyun static void _rtl8723e_phy_set_rfpath_switch(struct ieee80211_hw *hw,
1304*4882a593Smuzhiyun 					    bool bmain, bool is2t)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
1309*4882a593Smuzhiyun 		rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
1310*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun 	if (is2t) {
1313*4882a593Smuzhiyun 		if (bmain)
1314*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1315*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x1);
1316*4882a593Smuzhiyun 		else
1317*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1318*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x2);
1319*4882a593Smuzhiyun 	} else {
1320*4882a593Smuzhiyun 		if (bmain)
1321*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
1322*4882a593Smuzhiyun 		else
1323*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun #undef IQK_ADDA_REG_NUM
1330*4882a593Smuzhiyun #undef IQK_DELAY_TIME
1331*4882a593Smuzhiyun 
rtl8723e_phy_iq_calibrate(struct ieee80211_hw * hw,bool b_recovery)1332*4882a593Smuzhiyun void rtl8723e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1335*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	long result[4][8];
1338*4882a593Smuzhiyun 	u8 i, final_candidate;
1339*4882a593Smuzhiyun 	bool b_patha_ok;
1340*4882a593Smuzhiyun 	long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc,
1341*4882a593Smuzhiyun 	   reg_tmp = 0;
1342*4882a593Smuzhiyun 	bool is12simular, is13simular, is23simular;
1343*4882a593Smuzhiyun 	u32 iqk_bb_reg[10] = {
1344*4882a593Smuzhiyun 		ROFDM0_XARXIQIMBALANCE,
1345*4882a593Smuzhiyun 		ROFDM0_XBRXIQIMBALANCE,
1346*4882a593Smuzhiyun 		ROFDM0_ECCATHRESHOLD,
1347*4882a593Smuzhiyun 		ROFDM0_AGCRSSITABLE,
1348*4882a593Smuzhiyun 		ROFDM0_XATXIQIMBALANCE,
1349*4882a593Smuzhiyun 		ROFDM0_XBTXIQIMBALANCE,
1350*4882a593Smuzhiyun 		ROFDM0_XCTXIQIMBALANCE,
1351*4882a593Smuzhiyun 		ROFDM0_XCTXAFE,
1352*4882a593Smuzhiyun 		ROFDM0_XDTXAFE,
1353*4882a593Smuzhiyun 		ROFDM0_RXIQEXTANTA
1354*4882a593Smuzhiyun 	};
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (b_recovery) {
1357*4882a593Smuzhiyun 		rtl8723_phy_reload_adda_registers(hw,
1358*4882a593Smuzhiyun 						  iqk_bb_reg,
1359*4882a593Smuzhiyun 						  rtlphy->iqk_bb_backup, 10);
1360*4882a593Smuzhiyun 		return;
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1363*4882a593Smuzhiyun 		result[0][i] = 0;
1364*4882a593Smuzhiyun 		result[1][i] = 0;
1365*4882a593Smuzhiyun 		result[2][i] = 0;
1366*4882a593Smuzhiyun 		result[3][i] = 0;
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 	final_candidate = 0xff;
1369*4882a593Smuzhiyun 	b_patha_ok = false;
1370*4882a593Smuzhiyun 	is12simular = false;
1371*4882a593Smuzhiyun 	is23simular = false;
1372*4882a593Smuzhiyun 	is13simular = false;
1373*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
1374*4882a593Smuzhiyun 		_rtl8723e_phy_iq_calibrate(hw, result, i, false);
1375*4882a593Smuzhiyun 		if (i == 1) {
1376*4882a593Smuzhiyun 			is12simular =
1377*4882a593Smuzhiyun 			  _rtl8723e_phy_simularity_compare(hw, result, 0, 1);
1378*4882a593Smuzhiyun 			if (is12simular) {
1379*4882a593Smuzhiyun 				final_candidate = 0;
1380*4882a593Smuzhiyun 				break;
1381*4882a593Smuzhiyun 			}
1382*4882a593Smuzhiyun 		}
1383*4882a593Smuzhiyun 		if (i == 2) {
1384*4882a593Smuzhiyun 			is13simular =
1385*4882a593Smuzhiyun 			  _rtl8723e_phy_simularity_compare(hw, result, 0, 2);
1386*4882a593Smuzhiyun 			if (is13simular) {
1387*4882a593Smuzhiyun 				final_candidate = 0;
1388*4882a593Smuzhiyun 				break;
1389*4882a593Smuzhiyun 			}
1390*4882a593Smuzhiyun 			is23simular =
1391*4882a593Smuzhiyun 			  _rtl8723e_phy_simularity_compare(hw, result, 1, 2);
1392*4882a593Smuzhiyun 			if (is23simular)
1393*4882a593Smuzhiyun 				final_candidate = 1;
1394*4882a593Smuzhiyun 			else {
1395*4882a593Smuzhiyun 				for (i = 0; i < 8; i++)
1396*4882a593Smuzhiyun 					reg_tmp += result[3][i];
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 				if (reg_tmp != 0)
1399*4882a593Smuzhiyun 					final_candidate = 3;
1400*4882a593Smuzhiyun 				else
1401*4882a593Smuzhiyun 					final_candidate = 0xFF;
1402*4882a593Smuzhiyun 			}
1403*4882a593Smuzhiyun 		}
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1406*4882a593Smuzhiyun 		reg_e94 = result[i][0];
1407*4882a593Smuzhiyun 		reg_e9c = result[i][1];
1408*4882a593Smuzhiyun 		reg_ea4 = result[i][2];
1409*4882a593Smuzhiyun 		reg_eb4 = result[i][4];
1410*4882a593Smuzhiyun 		reg_ebc = result[i][5];
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 	if (final_candidate != 0xff) {
1413*4882a593Smuzhiyun 		rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
1414*4882a593Smuzhiyun 		rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
1415*4882a593Smuzhiyun 		reg_ea4 = result[final_candidate][2];
1416*4882a593Smuzhiyun 		rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
1417*4882a593Smuzhiyun 		rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
1418*4882a593Smuzhiyun 		b_patha_ok = true;
1419*4882a593Smuzhiyun 	} else {
1420*4882a593Smuzhiyun 		rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
1421*4882a593Smuzhiyun 		rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 	if (reg_e94 != 0)
1424*4882a593Smuzhiyun 		rtl8723_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
1425*4882a593Smuzhiyun 						   final_candidate,
1426*4882a593Smuzhiyun 						   (reg_ea4 == 0));
1427*4882a593Smuzhiyun 	rtl8723_save_adda_registers(hw, iqk_bb_reg,
1428*4882a593Smuzhiyun 				    rtlphy->iqk_bb_backup, 10);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
rtl8723e_phy_lc_calibrate(struct ieee80211_hw * hw)1431*4882a593Smuzhiyun void rtl8723e_phy_lc_calibrate(struct ieee80211_hw *hw)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	_rtl8723e_phy_lc_calibrate(hw, false);
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun 
rtl8723e_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain)1436*4882a593Smuzhiyun void rtl8723e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun 	_rtl8723e_phy_set_rfpath_switch(hw, bmain, false);
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun 
rtl8723e_phy_set_io_cmd(struct ieee80211_hw * hw,enum io_type iotype)1441*4882a593Smuzhiyun bool rtl8723e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1444*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1445*4882a593Smuzhiyun 	bool postprocessing = false;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
1448*4882a593Smuzhiyun 		"-->IO Cmd(%#x), set_io_inprogress(%d)\n",
1449*4882a593Smuzhiyun 		iotype, rtlphy->set_io_inprogress);
1450*4882a593Smuzhiyun 	do {
1451*4882a593Smuzhiyun 		switch (iotype) {
1452*4882a593Smuzhiyun 		case IO_CMD_RESUME_DM_BY_SCAN:
1453*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
1454*4882a593Smuzhiyun 				"[IO CMD] Resume DM after scan.\n");
1455*4882a593Smuzhiyun 			postprocessing = true;
1456*4882a593Smuzhiyun 			break;
1457*4882a593Smuzhiyun 		case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
1458*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
1459*4882a593Smuzhiyun 				"[IO CMD] Pause DM before scan.\n");
1460*4882a593Smuzhiyun 			postprocessing = true;
1461*4882a593Smuzhiyun 			break;
1462*4882a593Smuzhiyun 		default:
1463*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1464*4882a593Smuzhiyun 				"switch case %#x not processed\n", iotype);
1465*4882a593Smuzhiyun 			break;
1466*4882a593Smuzhiyun 		}
1467*4882a593Smuzhiyun 	} while (false);
1468*4882a593Smuzhiyun 	if (postprocessing && !rtlphy->set_io_inprogress) {
1469*4882a593Smuzhiyun 		rtlphy->set_io_inprogress = true;
1470*4882a593Smuzhiyun 		rtlphy->current_io_type = iotype;
1471*4882a593Smuzhiyun 	} else {
1472*4882a593Smuzhiyun 		return false;
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 	rtl8723e_phy_set_io(hw);
1475*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
1476*4882a593Smuzhiyun 	return true;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun 
rtl8723e_phy_set_io(struct ieee80211_hw * hw)1479*4882a593Smuzhiyun static void rtl8723e_phy_set_io(struct ieee80211_hw *hw)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1482*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1483*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
1486*4882a593Smuzhiyun 		"--->Cmd(%#x), set_io_inprogress(%d)\n",
1487*4882a593Smuzhiyun 		rtlphy->current_io_type, rtlphy->set_io_inprogress);
1488*4882a593Smuzhiyun 	switch (rtlphy->current_io_type) {
1489*4882a593Smuzhiyun 	case IO_CMD_RESUME_DM_BY_SCAN:
1490*4882a593Smuzhiyun 		dm_digtable->cur_igvalue = rtlphy->initgain_backup.xaagccore1;
1491*4882a593Smuzhiyun 		rtl8723e_dm_write_dig(hw);
1492*4882a593Smuzhiyun 		rtl8723e_phy_set_txpower_level(hw, rtlphy->current_channel);
1493*4882a593Smuzhiyun 		break;
1494*4882a593Smuzhiyun 	case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
1495*4882a593Smuzhiyun 		rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
1496*4882a593Smuzhiyun 		dm_digtable->cur_igvalue = 0x17;
1497*4882a593Smuzhiyun 		rtl8723e_dm_write_dig(hw);
1498*4882a593Smuzhiyun 		break;
1499*4882a593Smuzhiyun 	default:
1500*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1501*4882a593Smuzhiyun 			"switch case %#x not processed\n",
1502*4882a593Smuzhiyun 			rtlphy->current_io_type);
1503*4882a593Smuzhiyun 		break;
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 	rtlphy->set_io_inprogress = false;
1506*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
1507*4882a593Smuzhiyun 		"(%#x)\n", rtlphy->current_io_type);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
rtl8723e_phy_set_rf_on(struct ieee80211_hw * hw)1510*4882a593Smuzhiyun static void rtl8723e_phy_set_rf_on(struct ieee80211_hw *hw)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
1515*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
1516*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
1517*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1518*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
1519*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
_rtl8723e_phy_set_rf_sleep(struct ieee80211_hw * hw)1522*4882a593Smuzhiyun static void _rtl8723e_phy_set_rf_sleep(struct ieee80211_hw *hw)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	u32 u4b_tmp;
1525*4882a593Smuzhiyun 	u8 delay = 5;
1526*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1529*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1530*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1531*4882a593Smuzhiyun 	u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
1532*4882a593Smuzhiyun 	while (u4b_tmp != 0 && delay > 0) {
1533*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
1534*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1535*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1536*4882a593Smuzhiyun 		u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
1537*4882a593Smuzhiyun 		delay--;
1538*4882a593Smuzhiyun 	}
1539*4882a593Smuzhiyun 	if (delay == 0) {
1540*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
1541*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1542*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
1543*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
1544*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
1545*4882a593Smuzhiyun 			"Switch RF timeout !!!.\n");
1546*4882a593Smuzhiyun 		return;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1549*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
_rtl8723e_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)1552*4882a593Smuzhiyun static bool _rtl8723e_phy_set_rf_power_state(struct ieee80211_hw *hw,
1553*4882a593Smuzhiyun 					     enum rf_pwrstate rfpwr_state)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1556*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1557*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1558*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1559*4882a593Smuzhiyun 	bool bresult = true;
1560*4882a593Smuzhiyun 	u8 i, queue_id;
1561*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	switch (rfpwr_state) {
1564*4882a593Smuzhiyun 	case ERFON:
1565*4882a593Smuzhiyun 		if ((ppsc->rfpwr_state == ERFOFF) &&
1566*4882a593Smuzhiyun 		    RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
1567*4882a593Smuzhiyun 			bool rtstatus;
1568*4882a593Smuzhiyun 			u32 initializecount = 0;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 			do {
1571*4882a593Smuzhiyun 				initializecount++;
1572*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
1573*4882a593Smuzhiyun 					"IPS Set eRf nic enable\n");
1574*4882a593Smuzhiyun 				rtstatus = rtl_ps_enable_nic(hw);
1575*4882a593Smuzhiyun 			} while (!rtstatus && (initializecount < 10));
1576*4882a593Smuzhiyun 			RT_CLEAR_PS_LEVEL(ppsc,
1577*4882a593Smuzhiyun 					  RT_RF_OFF_LEVL_HALT_NIC);
1578*4882a593Smuzhiyun 		} else {
1579*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
1580*4882a593Smuzhiyun 				"Set ERFON slept:%d ms\n",
1581*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
1582*4882a593Smuzhiyun 					   ppsc->last_sleep_jiffies));
1583*4882a593Smuzhiyun 			ppsc->last_awake_jiffies = jiffies;
1584*4882a593Smuzhiyun 			rtl8723e_phy_set_rf_on(hw);
1585*4882a593Smuzhiyun 		}
1586*4882a593Smuzhiyun 		if (mac->link_state == MAC80211_LINKED) {
1587*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
1588*4882a593Smuzhiyun 						       LED_CTL_LINK);
1589*4882a593Smuzhiyun 		} else {
1590*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
1591*4882a593Smuzhiyun 						       LED_CTL_NO_LINK);
1592*4882a593Smuzhiyun 		}
1593*4882a593Smuzhiyun 		break;
1594*4882a593Smuzhiyun 	case ERFOFF:
1595*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
1596*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
1597*4882a593Smuzhiyun 				"IPS Set eRf nic disable\n");
1598*4882a593Smuzhiyun 			rtl_ps_disable_nic(hw);
1599*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1600*4882a593Smuzhiyun 		} else {
1601*4882a593Smuzhiyun 			if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
1602*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
1603*4882a593Smuzhiyun 						LED_CTL_NO_LINK);
1604*4882a593Smuzhiyun 			} else {
1605*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
1606*4882a593Smuzhiyun 						LED_CTL_POWER_OFF);
1607*4882a593Smuzhiyun 			}
1608*4882a593Smuzhiyun 		}
1609*4882a593Smuzhiyun 		break;
1610*4882a593Smuzhiyun 	case ERFSLEEP:
1611*4882a593Smuzhiyun 		if (ppsc->rfpwr_state == ERFOFF)
1612*4882a593Smuzhiyun 			break;
1613*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
1614*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
1615*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
1616*4882a593Smuzhiyun 			if (queue_id == BEACON_QUEUE ||
1617*4882a593Smuzhiyun 			    skb_queue_len(&ring->queue) == 0) {
1618*4882a593Smuzhiyun 				queue_id++;
1619*4882a593Smuzhiyun 				continue;
1620*4882a593Smuzhiyun 			} else {
1621*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1622*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
1623*4882a593Smuzhiyun 					(i + 1), queue_id,
1624*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 				udelay(10);
1627*4882a593Smuzhiyun 				i++;
1628*4882a593Smuzhiyun 			}
1629*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
1630*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1631*4882a593Smuzhiyun 					"ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
1632*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
1633*4882a593Smuzhiyun 					queue_id,
1634*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
1635*4882a593Smuzhiyun 				break;
1636*4882a593Smuzhiyun 			}
1637*4882a593Smuzhiyun 		}
1638*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
1639*4882a593Smuzhiyun 			"Set ERFSLEEP awaked:%d ms\n",
1640*4882a593Smuzhiyun 			jiffies_to_msecs(jiffies -
1641*4882a593Smuzhiyun 			   ppsc->last_awake_jiffies));
1642*4882a593Smuzhiyun 		ppsc->last_sleep_jiffies = jiffies;
1643*4882a593Smuzhiyun 		_rtl8723e_phy_set_rf_sleep(hw);
1644*4882a593Smuzhiyun 		break;
1645*4882a593Smuzhiyun 	default:
1646*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1647*4882a593Smuzhiyun 			"switch case %#x not processed\n", rfpwr_state);
1648*4882a593Smuzhiyun 		bresult = false;
1649*4882a593Smuzhiyun 		break;
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 	if (bresult)
1652*4882a593Smuzhiyun 		ppsc->rfpwr_state = rfpwr_state;
1653*4882a593Smuzhiyun 	return bresult;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
rtl8723e_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)1656*4882a593Smuzhiyun bool rtl8723e_phy_set_rf_power_state(struct ieee80211_hw *hw,
1657*4882a593Smuzhiyun 				     enum rf_pwrstate rfpwr_state)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	bool bresult = false;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (rfpwr_state == ppsc->rfpwr_state)
1664*4882a593Smuzhiyun 		return bresult;
1665*4882a593Smuzhiyun 	bresult = _rtl8723e_phy_set_rf_power_state(hw, rfpwr_state);
1666*4882a593Smuzhiyun 	return bresult;
1667*4882a593Smuzhiyun }
1668